max98373-sdw.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. // Copyright (c) 2020, Maxim Integrated
  3. #include <linux/acpi.h>
  4. #include <linux/delay.h>
  5. #include <linux/module.h>
  6. #include <linux/mod_devicetable.h>
  7. #include <linux/pm_runtime.h>
  8. #include <linux/regmap.h>
  9. #include <linux/slab.h>
  10. #include <sound/pcm.h>
  11. #include <sound/pcm_params.h>
  12. #include <sound/soc.h>
  13. #include <sound/tlv.h>
  14. #include <linux/of.h>
  15. #include <linux/soundwire/sdw.h>
  16. #include <linux/soundwire/sdw_type.h>
  17. #include <linux/soundwire/sdw_registers.h>
  18. #include "max98373.h"
  19. #include "max98373-sdw.h"
  20. struct sdw_stream_data {
  21. struct sdw_stream_runtime *sdw_stream;
  22. };
  23. static const u32 max98373_sdw_cache_reg[] = {
  24. MAX98373_R2054_MEAS_ADC_PVDD_CH_READBACK,
  25. MAX98373_R2055_MEAS_ADC_THERM_CH_READBACK,
  26. MAX98373_R20B6_BDE_CUR_STATE_READBACK,
  27. };
  28. static struct reg_default max98373_reg[] = {
  29. {MAX98373_R0040_SCP_INIT_STAT_1, 0x00},
  30. {MAX98373_R0041_SCP_INIT_MASK_1, 0x00},
  31. {MAX98373_R0042_SCP_INIT_STAT_2, 0x00},
  32. {MAX98373_R0044_SCP_CTRL, 0x00},
  33. {MAX98373_R0045_SCP_SYSTEM_CTRL, 0x00},
  34. {MAX98373_R0046_SCP_DEV_NUMBER, 0x00},
  35. {MAX98373_R0050_SCP_DEV_ID_0, 0x21},
  36. {MAX98373_R0051_SCP_DEV_ID_1, 0x01},
  37. {MAX98373_R0052_SCP_DEV_ID_2, 0x9F},
  38. {MAX98373_R0053_SCP_DEV_ID_3, 0x87},
  39. {MAX98373_R0054_SCP_DEV_ID_4, 0x08},
  40. {MAX98373_R0055_SCP_DEV_ID_5, 0x00},
  41. {MAX98373_R0060_SCP_FRAME_CTLR, 0x00},
  42. {MAX98373_R0070_SCP_FRAME_CTLR, 0x00},
  43. {MAX98373_R0100_DP1_INIT_STAT, 0x00},
  44. {MAX98373_R0101_DP1_INIT_MASK, 0x00},
  45. {MAX98373_R0102_DP1_PORT_CTRL, 0x00},
  46. {MAX98373_R0103_DP1_BLOCK_CTRL_1, 0x00},
  47. {MAX98373_R0104_DP1_PREPARE_STATUS, 0x00},
  48. {MAX98373_R0105_DP1_PREPARE_CTRL, 0x00},
  49. {MAX98373_R0120_DP1_CHANNEL_EN, 0x00},
  50. {MAX98373_R0122_DP1_SAMPLE_CTRL1, 0x00},
  51. {MAX98373_R0123_DP1_SAMPLE_CTRL2, 0x00},
  52. {MAX98373_R0124_DP1_OFFSET_CTRL1, 0x00},
  53. {MAX98373_R0125_DP1_OFFSET_CTRL2, 0x00},
  54. {MAX98373_R0126_DP1_HCTRL, 0x00},
  55. {MAX98373_R0127_DP1_BLOCK_CTRL3, 0x00},
  56. {MAX98373_R0130_DP1_CHANNEL_EN, 0x00},
  57. {MAX98373_R0132_DP1_SAMPLE_CTRL1, 0x00},
  58. {MAX98373_R0133_DP1_SAMPLE_CTRL2, 0x00},
  59. {MAX98373_R0134_DP1_OFFSET_CTRL1, 0x00},
  60. {MAX98373_R0135_DP1_OFFSET_CTRL2, 0x00},
  61. {MAX98373_R0136_DP1_HCTRL, 0x0136},
  62. {MAX98373_R0137_DP1_BLOCK_CTRL3, 0x00},
  63. {MAX98373_R0300_DP3_INIT_STAT, 0x00},
  64. {MAX98373_R0301_DP3_INIT_MASK, 0x00},
  65. {MAX98373_R0302_DP3_PORT_CTRL, 0x00},
  66. {MAX98373_R0303_DP3_BLOCK_CTRL_1, 0x00},
  67. {MAX98373_R0304_DP3_PREPARE_STATUS, 0x00},
  68. {MAX98373_R0305_DP3_PREPARE_CTRL, 0x00},
  69. {MAX98373_R0320_DP3_CHANNEL_EN, 0x00},
  70. {MAX98373_R0322_DP3_SAMPLE_CTRL1, 0x00},
  71. {MAX98373_R0323_DP3_SAMPLE_CTRL2, 0x00},
  72. {MAX98373_R0324_DP3_OFFSET_CTRL1, 0x00},
  73. {MAX98373_R0325_DP3_OFFSET_CTRL2, 0x00},
  74. {MAX98373_R0326_DP3_HCTRL, 0x00},
  75. {MAX98373_R0327_DP3_BLOCK_CTRL3, 0x00},
  76. {MAX98373_R0330_DP3_CHANNEL_EN, 0x00},
  77. {MAX98373_R0332_DP3_SAMPLE_CTRL1, 0x00},
  78. {MAX98373_R0333_DP3_SAMPLE_CTRL2, 0x00},
  79. {MAX98373_R0334_DP3_OFFSET_CTRL1, 0x00},
  80. {MAX98373_R0335_DP3_OFFSET_CTRL2, 0x00},
  81. {MAX98373_R0336_DP3_HCTRL, 0x00},
  82. {MAX98373_R0337_DP3_BLOCK_CTRL3, 0x00},
  83. {MAX98373_R2000_SW_RESET, 0x00},
  84. {MAX98373_R2001_INT_RAW1, 0x00},
  85. {MAX98373_R2002_INT_RAW2, 0x00},
  86. {MAX98373_R2003_INT_RAW3, 0x00},
  87. {MAX98373_R2004_INT_STATE1, 0x00},
  88. {MAX98373_R2005_INT_STATE2, 0x00},
  89. {MAX98373_R2006_INT_STATE3, 0x00},
  90. {MAX98373_R2007_INT_FLAG1, 0x00},
  91. {MAX98373_R2008_INT_FLAG2, 0x00},
  92. {MAX98373_R2009_INT_FLAG3, 0x00},
  93. {MAX98373_R200A_INT_EN1, 0x00},
  94. {MAX98373_R200B_INT_EN2, 0x00},
  95. {MAX98373_R200C_INT_EN3, 0x00},
  96. {MAX98373_R200D_INT_FLAG_CLR1, 0x00},
  97. {MAX98373_R200E_INT_FLAG_CLR2, 0x00},
  98. {MAX98373_R200F_INT_FLAG_CLR3, 0x00},
  99. {MAX98373_R2010_IRQ_CTRL, 0x00},
  100. {MAX98373_R2014_THERM_WARN_THRESH, 0x10},
  101. {MAX98373_R2015_THERM_SHDN_THRESH, 0x27},
  102. {MAX98373_R2016_THERM_HYSTERESIS, 0x01},
  103. {MAX98373_R2017_THERM_FOLDBACK_SET, 0xC0},
  104. {MAX98373_R2018_THERM_FOLDBACK_EN, 0x00},
  105. {MAX98373_R201E_PIN_DRIVE_STRENGTH, 0x55},
  106. {MAX98373_R2020_PCM_TX_HIZ_EN_1, 0xFE},
  107. {MAX98373_R2021_PCM_TX_HIZ_EN_2, 0xFF},
  108. {MAX98373_R2022_PCM_TX_SRC_1, 0x00},
  109. {MAX98373_R2023_PCM_TX_SRC_2, 0x00},
  110. {MAX98373_R2024_PCM_DATA_FMT_CFG, 0xC0},
  111. {MAX98373_R2025_AUDIO_IF_MODE, 0x00},
  112. {MAX98373_R2026_PCM_CLOCK_RATIO, 0x04},
  113. {MAX98373_R2027_PCM_SR_SETUP_1, 0x08},
  114. {MAX98373_R2028_PCM_SR_SETUP_2, 0x88},
  115. {MAX98373_R2029_PCM_TO_SPK_MONO_MIX_1, 0x00},
  116. {MAX98373_R202A_PCM_TO_SPK_MONO_MIX_2, 0x00},
  117. {MAX98373_R202B_PCM_RX_EN, 0x00},
  118. {MAX98373_R202C_PCM_TX_EN, 0x00},
  119. {MAX98373_R202E_ICC_RX_CH_EN_1, 0x00},
  120. {MAX98373_R202F_ICC_RX_CH_EN_2, 0x00},
  121. {MAX98373_R2030_ICC_TX_HIZ_EN_1, 0xFF},
  122. {MAX98373_R2031_ICC_TX_HIZ_EN_2, 0xFF},
  123. {MAX98373_R2032_ICC_LINK_EN_CFG, 0x30},
  124. {MAX98373_R2034_ICC_TX_CNTL, 0x00},
  125. {MAX98373_R2035_ICC_TX_EN, 0x00},
  126. {MAX98373_R2036_SOUNDWIRE_CTRL, 0x05},
  127. {MAX98373_R203D_AMP_DIG_VOL_CTRL, 0x00},
  128. {MAX98373_R203E_AMP_PATH_GAIN, 0x08},
  129. {MAX98373_R203F_AMP_DSP_CFG, 0x02},
  130. {MAX98373_R2040_TONE_GEN_CFG, 0x00},
  131. {MAX98373_R2041_AMP_CFG, 0x03},
  132. {MAX98373_R2042_AMP_EDGE_RATE_CFG, 0x00},
  133. {MAX98373_R2043_AMP_EN, 0x00},
  134. {MAX98373_R2046_IV_SENSE_ADC_DSP_CFG, 0x04},
  135. {MAX98373_R2047_IV_SENSE_ADC_EN, 0x00},
  136. {MAX98373_R2051_MEAS_ADC_SAMPLING_RATE, 0x00},
  137. {MAX98373_R2052_MEAS_ADC_PVDD_FLT_CFG, 0x00},
  138. {MAX98373_R2053_MEAS_ADC_THERM_FLT_CFG, 0x00},
  139. {MAX98373_R2054_MEAS_ADC_PVDD_CH_READBACK, 0x00},
  140. {MAX98373_R2055_MEAS_ADC_THERM_CH_READBACK, 0x00},
  141. {MAX98373_R2056_MEAS_ADC_PVDD_CH_EN, 0x00},
  142. {MAX98373_R2090_BDE_LVL_HOLD, 0x00},
  143. {MAX98373_R2091_BDE_GAIN_ATK_REL_RATE, 0x00},
  144. {MAX98373_R2092_BDE_CLIPPER_MODE, 0x00},
  145. {MAX98373_R2097_BDE_L1_THRESH, 0x00},
  146. {MAX98373_R2098_BDE_L2_THRESH, 0x00},
  147. {MAX98373_R2099_BDE_L3_THRESH, 0x00},
  148. {MAX98373_R209A_BDE_L4_THRESH, 0x00},
  149. {MAX98373_R209B_BDE_THRESH_HYST, 0x00},
  150. {MAX98373_R20A8_BDE_L1_CFG_1, 0x00},
  151. {MAX98373_R20A9_BDE_L1_CFG_2, 0x00},
  152. {MAX98373_R20AA_BDE_L1_CFG_3, 0x00},
  153. {MAX98373_R20AB_BDE_L2_CFG_1, 0x00},
  154. {MAX98373_R20AC_BDE_L2_CFG_2, 0x00},
  155. {MAX98373_R20AD_BDE_L2_CFG_3, 0x00},
  156. {MAX98373_R20AE_BDE_L3_CFG_1, 0x00},
  157. {MAX98373_R20AF_BDE_L3_CFG_2, 0x00},
  158. {MAX98373_R20B0_BDE_L3_CFG_3, 0x00},
  159. {MAX98373_R20B1_BDE_L4_CFG_1, 0x00},
  160. {MAX98373_R20B2_BDE_L4_CFG_2, 0x00},
  161. {MAX98373_R20B3_BDE_L4_CFG_3, 0x00},
  162. {MAX98373_R20B4_BDE_INFINITE_HOLD_RELEASE, 0x00},
  163. {MAX98373_R20B5_BDE_EN, 0x00},
  164. {MAX98373_R20B6_BDE_CUR_STATE_READBACK, 0x00},
  165. {MAX98373_R20D1_DHT_CFG, 0x01},
  166. {MAX98373_R20D2_DHT_ATTACK_CFG, 0x02},
  167. {MAX98373_R20D3_DHT_RELEASE_CFG, 0x03},
  168. {MAX98373_R20D4_DHT_EN, 0x00},
  169. {MAX98373_R20E0_LIMITER_THRESH_CFG, 0x00},
  170. {MAX98373_R20E1_LIMITER_ATK_REL_RATES, 0x00},
  171. {MAX98373_R20E2_LIMITER_EN, 0x00},
  172. {MAX98373_R20FE_DEVICE_AUTO_RESTART_CFG, 0x00},
  173. {MAX98373_R20FF_GLOBAL_SHDN, 0x00},
  174. {MAX98373_R21FF_REV_ID, 0x42},
  175. };
  176. static bool max98373_readable_register(struct device *dev, unsigned int reg)
  177. {
  178. switch (reg) {
  179. case MAX98373_R21FF_REV_ID:
  180. case MAX98373_R2010_IRQ_CTRL:
  181. /* SoundWire Control Port Registers */
  182. case MAX98373_R0040_SCP_INIT_STAT_1 ... MAX98373_R0070_SCP_FRAME_CTLR:
  183. /* Soundwire Data Port 1 Registers */
  184. case MAX98373_R0100_DP1_INIT_STAT ... MAX98373_R0137_DP1_BLOCK_CTRL3:
  185. /* Soundwire Data Port 3 Registers */
  186. case MAX98373_R0300_DP3_INIT_STAT ... MAX98373_R0337_DP3_BLOCK_CTRL3:
  187. case MAX98373_R2000_SW_RESET ... MAX98373_R200C_INT_EN3:
  188. case MAX98373_R2014_THERM_WARN_THRESH
  189. ... MAX98373_R2018_THERM_FOLDBACK_EN:
  190. case MAX98373_R201E_PIN_DRIVE_STRENGTH
  191. ... MAX98373_R2036_SOUNDWIRE_CTRL:
  192. case MAX98373_R203D_AMP_DIG_VOL_CTRL ... MAX98373_R2043_AMP_EN:
  193. case MAX98373_R2046_IV_SENSE_ADC_DSP_CFG
  194. ... MAX98373_R2047_IV_SENSE_ADC_EN:
  195. case MAX98373_R2051_MEAS_ADC_SAMPLING_RATE
  196. ... MAX98373_R2056_MEAS_ADC_PVDD_CH_EN:
  197. case MAX98373_R2090_BDE_LVL_HOLD ... MAX98373_R2092_BDE_CLIPPER_MODE:
  198. case MAX98373_R2097_BDE_L1_THRESH
  199. ... MAX98373_R209B_BDE_THRESH_HYST:
  200. case MAX98373_R20A8_BDE_L1_CFG_1 ... MAX98373_R20B3_BDE_L4_CFG_3:
  201. case MAX98373_R20B5_BDE_EN ... MAX98373_R20B6_BDE_CUR_STATE_READBACK:
  202. case MAX98373_R20D1_DHT_CFG ... MAX98373_R20D4_DHT_EN:
  203. case MAX98373_R20E0_LIMITER_THRESH_CFG ... MAX98373_R20E2_LIMITER_EN:
  204. case MAX98373_R20FE_DEVICE_AUTO_RESTART_CFG
  205. ... MAX98373_R20FF_GLOBAL_SHDN:
  206. return true;
  207. default:
  208. return false;
  209. }
  210. };
  211. static bool max98373_volatile_reg(struct device *dev, unsigned int reg)
  212. {
  213. switch (reg) {
  214. case MAX98373_R2054_MEAS_ADC_PVDD_CH_READBACK:
  215. case MAX98373_R2055_MEAS_ADC_THERM_CH_READBACK:
  216. case MAX98373_R20B6_BDE_CUR_STATE_READBACK:
  217. case MAX98373_R20FF_GLOBAL_SHDN:
  218. case MAX98373_R21FF_REV_ID:
  219. /* SoundWire Control Port Registers */
  220. case MAX98373_R0040_SCP_INIT_STAT_1 ... MAX98373_R0070_SCP_FRAME_CTLR:
  221. /* Soundwire Data Port 1 Registers */
  222. case MAX98373_R0100_DP1_INIT_STAT ... MAX98373_R0137_DP1_BLOCK_CTRL3:
  223. /* Soundwire Data Port 3 Registers */
  224. case MAX98373_R0300_DP3_INIT_STAT ... MAX98373_R0337_DP3_BLOCK_CTRL3:
  225. case MAX98373_R2000_SW_RESET ... MAX98373_R2009_INT_FLAG3:
  226. return true;
  227. default:
  228. return false;
  229. }
  230. }
  231. static const struct regmap_config max98373_sdw_regmap = {
  232. .reg_bits = 32,
  233. .val_bits = 8,
  234. .max_register = MAX98373_R21FF_REV_ID,
  235. .reg_defaults = max98373_reg,
  236. .num_reg_defaults = ARRAY_SIZE(max98373_reg),
  237. .readable_reg = max98373_readable_register,
  238. .volatile_reg = max98373_volatile_reg,
  239. .cache_type = REGCACHE_RBTREE,
  240. .use_single_read = true,
  241. .use_single_write = true,
  242. };
  243. /* Power management functions and structure */
  244. static __maybe_unused int max98373_suspend(struct device *dev)
  245. {
  246. struct max98373_priv *max98373 = dev_get_drvdata(dev);
  247. int i;
  248. /* cache feedback register values before suspend */
  249. for (i = 0; i < max98373->cache_num; i++)
  250. regmap_read(max98373->regmap, max98373->cache[i].reg, &max98373->cache[i].val);
  251. regcache_cache_only(max98373->regmap, true);
  252. return 0;
  253. }
  254. #define MAX98373_PROBE_TIMEOUT 5000
  255. static __maybe_unused int max98373_resume(struct device *dev)
  256. {
  257. struct sdw_slave *slave = dev_to_sdw_dev(dev);
  258. struct max98373_priv *max98373 = dev_get_drvdata(dev);
  259. unsigned long time;
  260. if (!max98373->first_hw_init)
  261. return 0;
  262. if (!slave->unattach_request)
  263. goto regmap_sync;
  264. time = wait_for_completion_timeout(&slave->initialization_complete,
  265. msecs_to_jiffies(MAX98373_PROBE_TIMEOUT));
  266. if (!time) {
  267. dev_err(dev, "Initialization not complete, timed out\n");
  268. sdw_show_ping_status(slave->bus, true);
  269. return -ETIMEDOUT;
  270. }
  271. regmap_sync:
  272. slave->unattach_request = 0;
  273. regcache_cache_only(max98373->regmap, false);
  274. regcache_sync(max98373->regmap);
  275. return 0;
  276. }
  277. static const struct dev_pm_ops max98373_pm = {
  278. SET_SYSTEM_SLEEP_PM_OPS(max98373_suspend, max98373_resume)
  279. SET_RUNTIME_PM_OPS(max98373_suspend, max98373_resume, NULL)
  280. };
  281. static int max98373_read_prop(struct sdw_slave *slave)
  282. {
  283. struct sdw_slave_prop *prop = &slave->prop;
  284. int nval, i;
  285. u32 bit;
  286. unsigned long addr;
  287. struct sdw_dpn_prop *dpn;
  288. prop->scp_int1_mask = SDW_SCP_INT1_BUS_CLASH | SDW_SCP_INT1_PARITY;
  289. /* BITMAP: 00001000 Dataport 3 is active */
  290. prop->source_ports = BIT(3);
  291. /* BITMAP: 00000010 Dataport 1 is active */
  292. prop->sink_ports = BIT(1);
  293. prop->paging_support = true;
  294. prop->clk_stop_timeout = 20;
  295. nval = hweight32(prop->source_ports);
  296. prop->src_dpn_prop = devm_kcalloc(&slave->dev, nval,
  297. sizeof(*prop->src_dpn_prop),
  298. GFP_KERNEL);
  299. if (!prop->src_dpn_prop)
  300. return -ENOMEM;
  301. i = 0;
  302. dpn = prop->src_dpn_prop;
  303. addr = prop->source_ports;
  304. for_each_set_bit(bit, &addr, 32) {
  305. dpn[i].num = bit;
  306. dpn[i].type = SDW_DPN_FULL;
  307. dpn[i].simple_ch_prep_sm = true;
  308. dpn[i].ch_prep_timeout = 10;
  309. i++;
  310. }
  311. /* do this again for sink now */
  312. nval = hweight32(prop->sink_ports);
  313. prop->sink_dpn_prop = devm_kcalloc(&slave->dev, nval,
  314. sizeof(*prop->sink_dpn_prop),
  315. GFP_KERNEL);
  316. if (!prop->sink_dpn_prop)
  317. return -ENOMEM;
  318. i = 0;
  319. dpn = prop->sink_dpn_prop;
  320. addr = prop->sink_ports;
  321. for_each_set_bit(bit, &addr, 32) {
  322. dpn[i].num = bit;
  323. dpn[i].type = SDW_DPN_FULL;
  324. dpn[i].simple_ch_prep_sm = true;
  325. dpn[i].ch_prep_timeout = 10;
  326. i++;
  327. }
  328. /* set the timeout values */
  329. prop->clk_stop_timeout = 20;
  330. return 0;
  331. }
  332. static int max98373_io_init(struct sdw_slave *slave)
  333. {
  334. struct device *dev = &slave->dev;
  335. struct max98373_priv *max98373 = dev_get_drvdata(dev);
  336. if (max98373->first_hw_init) {
  337. regcache_cache_only(max98373->regmap, false);
  338. regcache_cache_bypass(max98373->regmap, true);
  339. }
  340. /*
  341. * PM runtime is only enabled when a Slave reports as Attached
  342. */
  343. if (!max98373->first_hw_init) {
  344. /* set autosuspend parameters */
  345. pm_runtime_set_autosuspend_delay(dev, 3000);
  346. pm_runtime_use_autosuspend(dev);
  347. /* update count of parent 'active' children */
  348. pm_runtime_set_active(dev);
  349. /* make sure the device does not suspend immediately */
  350. pm_runtime_mark_last_busy(dev);
  351. pm_runtime_enable(dev);
  352. }
  353. pm_runtime_get_noresume(dev);
  354. /* Software Reset */
  355. max98373_reset(max98373, dev);
  356. /* Set soundwire mode */
  357. regmap_write(max98373->regmap, MAX98373_R2025_AUDIO_IF_MODE, 3);
  358. /* Enable ADC */
  359. regmap_write(max98373->regmap, MAX98373_R2047_IV_SENSE_ADC_EN, 3);
  360. /* Set default Soundwire clock */
  361. regmap_write(max98373->regmap, MAX98373_R2036_SOUNDWIRE_CTRL, 5);
  362. /* Set default sampling rate for speaker and IVDAC */
  363. regmap_write(max98373->regmap, MAX98373_R2028_PCM_SR_SETUP_2, 0x88);
  364. /* IV default slot configuration */
  365. regmap_write(max98373->regmap,
  366. MAX98373_R2020_PCM_TX_HIZ_EN_1,
  367. 0xFF);
  368. regmap_write(max98373->regmap,
  369. MAX98373_R2021_PCM_TX_HIZ_EN_2,
  370. 0xFF);
  371. /* L/R mix configuration */
  372. regmap_write(max98373->regmap,
  373. MAX98373_R2029_PCM_TO_SPK_MONO_MIX_1,
  374. 0x80);
  375. regmap_write(max98373->regmap,
  376. MAX98373_R202A_PCM_TO_SPK_MONO_MIX_2,
  377. 0x1);
  378. /* Enable DC blocker */
  379. regmap_write(max98373->regmap,
  380. MAX98373_R203F_AMP_DSP_CFG,
  381. 0x3);
  382. /* Enable IMON VMON DC blocker */
  383. regmap_write(max98373->regmap,
  384. MAX98373_R2046_IV_SENSE_ADC_DSP_CFG,
  385. 0x7);
  386. /* voltage, current slot configuration */
  387. regmap_write(max98373->regmap,
  388. MAX98373_R2022_PCM_TX_SRC_1,
  389. (max98373->i_slot << MAX98373_PCM_TX_CH_SRC_A_I_SHIFT |
  390. max98373->v_slot) & 0xFF);
  391. if (max98373->v_slot < 8)
  392. regmap_update_bits(max98373->regmap,
  393. MAX98373_R2020_PCM_TX_HIZ_EN_1,
  394. 1 << max98373->v_slot, 0);
  395. else
  396. regmap_update_bits(max98373->regmap,
  397. MAX98373_R2021_PCM_TX_HIZ_EN_2,
  398. 1 << (max98373->v_slot - 8), 0);
  399. if (max98373->i_slot < 8)
  400. regmap_update_bits(max98373->regmap,
  401. MAX98373_R2020_PCM_TX_HIZ_EN_1,
  402. 1 << max98373->i_slot, 0);
  403. else
  404. regmap_update_bits(max98373->regmap,
  405. MAX98373_R2021_PCM_TX_HIZ_EN_2,
  406. 1 << (max98373->i_slot - 8), 0);
  407. /* speaker feedback slot configuration */
  408. regmap_write(max98373->regmap,
  409. MAX98373_R2023_PCM_TX_SRC_2,
  410. max98373->spkfb_slot & 0xFF);
  411. /* Set interleave mode */
  412. if (max98373->interleave_mode)
  413. regmap_update_bits(max98373->regmap,
  414. MAX98373_R2024_PCM_DATA_FMT_CFG,
  415. MAX98373_PCM_TX_CH_INTERLEAVE_MASK,
  416. MAX98373_PCM_TX_CH_INTERLEAVE_MASK);
  417. /* Speaker enable */
  418. regmap_update_bits(max98373->regmap,
  419. MAX98373_R2043_AMP_EN,
  420. MAX98373_SPK_EN_MASK, 1);
  421. regmap_write(max98373->regmap, MAX98373_R20B5_BDE_EN, 1);
  422. regmap_write(max98373->regmap, MAX98373_R20E2_LIMITER_EN, 1);
  423. if (max98373->first_hw_init) {
  424. regcache_cache_bypass(max98373->regmap, false);
  425. regcache_mark_dirty(max98373->regmap);
  426. }
  427. max98373->first_hw_init = true;
  428. max98373->hw_init = true;
  429. pm_runtime_mark_last_busy(dev);
  430. pm_runtime_put_autosuspend(dev);
  431. return 0;
  432. }
  433. static int max98373_clock_calculate(struct sdw_slave *slave,
  434. unsigned int clk_freq)
  435. {
  436. int x, y;
  437. static const int max98373_clk_family[] = {
  438. 7680000, 8400000, 9600000, 11289600,
  439. 12000000, 12288000, 13000000
  440. };
  441. for (x = 0; x < 4; x++)
  442. for (y = 0; y < ARRAY_SIZE(max98373_clk_family); y++)
  443. if (clk_freq == (max98373_clk_family[y] >> x))
  444. return (x << 3) + y;
  445. /* Set default clock (12.288 Mhz) if the value is not in the list */
  446. dev_err(&slave->dev, "Requested clock not found. (clk_freq = %d)\n",
  447. clk_freq);
  448. return 0x5;
  449. }
  450. static int max98373_clock_config(struct sdw_slave *slave,
  451. struct sdw_bus_params *params)
  452. {
  453. struct device *dev = &slave->dev;
  454. struct max98373_priv *max98373 = dev_get_drvdata(dev);
  455. unsigned int clk_freq, value;
  456. clk_freq = (params->curr_dr_freq >> 1);
  457. /*
  458. * Select the proper value for the register based on the
  459. * requested clock. If the value is not in the list,
  460. * use reasonable default - 12.288 Mhz
  461. */
  462. value = max98373_clock_calculate(slave, clk_freq);
  463. /* SWCLK */
  464. regmap_write(max98373->regmap, MAX98373_R2036_SOUNDWIRE_CTRL, value);
  465. /* The default Sampling Rate value for IV is 48KHz*/
  466. regmap_write(max98373->regmap, MAX98373_R2028_PCM_SR_SETUP_2, 0x88);
  467. return 0;
  468. }
  469. #define MAX98373_RATES SNDRV_PCM_RATE_8000_96000
  470. #define MAX98373_FORMATS (SNDRV_PCM_FMTBIT_S32_LE)
  471. static int max98373_sdw_dai_hw_params(struct snd_pcm_substream *substream,
  472. struct snd_pcm_hw_params *params,
  473. struct snd_soc_dai *dai)
  474. {
  475. struct snd_soc_component *component = dai->component;
  476. struct max98373_priv *max98373 =
  477. snd_soc_component_get_drvdata(component);
  478. struct sdw_stream_config stream_config;
  479. struct sdw_port_config port_config;
  480. enum sdw_data_direction direction;
  481. struct sdw_stream_data *stream;
  482. int ret, chan_sz, sampling_rate;
  483. stream = snd_soc_dai_get_dma_data(dai, substream);
  484. if (!stream)
  485. return -EINVAL;
  486. if (!max98373->slave)
  487. return -EINVAL;
  488. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  489. direction = SDW_DATA_DIR_RX;
  490. port_config.num = 1;
  491. } else {
  492. direction = SDW_DATA_DIR_TX;
  493. port_config.num = 3;
  494. }
  495. stream_config.frame_rate = params_rate(params);
  496. stream_config.bps = snd_pcm_format_width(params_format(params));
  497. stream_config.direction = direction;
  498. if (max98373->slot && direction == SDW_DATA_DIR_RX) {
  499. stream_config.ch_count = max98373->slot;
  500. port_config.ch_mask = max98373->rx_mask;
  501. } else {
  502. /* only IV are supported by capture */
  503. if (direction == SDW_DATA_DIR_TX)
  504. stream_config.ch_count = 2;
  505. else
  506. stream_config.ch_count = params_channels(params);
  507. port_config.ch_mask = GENMASK((int)stream_config.ch_count - 1, 0);
  508. }
  509. ret = sdw_stream_add_slave(max98373->slave, &stream_config,
  510. &port_config, 1, stream->sdw_stream);
  511. if (ret) {
  512. dev_err(dai->dev, "Unable to configure port\n");
  513. return ret;
  514. }
  515. if (params_channels(params) > 16) {
  516. dev_err(component->dev, "Unsupported channels %d\n",
  517. params_channels(params));
  518. return -EINVAL;
  519. }
  520. /* Channel size configuration */
  521. switch (snd_pcm_format_width(params_format(params))) {
  522. case 16:
  523. chan_sz = MAX98373_PCM_MODE_CFG_CHANSZ_16;
  524. break;
  525. case 24:
  526. chan_sz = MAX98373_PCM_MODE_CFG_CHANSZ_24;
  527. break;
  528. case 32:
  529. chan_sz = MAX98373_PCM_MODE_CFG_CHANSZ_32;
  530. break;
  531. default:
  532. dev_err(component->dev, "Channel size unsupported %d\n",
  533. params_format(params));
  534. return -EINVAL;
  535. }
  536. max98373->ch_size = snd_pcm_format_width(params_format(params));
  537. regmap_update_bits(max98373->regmap,
  538. MAX98373_R2024_PCM_DATA_FMT_CFG,
  539. MAX98373_PCM_MODE_CFG_CHANSZ_MASK, chan_sz);
  540. dev_dbg(component->dev, "Format supported %d", params_format(params));
  541. /* Sampling rate configuration */
  542. switch (params_rate(params)) {
  543. case 8000:
  544. sampling_rate = MAX98373_PCM_SR_SET1_SR_8000;
  545. break;
  546. case 11025:
  547. sampling_rate = MAX98373_PCM_SR_SET1_SR_11025;
  548. break;
  549. case 12000:
  550. sampling_rate = MAX98373_PCM_SR_SET1_SR_12000;
  551. break;
  552. case 16000:
  553. sampling_rate = MAX98373_PCM_SR_SET1_SR_16000;
  554. break;
  555. case 22050:
  556. sampling_rate = MAX98373_PCM_SR_SET1_SR_22050;
  557. break;
  558. case 24000:
  559. sampling_rate = MAX98373_PCM_SR_SET1_SR_24000;
  560. break;
  561. case 32000:
  562. sampling_rate = MAX98373_PCM_SR_SET1_SR_32000;
  563. break;
  564. case 44100:
  565. sampling_rate = MAX98373_PCM_SR_SET1_SR_44100;
  566. break;
  567. case 48000:
  568. sampling_rate = MAX98373_PCM_SR_SET1_SR_48000;
  569. break;
  570. case 88200:
  571. sampling_rate = MAX98373_PCM_SR_SET1_SR_88200;
  572. break;
  573. case 96000:
  574. sampling_rate = MAX98373_PCM_SR_SET1_SR_96000;
  575. break;
  576. default:
  577. dev_err(component->dev, "Rate %d is not supported\n",
  578. params_rate(params));
  579. return -EINVAL;
  580. }
  581. /* set correct sampling frequency */
  582. regmap_update_bits(max98373->regmap,
  583. MAX98373_R2028_PCM_SR_SETUP_2,
  584. MAX98373_PCM_SR_SET2_SR_MASK,
  585. sampling_rate << MAX98373_PCM_SR_SET2_SR_SHIFT);
  586. /* set sampling rate of IV */
  587. regmap_update_bits(max98373->regmap,
  588. MAX98373_R2028_PCM_SR_SETUP_2,
  589. MAX98373_PCM_SR_SET2_IVADC_SR_MASK,
  590. sampling_rate);
  591. return 0;
  592. }
  593. static int max98373_pcm_hw_free(struct snd_pcm_substream *substream,
  594. struct snd_soc_dai *dai)
  595. {
  596. struct snd_soc_component *component = dai->component;
  597. struct max98373_priv *max98373 =
  598. snd_soc_component_get_drvdata(component);
  599. struct sdw_stream_data *stream =
  600. snd_soc_dai_get_dma_data(dai, substream);
  601. if (!max98373->slave)
  602. return -EINVAL;
  603. sdw_stream_remove_slave(max98373->slave, stream->sdw_stream);
  604. return 0;
  605. }
  606. static int max98373_set_sdw_stream(struct snd_soc_dai *dai,
  607. void *sdw_stream, int direction)
  608. {
  609. struct sdw_stream_data *stream;
  610. if (!sdw_stream)
  611. return 0;
  612. stream = kzalloc(sizeof(*stream), GFP_KERNEL);
  613. if (!stream)
  614. return -ENOMEM;
  615. stream->sdw_stream = sdw_stream;
  616. /* Use tx_mask or rx_mask to configure stream tag and set dma_data */
  617. if (direction == SNDRV_PCM_STREAM_PLAYBACK)
  618. dai->playback_dma_data = stream;
  619. else
  620. dai->capture_dma_data = stream;
  621. return 0;
  622. }
  623. static void max98373_shutdown(struct snd_pcm_substream *substream,
  624. struct snd_soc_dai *dai)
  625. {
  626. struct sdw_stream_data *stream;
  627. stream = snd_soc_dai_get_dma_data(dai, substream);
  628. snd_soc_dai_set_dma_data(dai, substream, NULL);
  629. kfree(stream);
  630. }
  631. static int max98373_sdw_set_tdm_slot(struct snd_soc_dai *dai,
  632. unsigned int tx_mask,
  633. unsigned int rx_mask,
  634. int slots, int slot_width)
  635. {
  636. struct snd_soc_component *component = dai->component;
  637. struct max98373_priv *max98373 =
  638. snd_soc_component_get_drvdata(component);
  639. /* tx_mask is unused since it's irrelevant for I/V feedback */
  640. if (tx_mask)
  641. return -EINVAL;
  642. if (!rx_mask && !slots && !slot_width)
  643. max98373->tdm_mode = false;
  644. else
  645. max98373->tdm_mode = true;
  646. max98373->rx_mask = rx_mask;
  647. max98373->slot = slots;
  648. return 0;
  649. }
  650. static const struct snd_soc_dai_ops max98373_dai_sdw_ops = {
  651. .hw_params = max98373_sdw_dai_hw_params,
  652. .hw_free = max98373_pcm_hw_free,
  653. .set_stream = max98373_set_sdw_stream,
  654. .shutdown = max98373_shutdown,
  655. .set_tdm_slot = max98373_sdw_set_tdm_slot,
  656. };
  657. static struct snd_soc_dai_driver max98373_sdw_dai[] = {
  658. {
  659. .name = "max98373-aif1",
  660. .playback = {
  661. .stream_name = "HiFi Playback",
  662. .channels_min = 1,
  663. .channels_max = 2,
  664. .rates = MAX98373_RATES,
  665. .formats = MAX98373_FORMATS,
  666. },
  667. .capture = {
  668. .stream_name = "HiFi Capture",
  669. .channels_min = 1,
  670. .channels_max = 2,
  671. .rates = MAX98373_RATES,
  672. .formats = MAX98373_FORMATS,
  673. },
  674. .ops = &max98373_dai_sdw_ops,
  675. }
  676. };
  677. static int max98373_init(struct sdw_slave *slave, struct regmap *regmap)
  678. {
  679. struct max98373_priv *max98373;
  680. int ret;
  681. int i;
  682. struct device *dev = &slave->dev;
  683. /* Allocate and assign private driver data structure */
  684. max98373 = devm_kzalloc(dev, sizeof(*max98373), GFP_KERNEL);
  685. if (!max98373)
  686. return -ENOMEM;
  687. dev_set_drvdata(dev, max98373);
  688. max98373->regmap = regmap;
  689. max98373->slave = slave;
  690. max98373->cache_num = ARRAY_SIZE(max98373_sdw_cache_reg);
  691. max98373->cache = devm_kcalloc(dev, max98373->cache_num,
  692. sizeof(*max98373->cache),
  693. GFP_KERNEL);
  694. if (!max98373->cache)
  695. return -ENOMEM;
  696. for (i = 0; i < max98373->cache_num; i++)
  697. max98373->cache[i].reg = max98373_sdw_cache_reg[i];
  698. /* Read voltage and slot configuration */
  699. max98373_slot_config(dev, max98373);
  700. max98373->hw_init = false;
  701. max98373->first_hw_init = false;
  702. /* codec registration */
  703. ret = devm_snd_soc_register_component(dev, &soc_codec_dev_max98373_sdw,
  704. max98373_sdw_dai,
  705. ARRAY_SIZE(max98373_sdw_dai));
  706. if (ret < 0)
  707. dev_err(dev, "Failed to register codec: %d\n", ret);
  708. return ret;
  709. }
  710. static int max98373_update_status(struct sdw_slave *slave,
  711. enum sdw_slave_status status)
  712. {
  713. struct max98373_priv *max98373 = dev_get_drvdata(&slave->dev);
  714. if (status == SDW_SLAVE_UNATTACHED)
  715. max98373->hw_init = false;
  716. /*
  717. * Perform initialization only if slave status is SDW_SLAVE_ATTACHED
  718. */
  719. if (max98373->hw_init || status != SDW_SLAVE_ATTACHED)
  720. return 0;
  721. /* perform I/O transfers required for Slave initialization */
  722. return max98373_io_init(slave);
  723. }
  724. static int max98373_bus_config(struct sdw_slave *slave,
  725. struct sdw_bus_params *params)
  726. {
  727. int ret;
  728. ret = max98373_clock_config(slave, params);
  729. if (ret < 0)
  730. dev_err(&slave->dev, "Invalid clk config");
  731. return ret;
  732. }
  733. /*
  734. * slave_ops: callbacks for get_clock_stop_mode, clock_stop and
  735. * port_prep are not defined for now
  736. */
  737. static struct sdw_slave_ops max98373_slave_ops = {
  738. .read_prop = max98373_read_prop,
  739. .update_status = max98373_update_status,
  740. .bus_config = max98373_bus_config,
  741. };
  742. static int max98373_sdw_probe(struct sdw_slave *slave,
  743. const struct sdw_device_id *id)
  744. {
  745. struct regmap *regmap;
  746. /* Regmap Initialization */
  747. regmap = devm_regmap_init_sdw(slave, &max98373_sdw_regmap);
  748. if (IS_ERR(regmap))
  749. return PTR_ERR(regmap);
  750. return max98373_init(slave, regmap);
  751. }
  752. static int max98373_sdw_remove(struct sdw_slave *slave)
  753. {
  754. struct max98373_priv *max98373 = dev_get_drvdata(&slave->dev);
  755. if (max98373->first_hw_init)
  756. pm_runtime_disable(&slave->dev);
  757. return 0;
  758. }
  759. #if defined(CONFIG_OF)
  760. static const struct of_device_id max98373_of_match[] = {
  761. { .compatible = "maxim,max98373", },
  762. {},
  763. };
  764. MODULE_DEVICE_TABLE(of, max98373_of_match);
  765. #endif
  766. #ifdef CONFIG_ACPI
  767. static const struct acpi_device_id max98373_acpi_match[] = {
  768. { "MX98373", 0 },
  769. {},
  770. };
  771. MODULE_DEVICE_TABLE(acpi, max98373_acpi_match);
  772. #endif
  773. static const struct sdw_device_id max98373_id[] = {
  774. SDW_SLAVE_ENTRY(0x019F, 0x8373, 0),
  775. {},
  776. };
  777. MODULE_DEVICE_TABLE(sdw, max98373_id);
  778. static struct sdw_driver max98373_sdw_driver = {
  779. .driver = {
  780. .name = "max98373",
  781. .owner = THIS_MODULE,
  782. .of_match_table = of_match_ptr(max98373_of_match),
  783. .acpi_match_table = ACPI_PTR(max98373_acpi_match),
  784. .pm = &max98373_pm,
  785. },
  786. .probe = max98373_sdw_probe,
  787. .remove = max98373_sdw_remove,
  788. .ops = &max98373_slave_ops,
  789. .id_table = max98373_id,
  790. };
  791. module_sdw_driver(max98373_sdw_driver);
  792. MODULE_DESCRIPTION("ASoC MAX98373 driver SDW");
  793. MODULE_AUTHOR("Oleg Sherbakov <[email protected]>");
  794. MODULE_LICENSE("GPL v2");