max98373-i2c.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635
  1. // SPDX-License-Identifier: GPL-2.0
  2. // Copyright (c) 2017, Maxim Integrated
  3. #include <linux/acpi.h>
  4. #include <linux/delay.h>
  5. #include <linux/gpio.h>
  6. #include <linux/i2c.h>
  7. #include <linux/module.h>
  8. #include <linux/mod_devicetable.h>
  9. #include <linux/of.h>
  10. #include <linux/of_gpio.h>
  11. #include <linux/pm_runtime.h>
  12. #include <linux/regmap.h>
  13. #include <linux/slab.h>
  14. #include <linux/cdev.h>
  15. #include <sound/pcm.h>
  16. #include <sound/pcm_params.h>
  17. #include <sound/soc.h>
  18. #include <sound/tlv.h>
  19. #include "max98373.h"
  20. static const u32 max98373_i2c_cache_reg[] = {
  21. MAX98373_R2054_MEAS_ADC_PVDD_CH_READBACK,
  22. MAX98373_R2055_MEAS_ADC_THERM_CH_READBACK,
  23. MAX98373_R20B6_BDE_CUR_STATE_READBACK,
  24. };
  25. static struct reg_default max98373_reg[] = {
  26. {MAX98373_R2000_SW_RESET, 0x00},
  27. {MAX98373_R2001_INT_RAW1, 0x00},
  28. {MAX98373_R2002_INT_RAW2, 0x00},
  29. {MAX98373_R2003_INT_RAW3, 0x00},
  30. {MAX98373_R2004_INT_STATE1, 0x00},
  31. {MAX98373_R2005_INT_STATE2, 0x00},
  32. {MAX98373_R2006_INT_STATE3, 0x00},
  33. {MAX98373_R2007_INT_FLAG1, 0x00},
  34. {MAX98373_R2008_INT_FLAG2, 0x00},
  35. {MAX98373_R2009_INT_FLAG3, 0x00},
  36. {MAX98373_R200A_INT_EN1, 0x00},
  37. {MAX98373_R200B_INT_EN2, 0x00},
  38. {MAX98373_R200C_INT_EN3, 0x00},
  39. {MAX98373_R200D_INT_FLAG_CLR1, 0x00},
  40. {MAX98373_R200E_INT_FLAG_CLR2, 0x00},
  41. {MAX98373_R200F_INT_FLAG_CLR3, 0x00},
  42. {MAX98373_R2010_IRQ_CTRL, 0x00},
  43. {MAX98373_R2014_THERM_WARN_THRESH, 0x10},
  44. {MAX98373_R2015_THERM_SHDN_THRESH, 0x27},
  45. {MAX98373_R2016_THERM_HYSTERESIS, 0x01},
  46. {MAX98373_R2017_THERM_FOLDBACK_SET, 0xC0},
  47. {MAX98373_R2018_THERM_FOLDBACK_EN, 0x00},
  48. {MAX98373_R201E_PIN_DRIVE_STRENGTH, 0x55},
  49. {MAX98373_R2020_PCM_TX_HIZ_EN_1, 0xFE},
  50. {MAX98373_R2021_PCM_TX_HIZ_EN_2, 0xFF},
  51. {MAX98373_R2022_PCM_TX_SRC_1, 0x00},
  52. {MAX98373_R2023_PCM_TX_SRC_2, 0x00},
  53. {MAX98373_R2024_PCM_DATA_FMT_CFG, 0xC0},
  54. {MAX98373_R2025_AUDIO_IF_MODE, 0x00},
  55. {MAX98373_R2026_PCM_CLOCK_RATIO, 0x04},
  56. {MAX98373_R2027_PCM_SR_SETUP_1, 0x08},
  57. {MAX98373_R2028_PCM_SR_SETUP_2, 0x88},
  58. {MAX98373_R2029_PCM_TO_SPK_MONO_MIX_1, 0x00},
  59. {MAX98373_R202A_PCM_TO_SPK_MONO_MIX_2, 0x00},
  60. {MAX98373_R202B_PCM_RX_EN, 0x00},
  61. {MAX98373_R202C_PCM_TX_EN, 0x00},
  62. {MAX98373_R202E_ICC_RX_CH_EN_1, 0x00},
  63. {MAX98373_R202F_ICC_RX_CH_EN_2, 0x00},
  64. {MAX98373_R2030_ICC_TX_HIZ_EN_1, 0xFF},
  65. {MAX98373_R2031_ICC_TX_HIZ_EN_2, 0xFF},
  66. {MAX98373_R2032_ICC_LINK_EN_CFG, 0x30},
  67. {MAX98373_R2034_ICC_TX_CNTL, 0x00},
  68. {MAX98373_R2035_ICC_TX_EN, 0x00},
  69. {MAX98373_R2036_SOUNDWIRE_CTRL, 0x05},
  70. {MAX98373_R203D_AMP_DIG_VOL_CTRL, 0x00},
  71. {MAX98373_R203E_AMP_PATH_GAIN, 0x08},
  72. {MAX98373_R203F_AMP_DSP_CFG, 0x02},
  73. {MAX98373_R2040_TONE_GEN_CFG, 0x00},
  74. {MAX98373_R2041_AMP_CFG, 0x03},
  75. {MAX98373_R2042_AMP_EDGE_RATE_CFG, 0x00},
  76. {MAX98373_R2043_AMP_EN, 0x00},
  77. {MAX98373_R2046_IV_SENSE_ADC_DSP_CFG, 0x04},
  78. {MAX98373_R2047_IV_SENSE_ADC_EN, 0x00},
  79. {MAX98373_R2051_MEAS_ADC_SAMPLING_RATE, 0x00},
  80. {MAX98373_R2052_MEAS_ADC_PVDD_FLT_CFG, 0x00},
  81. {MAX98373_R2053_MEAS_ADC_THERM_FLT_CFG, 0x00},
  82. {MAX98373_R2054_MEAS_ADC_PVDD_CH_READBACK, 0x00},
  83. {MAX98373_R2055_MEAS_ADC_THERM_CH_READBACK, 0x00},
  84. {MAX98373_R2056_MEAS_ADC_PVDD_CH_EN, 0x00},
  85. {MAX98373_R2090_BDE_LVL_HOLD, 0x00},
  86. {MAX98373_R2091_BDE_GAIN_ATK_REL_RATE, 0x00},
  87. {MAX98373_R2092_BDE_CLIPPER_MODE, 0x00},
  88. {MAX98373_R2097_BDE_L1_THRESH, 0x00},
  89. {MAX98373_R2098_BDE_L2_THRESH, 0x00},
  90. {MAX98373_R2099_BDE_L3_THRESH, 0x00},
  91. {MAX98373_R209A_BDE_L4_THRESH, 0x00},
  92. {MAX98373_R209B_BDE_THRESH_HYST, 0x00},
  93. {MAX98373_R20A8_BDE_L1_CFG_1, 0x00},
  94. {MAX98373_R20A9_BDE_L1_CFG_2, 0x00},
  95. {MAX98373_R20AA_BDE_L1_CFG_3, 0x00},
  96. {MAX98373_R20AB_BDE_L2_CFG_1, 0x00},
  97. {MAX98373_R20AC_BDE_L2_CFG_2, 0x00},
  98. {MAX98373_R20AD_BDE_L2_CFG_3, 0x00},
  99. {MAX98373_R20AE_BDE_L3_CFG_1, 0x00},
  100. {MAX98373_R20AF_BDE_L3_CFG_2, 0x00},
  101. {MAX98373_R20B0_BDE_L3_CFG_3, 0x00},
  102. {MAX98373_R20B1_BDE_L4_CFG_1, 0x00},
  103. {MAX98373_R20B2_BDE_L4_CFG_2, 0x00},
  104. {MAX98373_R20B3_BDE_L4_CFG_3, 0x00},
  105. {MAX98373_R20B4_BDE_INFINITE_HOLD_RELEASE, 0x00},
  106. {MAX98373_R20B5_BDE_EN, 0x00},
  107. {MAX98373_R20B6_BDE_CUR_STATE_READBACK, 0x00},
  108. {MAX98373_R20D1_DHT_CFG, 0x01},
  109. {MAX98373_R20D2_DHT_ATTACK_CFG, 0x02},
  110. {MAX98373_R20D3_DHT_RELEASE_CFG, 0x03},
  111. {MAX98373_R20D4_DHT_EN, 0x00},
  112. {MAX98373_R20E0_LIMITER_THRESH_CFG, 0x00},
  113. {MAX98373_R20E1_LIMITER_ATK_REL_RATES, 0x00},
  114. {MAX98373_R20E2_LIMITER_EN, 0x00},
  115. {MAX98373_R20FE_DEVICE_AUTO_RESTART_CFG, 0x00},
  116. {MAX98373_R20FF_GLOBAL_SHDN, 0x00},
  117. {MAX98373_R21FF_REV_ID, 0x42},
  118. };
  119. static int max98373_dai_set_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  120. {
  121. struct snd_soc_component *component = codec_dai->component;
  122. struct max98373_priv *max98373 = snd_soc_component_get_drvdata(component);
  123. unsigned int format = 0;
  124. unsigned int invert = 0;
  125. dev_dbg(component->dev, "%s: fmt 0x%08X\n", __func__, fmt);
  126. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  127. case SND_SOC_DAIFMT_NB_NF:
  128. break;
  129. case SND_SOC_DAIFMT_IB_NF:
  130. invert = MAX98373_PCM_MODE_CFG_PCM_BCLKEDGE;
  131. break;
  132. default:
  133. dev_err(component->dev, "DAI invert mode unsupported\n");
  134. return -EINVAL;
  135. }
  136. regmap_update_bits(max98373->regmap,
  137. MAX98373_R2026_PCM_CLOCK_RATIO,
  138. MAX98373_PCM_MODE_CFG_PCM_BCLKEDGE,
  139. invert);
  140. /* interface format */
  141. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  142. case SND_SOC_DAIFMT_I2S:
  143. format = MAX98373_PCM_FORMAT_I2S;
  144. break;
  145. case SND_SOC_DAIFMT_LEFT_J:
  146. format = MAX98373_PCM_FORMAT_LJ;
  147. break;
  148. case SND_SOC_DAIFMT_DSP_A:
  149. format = MAX98373_PCM_FORMAT_TDM_MODE1;
  150. break;
  151. case SND_SOC_DAIFMT_DSP_B:
  152. format = MAX98373_PCM_FORMAT_TDM_MODE0;
  153. break;
  154. default:
  155. return -EINVAL;
  156. }
  157. regmap_update_bits(max98373->regmap,
  158. MAX98373_R2024_PCM_DATA_FMT_CFG,
  159. MAX98373_PCM_MODE_CFG_FORMAT_MASK,
  160. format << MAX98373_PCM_MODE_CFG_FORMAT_SHIFT);
  161. return 0;
  162. }
  163. /* BCLKs per LRCLK */
  164. static const int bclk_sel_table[] = {
  165. 32, 48, 64, 96, 128, 192, 256, 384, 512, 320,
  166. };
  167. static int max98373_get_bclk_sel(int bclk)
  168. {
  169. int i;
  170. /* match BCLKs per LRCLK */
  171. for (i = 0; i < ARRAY_SIZE(bclk_sel_table); i++) {
  172. if (bclk_sel_table[i] == bclk)
  173. return i + 2;
  174. }
  175. return 0;
  176. }
  177. static int max98373_set_clock(struct snd_soc_component *component,
  178. struct snd_pcm_hw_params *params)
  179. {
  180. struct max98373_priv *max98373 = snd_soc_component_get_drvdata(component);
  181. /* BCLK/LRCLK ratio calculation */
  182. int blr_clk_ratio = params_channels(params) * max98373->ch_size;
  183. int value;
  184. if (!max98373->tdm_mode) {
  185. /* BCLK configuration */
  186. value = max98373_get_bclk_sel(blr_clk_ratio);
  187. if (!value) {
  188. dev_err(component->dev, "format unsupported %d\n",
  189. params_format(params));
  190. return -EINVAL;
  191. }
  192. regmap_update_bits(max98373->regmap,
  193. MAX98373_R2026_PCM_CLOCK_RATIO,
  194. MAX98373_PCM_CLK_SETUP_BSEL_MASK,
  195. value);
  196. }
  197. return 0;
  198. }
  199. static int max98373_dai_hw_params(struct snd_pcm_substream *substream,
  200. struct snd_pcm_hw_params *params,
  201. struct snd_soc_dai *dai)
  202. {
  203. struct snd_soc_component *component = dai->component;
  204. struct max98373_priv *max98373 = snd_soc_component_get_drvdata(component);
  205. unsigned int sampling_rate = 0;
  206. unsigned int chan_sz = 0;
  207. /* pcm mode configuration */
  208. switch (snd_pcm_format_width(params_format(params))) {
  209. case 16:
  210. chan_sz = MAX98373_PCM_MODE_CFG_CHANSZ_16;
  211. break;
  212. case 24:
  213. chan_sz = MAX98373_PCM_MODE_CFG_CHANSZ_24;
  214. break;
  215. case 32:
  216. chan_sz = MAX98373_PCM_MODE_CFG_CHANSZ_32;
  217. break;
  218. default:
  219. dev_err(component->dev, "format unsupported %d\n",
  220. params_format(params));
  221. goto err;
  222. }
  223. max98373->ch_size = snd_pcm_format_width(params_format(params));
  224. regmap_update_bits(max98373->regmap,
  225. MAX98373_R2024_PCM_DATA_FMT_CFG,
  226. MAX98373_PCM_MODE_CFG_CHANSZ_MASK, chan_sz);
  227. dev_dbg(component->dev, "format supported %d",
  228. params_format(params));
  229. /* sampling rate configuration */
  230. switch (params_rate(params)) {
  231. case 8000:
  232. sampling_rate = MAX98373_PCM_SR_SET1_SR_8000;
  233. break;
  234. case 11025:
  235. sampling_rate = MAX98373_PCM_SR_SET1_SR_11025;
  236. break;
  237. case 12000:
  238. sampling_rate = MAX98373_PCM_SR_SET1_SR_12000;
  239. break;
  240. case 16000:
  241. sampling_rate = MAX98373_PCM_SR_SET1_SR_16000;
  242. break;
  243. case 22050:
  244. sampling_rate = MAX98373_PCM_SR_SET1_SR_22050;
  245. break;
  246. case 24000:
  247. sampling_rate = MAX98373_PCM_SR_SET1_SR_24000;
  248. break;
  249. case 32000:
  250. sampling_rate = MAX98373_PCM_SR_SET1_SR_32000;
  251. break;
  252. case 44100:
  253. sampling_rate = MAX98373_PCM_SR_SET1_SR_44100;
  254. break;
  255. case 48000:
  256. sampling_rate = MAX98373_PCM_SR_SET1_SR_48000;
  257. break;
  258. case 88200:
  259. sampling_rate = MAX98373_PCM_SR_SET1_SR_88200;
  260. break;
  261. case 96000:
  262. sampling_rate = MAX98373_PCM_SR_SET1_SR_96000;
  263. break;
  264. default:
  265. dev_err(component->dev, "rate %d not supported\n",
  266. params_rate(params));
  267. goto err;
  268. }
  269. /* set DAI_SR to correct LRCLK frequency */
  270. regmap_update_bits(max98373->regmap,
  271. MAX98373_R2027_PCM_SR_SETUP_1,
  272. MAX98373_PCM_SR_SET1_SR_MASK,
  273. sampling_rate);
  274. regmap_update_bits(max98373->regmap,
  275. MAX98373_R2028_PCM_SR_SETUP_2,
  276. MAX98373_PCM_SR_SET2_SR_MASK,
  277. sampling_rate << MAX98373_PCM_SR_SET2_SR_SHIFT);
  278. /* set sampling rate of IV */
  279. if (max98373->interleave_mode &&
  280. sampling_rate > MAX98373_PCM_SR_SET1_SR_16000)
  281. regmap_update_bits(max98373->regmap,
  282. MAX98373_R2028_PCM_SR_SETUP_2,
  283. MAX98373_PCM_SR_SET2_IVADC_SR_MASK,
  284. sampling_rate - 3);
  285. else
  286. regmap_update_bits(max98373->regmap,
  287. MAX98373_R2028_PCM_SR_SETUP_2,
  288. MAX98373_PCM_SR_SET2_IVADC_SR_MASK,
  289. sampling_rate);
  290. return max98373_set_clock(component, params);
  291. err:
  292. return -EINVAL;
  293. }
  294. static int max98373_dai_tdm_slot(struct snd_soc_dai *dai,
  295. unsigned int tx_mask, unsigned int rx_mask,
  296. int slots, int slot_width)
  297. {
  298. struct snd_soc_component *component = dai->component;
  299. struct max98373_priv *max98373 = snd_soc_component_get_drvdata(component);
  300. int bsel = 0;
  301. unsigned int chan_sz = 0;
  302. unsigned int mask;
  303. int x, slot_found;
  304. if (!tx_mask && !rx_mask && !slots && !slot_width)
  305. max98373->tdm_mode = false;
  306. else
  307. max98373->tdm_mode = true;
  308. /* BCLK configuration */
  309. bsel = max98373_get_bclk_sel(slots * slot_width);
  310. if (bsel == 0) {
  311. dev_err(component->dev, "BCLK %d not supported\n",
  312. slots * slot_width);
  313. return -EINVAL;
  314. }
  315. regmap_update_bits(max98373->regmap,
  316. MAX98373_R2026_PCM_CLOCK_RATIO,
  317. MAX98373_PCM_CLK_SETUP_BSEL_MASK,
  318. bsel);
  319. /* Channel size configuration */
  320. switch (slot_width) {
  321. case 16:
  322. chan_sz = MAX98373_PCM_MODE_CFG_CHANSZ_16;
  323. break;
  324. case 24:
  325. chan_sz = MAX98373_PCM_MODE_CFG_CHANSZ_24;
  326. break;
  327. case 32:
  328. chan_sz = MAX98373_PCM_MODE_CFG_CHANSZ_32;
  329. break;
  330. default:
  331. dev_err(component->dev, "format unsupported %d\n",
  332. slot_width);
  333. return -EINVAL;
  334. }
  335. regmap_update_bits(max98373->regmap,
  336. MAX98373_R2024_PCM_DATA_FMT_CFG,
  337. MAX98373_PCM_MODE_CFG_CHANSZ_MASK, chan_sz);
  338. /* Rx slot configuration */
  339. slot_found = 0;
  340. mask = rx_mask;
  341. for (x = 0 ; x < 16 ; x++, mask >>= 1) {
  342. if (mask & 0x1) {
  343. if (slot_found == 0)
  344. regmap_update_bits(max98373->regmap,
  345. MAX98373_R2029_PCM_TO_SPK_MONO_MIX_1,
  346. MAX98373_PCM_TO_SPK_CH0_SRC_MASK, x);
  347. else
  348. regmap_write(max98373->regmap,
  349. MAX98373_R202A_PCM_TO_SPK_MONO_MIX_2,
  350. x);
  351. slot_found++;
  352. if (slot_found > 1)
  353. break;
  354. }
  355. }
  356. /* Tx slot Hi-Z configuration */
  357. regmap_write(max98373->regmap,
  358. MAX98373_R2020_PCM_TX_HIZ_EN_1,
  359. ~tx_mask & 0xFF);
  360. regmap_write(max98373->regmap,
  361. MAX98373_R2021_PCM_TX_HIZ_EN_2,
  362. (~tx_mask & 0xFF00) >> 8);
  363. return 0;
  364. }
  365. #define MAX98373_RATES SNDRV_PCM_RATE_8000_96000
  366. #define MAX98373_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | \
  367. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  368. static const struct snd_soc_dai_ops max98373_dai_ops = {
  369. .set_fmt = max98373_dai_set_fmt,
  370. .hw_params = max98373_dai_hw_params,
  371. .set_tdm_slot = max98373_dai_tdm_slot,
  372. };
  373. static bool max98373_readable_register(struct device *dev, unsigned int reg)
  374. {
  375. switch (reg) {
  376. case MAX98373_R2000_SW_RESET:
  377. case MAX98373_R2001_INT_RAW1 ... MAX98373_R200C_INT_EN3:
  378. case MAX98373_R2010_IRQ_CTRL:
  379. case MAX98373_R2014_THERM_WARN_THRESH
  380. ... MAX98373_R2018_THERM_FOLDBACK_EN:
  381. case MAX98373_R201E_PIN_DRIVE_STRENGTH
  382. ... MAX98373_R2036_SOUNDWIRE_CTRL:
  383. case MAX98373_R203D_AMP_DIG_VOL_CTRL ... MAX98373_R2043_AMP_EN:
  384. case MAX98373_R2046_IV_SENSE_ADC_DSP_CFG
  385. ... MAX98373_R2047_IV_SENSE_ADC_EN:
  386. case MAX98373_R2051_MEAS_ADC_SAMPLING_RATE
  387. ... MAX98373_R2056_MEAS_ADC_PVDD_CH_EN:
  388. case MAX98373_R2090_BDE_LVL_HOLD ... MAX98373_R2092_BDE_CLIPPER_MODE:
  389. case MAX98373_R2097_BDE_L1_THRESH
  390. ... MAX98373_R209B_BDE_THRESH_HYST:
  391. case MAX98373_R20A8_BDE_L1_CFG_1 ... MAX98373_R20B3_BDE_L4_CFG_3:
  392. case MAX98373_R20B5_BDE_EN ... MAX98373_R20B6_BDE_CUR_STATE_READBACK:
  393. case MAX98373_R20D1_DHT_CFG ... MAX98373_R20D4_DHT_EN:
  394. case MAX98373_R20E0_LIMITER_THRESH_CFG ... MAX98373_R20E2_LIMITER_EN:
  395. case MAX98373_R20FE_DEVICE_AUTO_RESTART_CFG
  396. ... MAX98373_R20FF_GLOBAL_SHDN:
  397. case MAX98373_R21FF_REV_ID:
  398. return true;
  399. default:
  400. return false;
  401. }
  402. };
  403. static bool max98373_volatile_reg(struct device *dev, unsigned int reg)
  404. {
  405. switch (reg) {
  406. case MAX98373_R2000_SW_RESET ... MAX98373_R2009_INT_FLAG3:
  407. case MAX98373_R2054_MEAS_ADC_PVDD_CH_READBACK:
  408. case MAX98373_R2055_MEAS_ADC_THERM_CH_READBACK:
  409. case MAX98373_R20B6_BDE_CUR_STATE_READBACK:
  410. case MAX98373_R20FF_GLOBAL_SHDN:
  411. case MAX98373_R21FF_REV_ID:
  412. return true;
  413. default:
  414. return false;
  415. }
  416. }
  417. static struct snd_soc_dai_driver max98373_dai[] = {
  418. {
  419. .name = "max98373-aif1",
  420. .playback = {
  421. .stream_name = "HiFi Playback",
  422. .channels_min = 1,
  423. .channels_max = 2,
  424. .rates = MAX98373_RATES,
  425. .formats = MAX98373_FORMATS,
  426. },
  427. .capture = {
  428. .stream_name = "HiFi Capture",
  429. .channels_min = 1,
  430. .channels_max = 2,
  431. .rates = MAX98373_RATES,
  432. .formats = MAX98373_FORMATS,
  433. },
  434. .ops = &max98373_dai_ops,
  435. }
  436. };
  437. #ifdef CONFIG_PM_SLEEP
  438. static int max98373_suspend(struct device *dev)
  439. {
  440. struct max98373_priv *max98373 = dev_get_drvdata(dev);
  441. int i;
  442. /* cache feedback register values before suspend */
  443. for (i = 0; i < max98373->cache_num; i++)
  444. regmap_read(max98373->regmap, max98373->cache[i].reg, &max98373->cache[i].val);
  445. regcache_cache_only(max98373->regmap, true);
  446. regcache_mark_dirty(max98373->regmap);
  447. return 0;
  448. }
  449. static int max98373_resume(struct device *dev)
  450. {
  451. struct max98373_priv *max98373 = dev_get_drvdata(dev);
  452. regcache_cache_only(max98373->regmap, false);
  453. max98373_reset(max98373, dev);
  454. regcache_sync(max98373->regmap);
  455. return 0;
  456. }
  457. #endif
  458. static const struct dev_pm_ops max98373_pm = {
  459. SET_SYSTEM_SLEEP_PM_OPS(max98373_suspend, max98373_resume)
  460. };
  461. static const struct regmap_config max98373_regmap = {
  462. .reg_bits = 16,
  463. .val_bits = 8,
  464. .max_register = MAX98373_R21FF_REV_ID,
  465. .reg_defaults = max98373_reg,
  466. .num_reg_defaults = ARRAY_SIZE(max98373_reg),
  467. .readable_reg = max98373_readable_register,
  468. .volatile_reg = max98373_volatile_reg,
  469. .cache_type = REGCACHE_RBTREE,
  470. };
  471. static int max98373_i2c_probe(struct i2c_client *i2c)
  472. {
  473. int ret = 0;
  474. int reg = 0;
  475. int i;
  476. struct max98373_priv *max98373 = NULL;
  477. max98373 = devm_kzalloc(&i2c->dev, sizeof(*max98373), GFP_KERNEL);
  478. if (!max98373) {
  479. ret = -ENOMEM;
  480. return ret;
  481. }
  482. i2c_set_clientdata(i2c, max98373);
  483. /* update interleave mode info */
  484. if (device_property_read_bool(&i2c->dev, "maxim,interleave_mode"))
  485. max98373->interleave_mode = true;
  486. else
  487. max98373->interleave_mode = false;
  488. /* regmap initialization */
  489. max98373->regmap = devm_regmap_init_i2c(i2c, &max98373_regmap);
  490. if (IS_ERR(max98373->regmap)) {
  491. ret = PTR_ERR(max98373->regmap);
  492. dev_err(&i2c->dev,
  493. "Failed to allocate regmap: %d\n", ret);
  494. return ret;
  495. }
  496. max98373->cache_num = ARRAY_SIZE(max98373_i2c_cache_reg);
  497. max98373->cache = devm_kcalloc(&i2c->dev, max98373->cache_num,
  498. sizeof(*max98373->cache),
  499. GFP_KERNEL);
  500. if (!max98373->cache) {
  501. ret = -ENOMEM;
  502. return ret;
  503. }
  504. for (i = 0; i < max98373->cache_num; i++)
  505. max98373->cache[i].reg = max98373_i2c_cache_reg[i];
  506. /* voltage/current slot & gpio configuration */
  507. max98373_slot_config(&i2c->dev, max98373);
  508. /* Power on device */
  509. if (gpio_is_valid(max98373->reset_gpio)) {
  510. ret = devm_gpio_request(&i2c->dev, max98373->reset_gpio,
  511. "MAX98373_RESET");
  512. if (ret) {
  513. dev_err(&i2c->dev, "%s: Failed to request gpio %d\n",
  514. __func__, max98373->reset_gpio);
  515. return -EINVAL;
  516. }
  517. gpio_direction_output(max98373->reset_gpio, 0);
  518. msleep(50);
  519. gpio_direction_output(max98373->reset_gpio, 1);
  520. msleep(20);
  521. }
  522. /* Check Revision ID */
  523. ret = regmap_read(max98373->regmap,
  524. MAX98373_R21FF_REV_ID, &reg);
  525. if (ret < 0) {
  526. dev_err(&i2c->dev,
  527. "Failed to read: 0x%02X\n", MAX98373_R21FF_REV_ID);
  528. return ret;
  529. }
  530. dev_info(&i2c->dev, "MAX98373 revisionID: 0x%02X\n", reg);
  531. /* codec registration */
  532. ret = devm_snd_soc_register_component(&i2c->dev, &soc_codec_dev_max98373,
  533. max98373_dai, ARRAY_SIZE(max98373_dai));
  534. if (ret < 0)
  535. dev_err(&i2c->dev, "Failed to register codec: %d\n", ret);
  536. return ret;
  537. }
  538. static const struct i2c_device_id max98373_i2c_id[] = {
  539. { "max98373", 0},
  540. { },
  541. };
  542. MODULE_DEVICE_TABLE(i2c, max98373_i2c_id);
  543. #if defined(CONFIG_OF)
  544. static const struct of_device_id max98373_of_match[] = {
  545. { .compatible = "maxim,max98373", },
  546. { }
  547. };
  548. MODULE_DEVICE_TABLE(of, max98373_of_match);
  549. #endif
  550. #ifdef CONFIG_ACPI
  551. static const struct acpi_device_id max98373_acpi_match[] = {
  552. { "MX98373", 0 },
  553. {},
  554. };
  555. MODULE_DEVICE_TABLE(acpi, max98373_acpi_match);
  556. #endif
  557. static struct i2c_driver max98373_i2c_driver = {
  558. .driver = {
  559. .name = "max98373",
  560. .of_match_table = of_match_ptr(max98373_of_match),
  561. .acpi_match_table = ACPI_PTR(max98373_acpi_match),
  562. .pm = &max98373_pm,
  563. },
  564. .probe_new = max98373_i2c_probe,
  565. .id_table = max98373_i2c_id,
  566. };
  567. module_i2c_driver(max98373_i2c_driver)
  568. MODULE_DESCRIPTION("ALSA SoC MAX98373 driver");
  569. MODULE_AUTHOR("Ryan Lee <[email protected]>");
  570. MODULE_LICENSE("GPL");