max98095.c 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * max98095.c -- MAX98095 ALSA SoC Audio driver
  4. *
  5. * Copyright 2011 Maxim Integrated Products
  6. */
  7. #include <linux/module.h>
  8. #include <linux/moduleparam.h>
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/delay.h>
  12. #include <linux/pm.h>
  13. #include <linux/i2c.h>
  14. #include <linux/clk.h>
  15. #include <linux/mutex.h>
  16. #include <sound/core.h>
  17. #include <sound/pcm.h>
  18. #include <sound/pcm_params.h>
  19. #include <sound/soc.h>
  20. #include <sound/initval.h>
  21. #include <sound/tlv.h>
  22. #include <linux/slab.h>
  23. #include <asm/div64.h>
  24. #include <sound/max98095.h>
  25. #include <sound/jack.h>
  26. #include "max98095.h"
  27. enum max98095_type {
  28. MAX98095,
  29. };
  30. struct max98095_cdata {
  31. unsigned int rate;
  32. unsigned int fmt;
  33. int eq_sel;
  34. int bq_sel;
  35. };
  36. struct max98095_priv {
  37. struct regmap *regmap;
  38. enum max98095_type devtype;
  39. struct max98095_pdata *pdata;
  40. struct clk *mclk;
  41. unsigned int sysclk;
  42. struct max98095_cdata dai[3];
  43. const char **eq_texts;
  44. const char **bq_texts;
  45. struct soc_enum eq_enum;
  46. struct soc_enum bq_enum;
  47. int eq_textcnt;
  48. int bq_textcnt;
  49. u8 lin_state;
  50. unsigned int mic1pre;
  51. unsigned int mic2pre;
  52. struct snd_soc_jack *headphone_jack;
  53. struct snd_soc_jack *mic_jack;
  54. struct mutex lock;
  55. };
  56. static const struct reg_default max98095_reg_def[] = {
  57. { 0xf, 0x00 }, /* 0F */
  58. { 0x10, 0x00 }, /* 10 */
  59. { 0x11, 0x00 }, /* 11 */
  60. { 0x12, 0x00 }, /* 12 */
  61. { 0x13, 0x00 }, /* 13 */
  62. { 0x14, 0x00 }, /* 14 */
  63. { 0x15, 0x00 }, /* 15 */
  64. { 0x16, 0x00 }, /* 16 */
  65. { 0x17, 0x00 }, /* 17 */
  66. { 0x18, 0x00 }, /* 18 */
  67. { 0x19, 0x00 }, /* 19 */
  68. { 0x1a, 0x00 }, /* 1A */
  69. { 0x1b, 0x00 }, /* 1B */
  70. { 0x1c, 0x00 }, /* 1C */
  71. { 0x1d, 0x00 }, /* 1D */
  72. { 0x1e, 0x00 }, /* 1E */
  73. { 0x1f, 0x00 }, /* 1F */
  74. { 0x20, 0x00 }, /* 20 */
  75. { 0x21, 0x00 }, /* 21 */
  76. { 0x22, 0x00 }, /* 22 */
  77. { 0x23, 0x00 }, /* 23 */
  78. { 0x24, 0x00 }, /* 24 */
  79. { 0x25, 0x00 }, /* 25 */
  80. { 0x26, 0x00 }, /* 26 */
  81. { 0x27, 0x00 }, /* 27 */
  82. { 0x28, 0x00 }, /* 28 */
  83. { 0x29, 0x00 }, /* 29 */
  84. { 0x2a, 0x00 }, /* 2A */
  85. { 0x2b, 0x00 }, /* 2B */
  86. { 0x2c, 0x00 }, /* 2C */
  87. { 0x2d, 0x00 }, /* 2D */
  88. { 0x2e, 0x00 }, /* 2E */
  89. { 0x2f, 0x00 }, /* 2F */
  90. { 0x30, 0x00 }, /* 30 */
  91. { 0x31, 0x00 }, /* 31 */
  92. { 0x32, 0x00 }, /* 32 */
  93. { 0x33, 0x00 }, /* 33 */
  94. { 0x34, 0x00 }, /* 34 */
  95. { 0x35, 0x00 }, /* 35 */
  96. { 0x36, 0x00 }, /* 36 */
  97. { 0x37, 0x00 }, /* 37 */
  98. { 0x38, 0x00 }, /* 38 */
  99. { 0x39, 0x00 }, /* 39 */
  100. { 0x3a, 0x00 }, /* 3A */
  101. { 0x3b, 0x00 }, /* 3B */
  102. { 0x3c, 0x00 }, /* 3C */
  103. { 0x3d, 0x00 }, /* 3D */
  104. { 0x3e, 0x00 }, /* 3E */
  105. { 0x3f, 0x00 }, /* 3F */
  106. { 0x40, 0x00 }, /* 40 */
  107. { 0x41, 0x00 }, /* 41 */
  108. { 0x42, 0x00 }, /* 42 */
  109. { 0x43, 0x00 }, /* 43 */
  110. { 0x44, 0x00 }, /* 44 */
  111. { 0x45, 0x00 }, /* 45 */
  112. { 0x46, 0x00 }, /* 46 */
  113. { 0x47, 0x00 }, /* 47 */
  114. { 0x48, 0x00 }, /* 48 */
  115. { 0x49, 0x00 }, /* 49 */
  116. { 0x4a, 0x00 }, /* 4A */
  117. { 0x4b, 0x00 }, /* 4B */
  118. { 0x4c, 0x00 }, /* 4C */
  119. { 0x4d, 0x00 }, /* 4D */
  120. { 0x4e, 0x00 }, /* 4E */
  121. { 0x4f, 0x00 }, /* 4F */
  122. { 0x50, 0x00 }, /* 50 */
  123. { 0x51, 0x00 }, /* 51 */
  124. { 0x52, 0x00 }, /* 52 */
  125. { 0x53, 0x00 }, /* 53 */
  126. { 0x54, 0x00 }, /* 54 */
  127. { 0x55, 0x00 }, /* 55 */
  128. { 0x56, 0x00 }, /* 56 */
  129. { 0x57, 0x00 }, /* 57 */
  130. { 0x58, 0x00 }, /* 58 */
  131. { 0x59, 0x00 }, /* 59 */
  132. { 0x5a, 0x00 }, /* 5A */
  133. { 0x5b, 0x00 }, /* 5B */
  134. { 0x5c, 0x00 }, /* 5C */
  135. { 0x5d, 0x00 }, /* 5D */
  136. { 0x5e, 0x00 }, /* 5E */
  137. { 0x5f, 0x00 }, /* 5F */
  138. { 0x60, 0x00 }, /* 60 */
  139. { 0x61, 0x00 }, /* 61 */
  140. { 0x62, 0x00 }, /* 62 */
  141. { 0x63, 0x00 }, /* 63 */
  142. { 0x64, 0x00 }, /* 64 */
  143. { 0x65, 0x00 }, /* 65 */
  144. { 0x66, 0x00 }, /* 66 */
  145. { 0x67, 0x00 }, /* 67 */
  146. { 0x68, 0x00 }, /* 68 */
  147. { 0x69, 0x00 }, /* 69 */
  148. { 0x6a, 0x00 }, /* 6A */
  149. { 0x6b, 0x00 }, /* 6B */
  150. { 0x6c, 0x00 }, /* 6C */
  151. { 0x6d, 0x00 }, /* 6D */
  152. { 0x6e, 0x00 }, /* 6E */
  153. { 0x6f, 0x00 }, /* 6F */
  154. { 0x70, 0x00 }, /* 70 */
  155. { 0x71, 0x00 }, /* 71 */
  156. { 0x72, 0x00 }, /* 72 */
  157. { 0x73, 0x00 }, /* 73 */
  158. { 0x74, 0x00 }, /* 74 */
  159. { 0x75, 0x00 }, /* 75 */
  160. { 0x76, 0x00 }, /* 76 */
  161. { 0x77, 0x00 }, /* 77 */
  162. { 0x78, 0x00 }, /* 78 */
  163. { 0x79, 0x00 }, /* 79 */
  164. { 0x7a, 0x00 }, /* 7A */
  165. { 0x7b, 0x00 }, /* 7B */
  166. { 0x7c, 0x00 }, /* 7C */
  167. { 0x7d, 0x00 }, /* 7D */
  168. { 0x7e, 0x00 }, /* 7E */
  169. { 0x7f, 0x00 }, /* 7F */
  170. { 0x80, 0x00 }, /* 80 */
  171. { 0x81, 0x00 }, /* 81 */
  172. { 0x82, 0x00 }, /* 82 */
  173. { 0x83, 0x00 }, /* 83 */
  174. { 0x84, 0x00 }, /* 84 */
  175. { 0x85, 0x00 }, /* 85 */
  176. { 0x86, 0x00 }, /* 86 */
  177. { 0x87, 0x00 }, /* 87 */
  178. { 0x88, 0x00 }, /* 88 */
  179. { 0x89, 0x00 }, /* 89 */
  180. { 0x8a, 0x00 }, /* 8A */
  181. { 0x8b, 0x00 }, /* 8B */
  182. { 0x8c, 0x00 }, /* 8C */
  183. { 0x8d, 0x00 }, /* 8D */
  184. { 0x8e, 0x00 }, /* 8E */
  185. { 0x8f, 0x00 }, /* 8F */
  186. { 0x90, 0x00 }, /* 90 */
  187. { 0x91, 0x00 }, /* 91 */
  188. { 0x92, 0x30 }, /* 92 */
  189. { 0x93, 0xF0 }, /* 93 */
  190. { 0x94, 0x00 }, /* 94 */
  191. { 0x95, 0x00 }, /* 95 */
  192. { 0x96, 0x3F }, /* 96 */
  193. { 0x97, 0x00 }, /* 97 */
  194. { 0xff, 0x00 }, /* FF */
  195. };
  196. static bool max98095_readable(struct device *dev, unsigned int reg)
  197. {
  198. switch (reg) {
  199. case M98095_001_HOST_INT_STS ... M98095_097_PWR_SYS:
  200. case M98095_0FF_REV_ID:
  201. return true;
  202. default:
  203. return false;
  204. }
  205. }
  206. static bool max98095_writeable(struct device *dev, unsigned int reg)
  207. {
  208. switch (reg) {
  209. case M98095_00F_HOST_CFG ... M98095_097_PWR_SYS:
  210. return true;
  211. default:
  212. return false;
  213. }
  214. }
  215. static bool max98095_volatile(struct device *dev, unsigned int reg)
  216. {
  217. switch (reg) {
  218. case M98095_000_HOST_DATA ... M98095_00E_TEMP_SENSOR_STS:
  219. case M98095_REG_MAX_CACHED + 1 ... M98095_0FF_REV_ID:
  220. return true;
  221. default:
  222. return false;
  223. }
  224. }
  225. static const struct regmap_config max98095_regmap = {
  226. .reg_bits = 8,
  227. .val_bits = 8,
  228. .reg_defaults = max98095_reg_def,
  229. .num_reg_defaults = ARRAY_SIZE(max98095_reg_def),
  230. .max_register = M98095_0FF_REV_ID,
  231. .cache_type = REGCACHE_RBTREE,
  232. .readable_reg = max98095_readable,
  233. .writeable_reg = max98095_writeable,
  234. .volatile_reg = max98095_volatile,
  235. };
  236. /*
  237. * Load equalizer DSP coefficient configurations registers
  238. */
  239. static void m98095_eq_band(struct snd_soc_component *component, unsigned int dai,
  240. unsigned int band, u16 *coefs)
  241. {
  242. unsigned int eq_reg;
  243. unsigned int i;
  244. if (WARN_ON(band > 4) ||
  245. WARN_ON(dai > 1))
  246. return;
  247. /* Load the base register address */
  248. eq_reg = dai ? M98095_142_DAI2_EQ_BASE : M98095_110_DAI1_EQ_BASE;
  249. /* Add the band address offset, note adjustment for word address */
  250. eq_reg += band * (M98095_COEFS_PER_BAND << 1);
  251. /* Step through the registers and coefs */
  252. for (i = 0; i < M98095_COEFS_PER_BAND; i++) {
  253. snd_soc_component_write(component, eq_reg++, M98095_BYTE1(coefs[i]));
  254. snd_soc_component_write(component, eq_reg++, M98095_BYTE0(coefs[i]));
  255. }
  256. }
  257. /*
  258. * Load biquad filter coefficient configurations registers
  259. */
  260. static void m98095_biquad_band(struct snd_soc_component *component, unsigned int dai,
  261. unsigned int band, u16 *coefs)
  262. {
  263. unsigned int bq_reg;
  264. unsigned int i;
  265. if (WARN_ON(band > 1) ||
  266. WARN_ON(dai > 1))
  267. return;
  268. /* Load the base register address */
  269. bq_reg = dai ? M98095_17E_DAI2_BQ_BASE : M98095_174_DAI1_BQ_BASE;
  270. /* Add the band address offset, note adjustment for word address */
  271. bq_reg += band * (M98095_COEFS_PER_BAND << 1);
  272. /* Step through the registers and coefs */
  273. for (i = 0; i < M98095_COEFS_PER_BAND; i++) {
  274. snd_soc_component_write(component, bq_reg++, M98095_BYTE1(coefs[i]));
  275. snd_soc_component_write(component, bq_reg++, M98095_BYTE0(coefs[i]));
  276. }
  277. }
  278. static const char * const max98095_fltr_mode[] = { "Voice", "Music" };
  279. static SOC_ENUM_SINGLE_DECL(max98095_dai1_filter_mode_enum,
  280. M98095_02E_DAI1_FILTERS, 7,
  281. max98095_fltr_mode);
  282. static SOC_ENUM_SINGLE_DECL(max98095_dai2_filter_mode_enum,
  283. M98095_038_DAI2_FILTERS, 7,
  284. max98095_fltr_mode);
  285. static const char * const max98095_extmic_text[] = { "None", "MIC1", "MIC2" };
  286. static SOC_ENUM_SINGLE_DECL(max98095_extmic_enum,
  287. M98095_087_CFG_MIC, 0,
  288. max98095_extmic_text);
  289. static const struct snd_kcontrol_new max98095_extmic_mux =
  290. SOC_DAPM_ENUM("External MIC Mux", max98095_extmic_enum);
  291. static const char * const max98095_linein_text[] = { "INA", "INB" };
  292. static SOC_ENUM_SINGLE_DECL(max98095_linein_enum,
  293. M98095_086_CFG_LINE, 6,
  294. max98095_linein_text);
  295. static const struct snd_kcontrol_new max98095_linein_mux =
  296. SOC_DAPM_ENUM("Linein Input Mux", max98095_linein_enum);
  297. static const char * const max98095_line_mode_text[] = {
  298. "Stereo", "Differential"};
  299. static SOC_ENUM_SINGLE_DECL(max98095_linein_mode_enum,
  300. M98095_086_CFG_LINE, 7,
  301. max98095_line_mode_text);
  302. static SOC_ENUM_SINGLE_DECL(max98095_lineout_mode_enum,
  303. M98095_086_CFG_LINE, 4,
  304. max98095_line_mode_text);
  305. static const char * const max98095_dai_fltr[] = {
  306. "Off", "Elliptical-HPF-16k", "Butterworth-HPF-16k",
  307. "Elliptical-HPF-8k", "Butterworth-HPF-8k", "Butterworth-HPF-Fs/240"};
  308. static SOC_ENUM_SINGLE_DECL(max98095_dai1_dac_filter_enum,
  309. M98095_02E_DAI1_FILTERS, 0,
  310. max98095_dai_fltr);
  311. static SOC_ENUM_SINGLE_DECL(max98095_dai2_dac_filter_enum,
  312. M98095_038_DAI2_FILTERS, 0,
  313. max98095_dai_fltr);
  314. static SOC_ENUM_SINGLE_DECL(max98095_dai3_dac_filter_enum,
  315. M98095_042_DAI3_FILTERS, 0,
  316. max98095_dai_fltr);
  317. static int max98095_mic1pre_set(struct snd_kcontrol *kcontrol,
  318. struct snd_ctl_elem_value *ucontrol)
  319. {
  320. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  321. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  322. unsigned int sel = ucontrol->value.integer.value[0];
  323. max98095->mic1pre = sel;
  324. snd_soc_component_update_bits(component, M98095_05F_LVL_MIC1, M98095_MICPRE_MASK,
  325. (1+sel)<<M98095_MICPRE_SHIFT);
  326. return 0;
  327. }
  328. static int max98095_mic1pre_get(struct snd_kcontrol *kcontrol,
  329. struct snd_ctl_elem_value *ucontrol)
  330. {
  331. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  332. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  333. ucontrol->value.integer.value[0] = max98095->mic1pre;
  334. return 0;
  335. }
  336. static int max98095_mic2pre_set(struct snd_kcontrol *kcontrol,
  337. struct snd_ctl_elem_value *ucontrol)
  338. {
  339. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  340. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  341. unsigned int sel = ucontrol->value.integer.value[0];
  342. max98095->mic2pre = sel;
  343. snd_soc_component_update_bits(component, M98095_060_LVL_MIC2, M98095_MICPRE_MASK,
  344. (1+sel)<<M98095_MICPRE_SHIFT);
  345. return 0;
  346. }
  347. static int max98095_mic2pre_get(struct snd_kcontrol *kcontrol,
  348. struct snd_ctl_elem_value *ucontrol)
  349. {
  350. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  351. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  352. ucontrol->value.integer.value[0] = max98095->mic2pre;
  353. return 0;
  354. }
  355. static const DECLARE_TLV_DB_RANGE(max98095_micboost_tlv,
  356. 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
  357. 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0)
  358. );
  359. static const DECLARE_TLV_DB_SCALE(max98095_mic_tlv, 0, 100, 0);
  360. static const DECLARE_TLV_DB_SCALE(max98095_adc_tlv, -1200, 100, 0);
  361. static const DECLARE_TLV_DB_SCALE(max98095_adcboost_tlv, 0, 600, 0);
  362. static const DECLARE_TLV_DB_RANGE(max98095_hp_tlv,
  363. 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
  364. 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
  365. 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  366. 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
  367. 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0)
  368. );
  369. static const DECLARE_TLV_DB_RANGE(max98095_spk_tlv,
  370. 0, 10, TLV_DB_SCALE_ITEM(-5900, 400, 0),
  371. 11, 18, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  372. 19, 27, TLV_DB_SCALE_ITEM(-200, 100, 0),
  373. 28, 39, TLV_DB_SCALE_ITEM(650, 50, 0)
  374. );
  375. static const DECLARE_TLV_DB_RANGE(max98095_rcv_lout_tlv,
  376. 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
  377. 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
  378. 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  379. 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
  380. 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0)
  381. );
  382. static const DECLARE_TLV_DB_RANGE(max98095_lin_tlv,
  383. 0, 2, TLV_DB_SCALE_ITEM(-600, 300, 0),
  384. 3, 3, TLV_DB_SCALE_ITEM(300, 1100, 0),
  385. 4, 5, TLV_DB_SCALE_ITEM(1400, 600, 0)
  386. );
  387. static const struct snd_kcontrol_new max98095_snd_controls[] = {
  388. SOC_DOUBLE_R_TLV("Headphone Volume", M98095_064_LVL_HP_L,
  389. M98095_065_LVL_HP_R, 0, 31, 0, max98095_hp_tlv),
  390. SOC_DOUBLE_R_TLV("Speaker Volume", M98095_067_LVL_SPK_L,
  391. M98095_068_LVL_SPK_R, 0, 39, 0, max98095_spk_tlv),
  392. SOC_SINGLE_TLV("Receiver Volume", M98095_066_LVL_RCV,
  393. 0, 31, 0, max98095_rcv_lout_tlv),
  394. SOC_DOUBLE_R_TLV("Lineout Volume", M98095_062_LVL_LINEOUT1,
  395. M98095_063_LVL_LINEOUT2, 0, 31, 0, max98095_rcv_lout_tlv),
  396. SOC_DOUBLE_R("Headphone Switch", M98095_064_LVL_HP_L,
  397. M98095_065_LVL_HP_R, 7, 1, 1),
  398. SOC_DOUBLE_R("Speaker Switch", M98095_067_LVL_SPK_L,
  399. M98095_068_LVL_SPK_R, 7, 1, 1),
  400. SOC_SINGLE("Receiver Switch", M98095_066_LVL_RCV, 7, 1, 1),
  401. SOC_DOUBLE_R("Lineout Switch", M98095_062_LVL_LINEOUT1,
  402. M98095_063_LVL_LINEOUT2, 7, 1, 1),
  403. SOC_SINGLE_TLV("MIC1 Volume", M98095_05F_LVL_MIC1, 0, 20, 1,
  404. max98095_mic_tlv),
  405. SOC_SINGLE_TLV("MIC2 Volume", M98095_060_LVL_MIC2, 0, 20, 1,
  406. max98095_mic_tlv),
  407. SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
  408. M98095_05F_LVL_MIC1, 5, 2, 0,
  409. max98095_mic1pre_get, max98095_mic1pre_set,
  410. max98095_micboost_tlv),
  411. SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
  412. M98095_060_LVL_MIC2, 5, 2, 0,
  413. max98095_mic2pre_get, max98095_mic2pre_set,
  414. max98095_micboost_tlv),
  415. SOC_SINGLE_TLV("Linein Volume", M98095_061_LVL_LINEIN, 0, 5, 1,
  416. max98095_lin_tlv),
  417. SOC_SINGLE_TLV("ADCL Volume", M98095_05D_LVL_ADC_L, 0, 15, 1,
  418. max98095_adc_tlv),
  419. SOC_SINGLE_TLV("ADCR Volume", M98095_05E_LVL_ADC_R, 0, 15, 1,
  420. max98095_adc_tlv),
  421. SOC_SINGLE_TLV("ADCL Boost Volume", M98095_05D_LVL_ADC_L, 4, 3, 0,
  422. max98095_adcboost_tlv),
  423. SOC_SINGLE_TLV("ADCR Boost Volume", M98095_05E_LVL_ADC_R, 4, 3, 0,
  424. max98095_adcboost_tlv),
  425. SOC_SINGLE("EQ1 Switch", M98095_088_CFG_LEVEL, 0, 1, 0),
  426. SOC_SINGLE("EQ2 Switch", M98095_088_CFG_LEVEL, 1, 1, 0),
  427. SOC_SINGLE("Biquad1 Switch", M98095_088_CFG_LEVEL, 2, 1, 0),
  428. SOC_SINGLE("Biquad2 Switch", M98095_088_CFG_LEVEL, 3, 1, 0),
  429. SOC_ENUM("DAI1 Filter Mode", max98095_dai1_filter_mode_enum),
  430. SOC_ENUM("DAI2 Filter Mode", max98095_dai2_filter_mode_enum),
  431. SOC_ENUM("DAI1 DAC Filter", max98095_dai1_dac_filter_enum),
  432. SOC_ENUM("DAI2 DAC Filter", max98095_dai2_dac_filter_enum),
  433. SOC_ENUM("DAI3 DAC Filter", max98095_dai3_dac_filter_enum),
  434. SOC_ENUM("Linein Mode", max98095_linein_mode_enum),
  435. SOC_ENUM("Lineout Mode", max98095_lineout_mode_enum),
  436. };
  437. /* Left speaker mixer switch */
  438. static const struct snd_kcontrol_new max98095_left_speaker_mixer_controls[] = {
  439. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_050_MIX_SPK_LEFT, 0, 1, 0),
  440. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_050_MIX_SPK_LEFT, 6, 1, 0),
  441. SOC_DAPM_SINGLE("Mono DAC2 Switch", M98095_050_MIX_SPK_LEFT, 3, 1, 0),
  442. SOC_DAPM_SINGLE("Mono DAC3 Switch", M98095_050_MIX_SPK_LEFT, 3, 1, 0),
  443. SOC_DAPM_SINGLE("MIC1 Switch", M98095_050_MIX_SPK_LEFT, 4, 1, 0),
  444. SOC_DAPM_SINGLE("MIC2 Switch", M98095_050_MIX_SPK_LEFT, 5, 1, 0),
  445. SOC_DAPM_SINGLE("IN1 Switch", M98095_050_MIX_SPK_LEFT, 1, 1, 0),
  446. SOC_DAPM_SINGLE("IN2 Switch", M98095_050_MIX_SPK_LEFT, 2, 1, 0),
  447. };
  448. /* Right speaker mixer switch */
  449. static const struct snd_kcontrol_new max98095_right_speaker_mixer_controls[] = {
  450. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_051_MIX_SPK_RIGHT, 6, 1, 0),
  451. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_051_MIX_SPK_RIGHT, 0, 1, 0),
  452. SOC_DAPM_SINGLE("Mono DAC2 Switch", M98095_051_MIX_SPK_RIGHT, 3, 1, 0),
  453. SOC_DAPM_SINGLE("Mono DAC3 Switch", M98095_051_MIX_SPK_RIGHT, 3, 1, 0),
  454. SOC_DAPM_SINGLE("MIC1 Switch", M98095_051_MIX_SPK_RIGHT, 5, 1, 0),
  455. SOC_DAPM_SINGLE("MIC2 Switch", M98095_051_MIX_SPK_RIGHT, 4, 1, 0),
  456. SOC_DAPM_SINGLE("IN1 Switch", M98095_051_MIX_SPK_RIGHT, 1, 1, 0),
  457. SOC_DAPM_SINGLE("IN2 Switch", M98095_051_MIX_SPK_RIGHT, 2, 1, 0),
  458. };
  459. /* Left headphone mixer switch */
  460. static const struct snd_kcontrol_new max98095_left_hp_mixer_controls[] = {
  461. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04C_MIX_HP_LEFT, 0, 1, 0),
  462. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04C_MIX_HP_LEFT, 5, 1, 0),
  463. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04C_MIX_HP_LEFT, 3, 1, 0),
  464. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04C_MIX_HP_LEFT, 4, 1, 0),
  465. SOC_DAPM_SINGLE("IN1 Switch", M98095_04C_MIX_HP_LEFT, 1, 1, 0),
  466. SOC_DAPM_SINGLE("IN2 Switch", M98095_04C_MIX_HP_LEFT, 2, 1, 0),
  467. };
  468. /* Right headphone mixer switch */
  469. static const struct snd_kcontrol_new max98095_right_hp_mixer_controls[] = {
  470. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04D_MIX_HP_RIGHT, 5, 1, 0),
  471. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04D_MIX_HP_RIGHT, 0, 1, 0),
  472. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04D_MIX_HP_RIGHT, 3, 1, 0),
  473. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04D_MIX_HP_RIGHT, 4, 1, 0),
  474. SOC_DAPM_SINGLE("IN1 Switch", M98095_04D_MIX_HP_RIGHT, 1, 1, 0),
  475. SOC_DAPM_SINGLE("IN2 Switch", M98095_04D_MIX_HP_RIGHT, 2, 1, 0),
  476. };
  477. /* Receiver earpiece mixer switch */
  478. static const struct snd_kcontrol_new max98095_mono_rcv_mixer_controls[] = {
  479. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04F_MIX_RCV, 0, 1, 0),
  480. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04F_MIX_RCV, 5, 1, 0),
  481. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04F_MIX_RCV, 3, 1, 0),
  482. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04F_MIX_RCV, 4, 1, 0),
  483. SOC_DAPM_SINGLE("IN1 Switch", M98095_04F_MIX_RCV, 1, 1, 0),
  484. SOC_DAPM_SINGLE("IN2 Switch", M98095_04F_MIX_RCV, 2, 1, 0),
  485. };
  486. /* Left lineout mixer switch */
  487. static const struct snd_kcontrol_new max98095_left_lineout_mixer_controls[] = {
  488. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_053_MIX_LINEOUT1, 5, 1, 0),
  489. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_053_MIX_LINEOUT1, 0, 1, 0),
  490. SOC_DAPM_SINGLE("MIC1 Switch", M98095_053_MIX_LINEOUT1, 3, 1, 0),
  491. SOC_DAPM_SINGLE("MIC2 Switch", M98095_053_MIX_LINEOUT1, 4, 1, 0),
  492. SOC_DAPM_SINGLE("IN1 Switch", M98095_053_MIX_LINEOUT1, 1, 1, 0),
  493. SOC_DAPM_SINGLE("IN2 Switch", M98095_053_MIX_LINEOUT1, 2, 1, 0),
  494. };
  495. /* Right lineout mixer switch */
  496. static const struct snd_kcontrol_new max98095_right_lineout_mixer_controls[] = {
  497. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_054_MIX_LINEOUT2, 0, 1, 0),
  498. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_054_MIX_LINEOUT2, 5, 1, 0),
  499. SOC_DAPM_SINGLE("MIC1 Switch", M98095_054_MIX_LINEOUT2, 3, 1, 0),
  500. SOC_DAPM_SINGLE("MIC2 Switch", M98095_054_MIX_LINEOUT2, 4, 1, 0),
  501. SOC_DAPM_SINGLE("IN1 Switch", M98095_054_MIX_LINEOUT2, 1, 1, 0),
  502. SOC_DAPM_SINGLE("IN2 Switch", M98095_054_MIX_LINEOUT2, 2, 1, 0),
  503. };
  504. /* Left ADC mixer switch */
  505. static const struct snd_kcontrol_new max98095_left_ADC_mixer_controls[] = {
  506. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04A_MIX_ADC_LEFT, 7, 1, 0),
  507. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04A_MIX_ADC_LEFT, 6, 1, 0),
  508. SOC_DAPM_SINGLE("IN1 Switch", M98095_04A_MIX_ADC_LEFT, 3, 1, 0),
  509. SOC_DAPM_SINGLE("IN2 Switch", M98095_04A_MIX_ADC_LEFT, 2, 1, 0),
  510. };
  511. /* Right ADC mixer switch */
  512. static const struct snd_kcontrol_new max98095_right_ADC_mixer_controls[] = {
  513. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04B_MIX_ADC_RIGHT, 7, 1, 0),
  514. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04B_MIX_ADC_RIGHT, 6, 1, 0),
  515. SOC_DAPM_SINGLE("IN1 Switch", M98095_04B_MIX_ADC_RIGHT, 3, 1, 0),
  516. SOC_DAPM_SINGLE("IN2 Switch", M98095_04B_MIX_ADC_RIGHT, 2, 1, 0),
  517. };
  518. static int max98095_mic_event(struct snd_soc_dapm_widget *w,
  519. struct snd_kcontrol *kcontrol, int event)
  520. {
  521. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  522. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  523. switch (event) {
  524. case SND_SOC_DAPM_POST_PMU:
  525. if (w->reg == M98095_05F_LVL_MIC1) {
  526. snd_soc_component_update_bits(component, w->reg, M98095_MICPRE_MASK,
  527. (1+max98095->mic1pre)<<M98095_MICPRE_SHIFT);
  528. } else {
  529. snd_soc_component_update_bits(component, w->reg, M98095_MICPRE_MASK,
  530. (1+max98095->mic2pre)<<M98095_MICPRE_SHIFT);
  531. }
  532. break;
  533. case SND_SOC_DAPM_POST_PMD:
  534. snd_soc_component_update_bits(component, w->reg, M98095_MICPRE_MASK, 0);
  535. break;
  536. default:
  537. return -EINVAL;
  538. }
  539. return 0;
  540. }
  541. /*
  542. * The line inputs are stereo inputs with the left and right
  543. * channels sharing a common PGA power control signal.
  544. */
  545. static int max98095_line_pga(struct snd_soc_dapm_widget *w,
  546. int event, u8 channel)
  547. {
  548. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  549. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  550. u8 *state;
  551. if (WARN_ON(!(channel == 1 || channel == 2)))
  552. return -EINVAL;
  553. state = &max98095->lin_state;
  554. switch (event) {
  555. case SND_SOC_DAPM_POST_PMU:
  556. *state |= channel;
  557. snd_soc_component_update_bits(component, w->reg,
  558. (1 << w->shift), (1 << w->shift));
  559. break;
  560. case SND_SOC_DAPM_POST_PMD:
  561. *state &= ~channel;
  562. if (*state == 0) {
  563. snd_soc_component_update_bits(component, w->reg,
  564. (1 << w->shift), 0);
  565. }
  566. break;
  567. default:
  568. return -EINVAL;
  569. }
  570. return 0;
  571. }
  572. static int max98095_pga_in1_event(struct snd_soc_dapm_widget *w,
  573. struct snd_kcontrol *k, int event)
  574. {
  575. return max98095_line_pga(w, event, 1);
  576. }
  577. static int max98095_pga_in2_event(struct snd_soc_dapm_widget *w,
  578. struct snd_kcontrol *k, int event)
  579. {
  580. return max98095_line_pga(w, event, 2);
  581. }
  582. /*
  583. * The stereo line out mixer outputs to two stereo line outs.
  584. * The 2nd pair has a separate set of enables.
  585. */
  586. static int max98095_lineout_event(struct snd_soc_dapm_widget *w,
  587. struct snd_kcontrol *kcontrol, int event)
  588. {
  589. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  590. switch (event) {
  591. case SND_SOC_DAPM_POST_PMU:
  592. snd_soc_component_update_bits(component, w->reg,
  593. (1 << (w->shift+2)), (1 << (w->shift+2)));
  594. break;
  595. case SND_SOC_DAPM_POST_PMD:
  596. snd_soc_component_update_bits(component, w->reg,
  597. (1 << (w->shift+2)), 0);
  598. break;
  599. default:
  600. return -EINVAL;
  601. }
  602. return 0;
  603. }
  604. static const struct snd_soc_dapm_widget max98095_dapm_widgets[] = {
  605. SND_SOC_DAPM_ADC("ADCL", "HiFi Capture", M98095_090_PWR_EN_IN, 0, 0),
  606. SND_SOC_DAPM_ADC("ADCR", "HiFi Capture", M98095_090_PWR_EN_IN, 1, 0),
  607. SND_SOC_DAPM_DAC("DACL1", "HiFi Playback",
  608. M98095_091_PWR_EN_OUT, 0, 0),
  609. SND_SOC_DAPM_DAC("DACR1", "HiFi Playback",
  610. M98095_091_PWR_EN_OUT, 1, 0),
  611. SND_SOC_DAPM_DAC("DACM2", "Aux Playback",
  612. M98095_091_PWR_EN_OUT, 2, 0),
  613. SND_SOC_DAPM_DAC("DACM3", "Voice Playback",
  614. M98095_091_PWR_EN_OUT, 2, 0),
  615. SND_SOC_DAPM_PGA("HP Left Out", M98095_091_PWR_EN_OUT,
  616. 6, 0, NULL, 0),
  617. SND_SOC_DAPM_PGA("HP Right Out", M98095_091_PWR_EN_OUT,
  618. 7, 0, NULL, 0),
  619. SND_SOC_DAPM_PGA("SPK Left Out", M98095_091_PWR_EN_OUT,
  620. 4, 0, NULL, 0),
  621. SND_SOC_DAPM_PGA("SPK Right Out", M98095_091_PWR_EN_OUT,
  622. 5, 0, NULL, 0),
  623. SND_SOC_DAPM_PGA("RCV Mono Out", M98095_091_PWR_EN_OUT,
  624. 3, 0, NULL, 0),
  625. SND_SOC_DAPM_PGA_E("LINE Left Out", M98095_092_PWR_EN_OUT,
  626. 0, 0, NULL, 0, max98095_lineout_event, SND_SOC_DAPM_PRE_PMD),
  627. SND_SOC_DAPM_PGA_E("LINE Right Out", M98095_092_PWR_EN_OUT,
  628. 1, 0, NULL, 0, max98095_lineout_event, SND_SOC_DAPM_PRE_PMD),
  629. SND_SOC_DAPM_MUX("External MIC", SND_SOC_NOPM, 0, 0,
  630. &max98095_extmic_mux),
  631. SND_SOC_DAPM_MUX("Linein Mux", SND_SOC_NOPM, 0, 0,
  632. &max98095_linein_mux),
  633. SND_SOC_DAPM_MIXER("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
  634. &max98095_left_hp_mixer_controls[0],
  635. ARRAY_SIZE(max98095_left_hp_mixer_controls)),
  636. SND_SOC_DAPM_MIXER("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
  637. &max98095_right_hp_mixer_controls[0],
  638. ARRAY_SIZE(max98095_right_hp_mixer_controls)),
  639. SND_SOC_DAPM_MIXER("Left Speaker Mixer", SND_SOC_NOPM, 0, 0,
  640. &max98095_left_speaker_mixer_controls[0],
  641. ARRAY_SIZE(max98095_left_speaker_mixer_controls)),
  642. SND_SOC_DAPM_MIXER("Right Speaker Mixer", SND_SOC_NOPM, 0, 0,
  643. &max98095_right_speaker_mixer_controls[0],
  644. ARRAY_SIZE(max98095_right_speaker_mixer_controls)),
  645. SND_SOC_DAPM_MIXER("Receiver Mixer", SND_SOC_NOPM, 0, 0,
  646. &max98095_mono_rcv_mixer_controls[0],
  647. ARRAY_SIZE(max98095_mono_rcv_mixer_controls)),
  648. SND_SOC_DAPM_MIXER("Left Lineout Mixer", SND_SOC_NOPM, 0, 0,
  649. &max98095_left_lineout_mixer_controls[0],
  650. ARRAY_SIZE(max98095_left_lineout_mixer_controls)),
  651. SND_SOC_DAPM_MIXER("Right Lineout Mixer", SND_SOC_NOPM, 0, 0,
  652. &max98095_right_lineout_mixer_controls[0],
  653. ARRAY_SIZE(max98095_right_lineout_mixer_controls)),
  654. SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  655. &max98095_left_ADC_mixer_controls[0],
  656. ARRAY_SIZE(max98095_left_ADC_mixer_controls)),
  657. SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  658. &max98095_right_ADC_mixer_controls[0],
  659. ARRAY_SIZE(max98095_right_ADC_mixer_controls)),
  660. SND_SOC_DAPM_PGA_E("MIC1 Input", M98095_05F_LVL_MIC1,
  661. 5, 0, NULL, 0, max98095_mic_event,
  662. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  663. SND_SOC_DAPM_PGA_E("MIC2 Input", M98095_060_LVL_MIC2,
  664. 5, 0, NULL, 0, max98095_mic_event,
  665. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  666. SND_SOC_DAPM_PGA_E("IN1 Input", M98095_090_PWR_EN_IN,
  667. 7, 0, NULL, 0, max98095_pga_in1_event,
  668. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  669. SND_SOC_DAPM_PGA_E("IN2 Input", M98095_090_PWR_EN_IN,
  670. 7, 0, NULL, 0, max98095_pga_in2_event,
  671. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  672. SND_SOC_DAPM_MICBIAS("MICBIAS1", M98095_090_PWR_EN_IN, 2, 0),
  673. SND_SOC_DAPM_MICBIAS("MICBIAS2", M98095_090_PWR_EN_IN, 3, 0),
  674. SND_SOC_DAPM_OUTPUT("HPL"),
  675. SND_SOC_DAPM_OUTPUT("HPR"),
  676. SND_SOC_DAPM_OUTPUT("SPKL"),
  677. SND_SOC_DAPM_OUTPUT("SPKR"),
  678. SND_SOC_DAPM_OUTPUT("RCV"),
  679. SND_SOC_DAPM_OUTPUT("OUT1"),
  680. SND_SOC_DAPM_OUTPUT("OUT2"),
  681. SND_SOC_DAPM_OUTPUT("OUT3"),
  682. SND_SOC_DAPM_OUTPUT("OUT4"),
  683. SND_SOC_DAPM_INPUT("MIC1"),
  684. SND_SOC_DAPM_INPUT("MIC2"),
  685. SND_SOC_DAPM_INPUT("INA1"),
  686. SND_SOC_DAPM_INPUT("INA2"),
  687. SND_SOC_DAPM_INPUT("INB1"),
  688. SND_SOC_DAPM_INPUT("INB2"),
  689. };
  690. static const struct snd_soc_dapm_route max98095_audio_map[] = {
  691. /* Left headphone output mixer */
  692. {"Left Headphone Mixer", "Left DAC1 Switch", "DACL1"},
  693. {"Left Headphone Mixer", "Right DAC1 Switch", "DACR1"},
  694. {"Left Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  695. {"Left Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  696. {"Left Headphone Mixer", "IN1 Switch", "IN1 Input"},
  697. {"Left Headphone Mixer", "IN2 Switch", "IN2 Input"},
  698. /* Right headphone output mixer */
  699. {"Right Headphone Mixer", "Left DAC1 Switch", "DACL1"},
  700. {"Right Headphone Mixer", "Right DAC1 Switch", "DACR1"},
  701. {"Right Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  702. {"Right Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  703. {"Right Headphone Mixer", "IN1 Switch", "IN1 Input"},
  704. {"Right Headphone Mixer", "IN2 Switch", "IN2 Input"},
  705. /* Left speaker output mixer */
  706. {"Left Speaker Mixer", "Left DAC1 Switch", "DACL1"},
  707. {"Left Speaker Mixer", "Right DAC1 Switch", "DACR1"},
  708. {"Left Speaker Mixer", "Mono DAC2 Switch", "DACM2"},
  709. {"Left Speaker Mixer", "Mono DAC3 Switch", "DACM3"},
  710. {"Left Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  711. {"Left Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  712. {"Left Speaker Mixer", "IN1 Switch", "IN1 Input"},
  713. {"Left Speaker Mixer", "IN2 Switch", "IN2 Input"},
  714. /* Right speaker output mixer */
  715. {"Right Speaker Mixer", "Left DAC1 Switch", "DACL1"},
  716. {"Right Speaker Mixer", "Right DAC1 Switch", "DACR1"},
  717. {"Right Speaker Mixer", "Mono DAC2 Switch", "DACM2"},
  718. {"Right Speaker Mixer", "Mono DAC3 Switch", "DACM3"},
  719. {"Right Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  720. {"Right Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  721. {"Right Speaker Mixer", "IN1 Switch", "IN1 Input"},
  722. {"Right Speaker Mixer", "IN2 Switch", "IN2 Input"},
  723. /* Earpiece/Receiver output mixer */
  724. {"Receiver Mixer", "Left DAC1 Switch", "DACL1"},
  725. {"Receiver Mixer", "Right DAC1 Switch", "DACR1"},
  726. {"Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
  727. {"Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
  728. {"Receiver Mixer", "IN1 Switch", "IN1 Input"},
  729. {"Receiver Mixer", "IN2 Switch", "IN2 Input"},
  730. /* Left Lineout output mixer */
  731. {"Left Lineout Mixer", "Left DAC1 Switch", "DACL1"},
  732. {"Left Lineout Mixer", "Right DAC1 Switch", "DACR1"},
  733. {"Left Lineout Mixer", "MIC1 Switch", "MIC1 Input"},
  734. {"Left Lineout Mixer", "MIC2 Switch", "MIC2 Input"},
  735. {"Left Lineout Mixer", "IN1 Switch", "IN1 Input"},
  736. {"Left Lineout Mixer", "IN2 Switch", "IN2 Input"},
  737. /* Right lineout output mixer */
  738. {"Right Lineout Mixer", "Left DAC1 Switch", "DACL1"},
  739. {"Right Lineout Mixer", "Right DAC1 Switch", "DACR1"},
  740. {"Right Lineout Mixer", "MIC1 Switch", "MIC1 Input"},
  741. {"Right Lineout Mixer", "MIC2 Switch", "MIC2 Input"},
  742. {"Right Lineout Mixer", "IN1 Switch", "IN1 Input"},
  743. {"Right Lineout Mixer", "IN2 Switch", "IN2 Input"},
  744. {"HP Left Out", NULL, "Left Headphone Mixer"},
  745. {"HP Right Out", NULL, "Right Headphone Mixer"},
  746. {"SPK Left Out", NULL, "Left Speaker Mixer"},
  747. {"SPK Right Out", NULL, "Right Speaker Mixer"},
  748. {"RCV Mono Out", NULL, "Receiver Mixer"},
  749. {"LINE Left Out", NULL, "Left Lineout Mixer"},
  750. {"LINE Right Out", NULL, "Right Lineout Mixer"},
  751. {"HPL", NULL, "HP Left Out"},
  752. {"HPR", NULL, "HP Right Out"},
  753. {"SPKL", NULL, "SPK Left Out"},
  754. {"SPKR", NULL, "SPK Right Out"},
  755. {"RCV", NULL, "RCV Mono Out"},
  756. {"OUT1", NULL, "LINE Left Out"},
  757. {"OUT2", NULL, "LINE Right Out"},
  758. {"OUT3", NULL, "LINE Left Out"},
  759. {"OUT4", NULL, "LINE Right Out"},
  760. /* Left ADC input mixer */
  761. {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  762. {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  763. {"Left ADC Mixer", "IN1 Switch", "IN1 Input"},
  764. {"Left ADC Mixer", "IN2 Switch", "IN2 Input"},
  765. /* Right ADC input mixer */
  766. {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  767. {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  768. {"Right ADC Mixer", "IN1 Switch", "IN1 Input"},
  769. {"Right ADC Mixer", "IN2 Switch", "IN2 Input"},
  770. /* Inputs */
  771. {"ADCL", NULL, "Left ADC Mixer"},
  772. {"ADCR", NULL, "Right ADC Mixer"},
  773. {"IN1 Input", NULL, "INA1"},
  774. {"IN2 Input", NULL, "INA2"},
  775. {"MIC1 Input", NULL, "MIC1"},
  776. {"MIC2 Input", NULL, "MIC2"},
  777. };
  778. /* codec mclk clock divider coefficients */
  779. static const struct {
  780. u32 rate;
  781. u8 sr;
  782. } rate_table[] = {
  783. {8000, 0x01},
  784. {11025, 0x02},
  785. {16000, 0x03},
  786. {22050, 0x04},
  787. {24000, 0x05},
  788. {32000, 0x06},
  789. {44100, 0x07},
  790. {48000, 0x08},
  791. {88200, 0x09},
  792. {96000, 0x0A},
  793. };
  794. static int rate_value(int rate, u8 *value)
  795. {
  796. int i;
  797. for (i = 0; i < ARRAY_SIZE(rate_table); i++) {
  798. if (rate_table[i].rate >= rate) {
  799. *value = rate_table[i].sr;
  800. return 0;
  801. }
  802. }
  803. *value = rate_table[0].sr;
  804. return -EINVAL;
  805. }
  806. static int max98095_dai1_hw_params(struct snd_pcm_substream *substream,
  807. struct snd_pcm_hw_params *params,
  808. struct snd_soc_dai *dai)
  809. {
  810. struct snd_soc_component *component = dai->component;
  811. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  812. struct max98095_cdata *cdata;
  813. unsigned long long ni;
  814. unsigned int rate;
  815. u8 regval;
  816. cdata = &max98095->dai[0];
  817. rate = params_rate(params);
  818. switch (params_width(params)) {
  819. case 16:
  820. snd_soc_component_update_bits(component, M98095_02A_DAI1_FORMAT,
  821. M98095_DAI_WS, 0);
  822. break;
  823. case 24:
  824. snd_soc_component_update_bits(component, M98095_02A_DAI1_FORMAT,
  825. M98095_DAI_WS, M98095_DAI_WS);
  826. break;
  827. default:
  828. return -EINVAL;
  829. }
  830. if (rate_value(rate, &regval))
  831. return -EINVAL;
  832. snd_soc_component_update_bits(component, M98095_027_DAI1_CLKMODE,
  833. M98095_CLKMODE_MASK, regval);
  834. cdata->rate = rate;
  835. /* Configure NI when operating as master */
  836. if (snd_soc_component_read(component, M98095_02A_DAI1_FORMAT) & M98095_DAI_MAS) {
  837. if (max98095->sysclk == 0) {
  838. dev_err(component->dev, "Invalid system clock frequency\n");
  839. return -EINVAL;
  840. }
  841. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  842. * (unsigned long long int)rate;
  843. do_div(ni, (unsigned long long int)max98095->sysclk);
  844. snd_soc_component_write(component, M98095_028_DAI1_CLKCFG_HI,
  845. (ni >> 8) & 0x7F);
  846. snd_soc_component_write(component, M98095_029_DAI1_CLKCFG_LO,
  847. ni & 0xFF);
  848. }
  849. /* Update sample rate mode */
  850. if (rate < 50000)
  851. snd_soc_component_update_bits(component, M98095_02E_DAI1_FILTERS,
  852. M98095_DAI_DHF, 0);
  853. else
  854. snd_soc_component_update_bits(component, M98095_02E_DAI1_FILTERS,
  855. M98095_DAI_DHF, M98095_DAI_DHF);
  856. return 0;
  857. }
  858. static int max98095_dai2_hw_params(struct snd_pcm_substream *substream,
  859. struct snd_pcm_hw_params *params,
  860. struct snd_soc_dai *dai)
  861. {
  862. struct snd_soc_component *component = dai->component;
  863. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  864. struct max98095_cdata *cdata;
  865. unsigned long long ni;
  866. unsigned int rate;
  867. u8 regval;
  868. cdata = &max98095->dai[1];
  869. rate = params_rate(params);
  870. switch (params_width(params)) {
  871. case 16:
  872. snd_soc_component_update_bits(component, M98095_034_DAI2_FORMAT,
  873. M98095_DAI_WS, 0);
  874. break;
  875. case 24:
  876. snd_soc_component_update_bits(component, M98095_034_DAI2_FORMAT,
  877. M98095_DAI_WS, M98095_DAI_WS);
  878. break;
  879. default:
  880. return -EINVAL;
  881. }
  882. if (rate_value(rate, &regval))
  883. return -EINVAL;
  884. snd_soc_component_update_bits(component, M98095_031_DAI2_CLKMODE,
  885. M98095_CLKMODE_MASK, regval);
  886. cdata->rate = rate;
  887. /* Configure NI when operating as master */
  888. if (snd_soc_component_read(component, M98095_034_DAI2_FORMAT) & M98095_DAI_MAS) {
  889. if (max98095->sysclk == 0) {
  890. dev_err(component->dev, "Invalid system clock frequency\n");
  891. return -EINVAL;
  892. }
  893. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  894. * (unsigned long long int)rate;
  895. do_div(ni, (unsigned long long int)max98095->sysclk);
  896. snd_soc_component_write(component, M98095_032_DAI2_CLKCFG_HI,
  897. (ni >> 8) & 0x7F);
  898. snd_soc_component_write(component, M98095_033_DAI2_CLKCFG_LO,
  899. ni & 0xFF);
  900. }
  901. /* Update sample rate mode */
  902. if (rate < 50000)
  903. snd_soc_component_update_bits(component, M98095_038_DAI2_FILTERS,
  904. M98095_DAI_DHF, 0);
  905. else
  906. snd_soc_component_update_bits(component, M98095_038_DAI2_FILTERS,
  907. M98095_DAI_DHF, M98095_DAI_DHF);
  908. return 0;
  909. }
  910. static int max98095_dai3_hw_params(struct snd_pcm_substream *substream,
  911. struct snd_pcm_hw_params *params,
  912. struct snd_soc_dai *dai)
  913. {
  914. struct snd_soc_component *component = dai->component;
  915. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  916. struct max98095_cdata *cdata;
  917. unsigned long long ni;
  918. unsigned int rate;
  919. u8 regval;
  920. cdata = &max98095->dai[2];
  921. rate = params_rate(params);
  922. switch (params_width(params)) {
  923. case 16:
  924. snd_soc_component_update_bits(component, M98095_03E_DAI3_FORMAT,
  925. M98095_DAI_WS, 0);
  926. break;
  927. case 24:
  928. snd_soc_component_update_bits(component, M98095_03E_DAI3_FORMAT,
  929. M98095_DAI_WS, M98095_DAI_WS);
  930. break;
  931. default:
  932. return -EINVAL;
  933. }
  934. if (rate_value(rate, &regval))
  935. return -EINVAL;
  936. snd_soc_component_update_bits(component, M98095_03B_DAI3_CLKMODE,
  937. M98095_CLKMODE_MASK, regval);
  938. cdata->rate = rate;
  939. /* Configure NI when operating as master */
  940. if (snd_soc_component_read(component, M98095_03E_DAI3_FORMAT) & M98095_DAI_MAS) {
  941. if (max98095->sysclk == 0) {
  942. dev_err(component->dev, "Invalid system clock frequency\n");
  943. return -EINVAL;
  944. }
  945. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  946. * (unsigned long long int)rate;
  947. do_div(ni, (unsigned long long int)max98095->sysclk);
  948. snd_soc_component_write(component, M98095_03C_DAI3_CLKCFG_HI,
  949. (ni >> 8) & 0x7F);
  950. snd_soc_component_write(component, M98095_03D_DAI3_CLKCFG_LO,
  951. ni & 0xFF);
  952. }
  953. /* Update sample rate mode */
  954. if (rate < 50000)
  955. snd_soc_component_update_bits(component, M98095_042_DAI3_FILTERS,
  956. M98095_DAI_DHF, 0);
  957. else
  958. snd_soc_component_update_bits(component, M98095_042_DAI3_FILTERS,
  959. M98095_DAI_DHF, M98095_DAI_DHF);
  960. return 0;
  961. }
  962. static int max98095_dai_set_sysclk(struct snd_soc_dai *dai,
  963. int clk_id, unsigned int freq, int dir)
  964. {
  965. struct snd_soc_component *component = dai->component;
  966. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  967. /* Requested clock frequency is already setup */
  968. if (freq == max98095->sysclk)
  969. return 0;
  970. if (!IS_ERR(max98095->mclk)) {
  971. freq = clk_round_rate(max98095->mclk, freq);
  972. clk_set_rate(max98095->mclk, freq);
  973. }
  974. /* Setup clocks for slave mode, and using the PLL
  975. * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
  976. * 0x02 (when master clk is 20MHz to 40MHz)..
  977. * 0x03 (when master clk is 40MHz to 60MHz)..
  978. */
  979. if ((freq >= 10000000) && (freq < 20000000)) {
  980. snd_soc_component_write(component, M98095_026_SYS_CLK, 0x10);
  981. } else if ((freq >= 20000000) && (freq < 40000000)) {
  982. snd_soc_component_write(component, M98095_026_SYS_CLK, 0x20);
  983. } else if ((freq >= 40000000) && (freq < 60000000)) {
  984. snd_soc_component_write(component, M98095_026_SYS_CLK, 0x30);
  985. } else {
  986. dev_err(component->dev, "Invalid master clock frequency\n");
  987. return -EINVAL;
  988. }
  989. dev_dbg(dai->dev, "Clock source is %d at %uHz\n", clk_id, freq);
  990. max98095->sysclk = freq;
  991. return 0;
  992. }
  993. static int max98095_dai1_set_fmt(struct snd_soc_dai *codec_dai,
  994. unsigned int fmt)
  995. {
  996. struct snd_soc_component *component = codec_dai->component;
  997. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  998. struct max98095_cdata *cdata;
  999. u8 regval = 0;
  1000. cdata = &max98095->dai[0];
  1001. if (fmt != cdata->fmt) {
  1002. cdata->fmt = fmt;
  1003. switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
  1004. case SND_SOC_DAIFMT_CBC_CFC:
  1005. /* Consumer mode PLL */
  1006. snd_soc_component_write(component, M98095_028_DAI1_CLKCFG_HI,
  1007. 0x80);
  1008. snd_soc_component_write(component, M98095_029_DAI1_CLKCFG_LO,
  1009. 0x00);
  1010. break;
  1011. case SND_SOC_DAIFMT_CBP_CFP:
  1012. /* Set to provider mode */
  1013. regval |= M98095_DAI_MAS;
  1014. break;
  1015. default:
  1016. dev_err(component->dev, "Clock mode unsupported");
  1017. return -EINVAL;
  1018. }
  1019. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1020. case SND_SOC_DAIFMT_I2S:
  1021. regval |= M98095_DAI_DLY;
  1022. break;
  1023. case SND_SOC_DAIFMT_LEFT_J:
  1024. break;
  1025. default:
  1026. return -EINVAL;
  1027. }
  1028. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1029. case SND_SOC_DAIFMT_NB_NF:
  1030. break;
  1031. case SND_SOC_DAIFMT_NB_IF:
  1032. regval |= M98095_DAI_WCI;
  1033. break;
  1034. case SND_SOC_DAIFMT_IB_NF:
  1035. regval |= M98095_DAI_BCI;
  1036. break;
  1037. case SND_SOC_DAIFMT_IB_IF:
  1038. regval |= M98095_DAI_BCI|M98095_DAI_WCI;
  1039. break;
  1040. default:
  1041. return -EINVAL;
  1042. }
  1043. snd_soc_component_update_bits(component, M98095_02A_DAI1_FORMAT,
  1044. M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
  1045. M98095_DAI_WCI, regval);
  1046. snd_soc_component_write(component, M98095_02B_DAI1_CLOCK, M98095_DAI_BSEL64);
  1047. }
  1048. return 0;
  1049. }
  1050. static int max98095_dai2_set_fmt(struct snd_soc_dai *codec_dai,
  1051. unsigned int fmt)
  1052. {
  1053. struct snd_soc_component *component = codec_dai->component;
  1054. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  1055. struct max98095_cdata *cdata;
  1056. u8 regval = 0;
  1057. cdata = &max98095->dai[1];
  1058. if (fmt != cdata->fmt) {
  1059. cdata->fmt = fmt;
  1060. switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
  1061. case SND_SOC_DAIFMT_CBC_CFC:
  1062. /* Consumer mode PLL */
  1063. snd_soc_component_write(component, M98095_032_DAI2_CLKCFG_HI,
  1064. 0x80);
  1065. snd_soc_component_write(component, M98095_033_DAI2_CLKCFG_LO,
  1066. 0x00);
  1067. break;
  1068. case SND_SOC_DAIFMT_CBP_CFP:
  1069. /* Set to provider mode */
  1070. regval |= M98095_DAI_MAS;
  1071. break;
  1072. default:
  1073. dev_err(component->dev, "Clock mode unsupported");
  1074. return -EINVAL;
  1075. }
  1076. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1077. case SND_SOC_DAIFMT_I2S:
  1078. regval |= M98095_DAI_DLY;
  1079. break;
  1080. case SND_SOC_DAIFMT_LEFT_J:
  1081. break;
  1082. default:
  1083. return -EINVAL;
  1084. }
  1085. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1086. case SND_SOC_DAIFMT_NB_NF:
  1087. break;
  1088. case SND_SOC_DAIFMT_NB_IF:
  1089. regval |= M98095_DAI_WCI;
  1090. break;
  1091. case SND_SOC_DAIFMT_IB_NF:
  1092. regval |= M98095_DAI_BCI;
  1093. break;
  1094. case SND_SOC_DAIFMT_IB_IF:
  1095. regval |= M98095_DAI_BCI|M98095_DAI_WCI;
  1096. break;
  1097. default:
  1098. return -EINVAL;
  1099. }
  1100. snd_soc_component_update_bits(component, M98095_034_DAI2_FORMAT,
  1101. M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
  1102. M98095_DAI_WCI, regval);
  1103. snd_soc_component_write(component, M98095_035_DAI2_CLOCK,
  1104. M98095_DAI_BSEL64);
  1105. }
  1106. return 0;
  1107. }
  1108. static int max98095_dai3_set_fmt(struct snd_soc_dai *codec_dai,
  1109. unsigned int fmt)
  1110. {
  1111. struct snd_soc_component *component = codec_dai->component;
  1112. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  1113. struct max98095_cdata *cdata;
  1114. u8 regval = 0;
  1115. cdata = &max98095->dai[2];
  1116. if (fmt != cdata->fmt) {
  1117. cdata->fmt = fmt;
  1118. switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
  1119. case SND_SOC_DAIFMT_CBC_CFC:
  1120. /* Consumer mode PLL */
  1121. snd_soc_component_write(component, M98095_03C_DAI3_CLKCFG_HI,
  1122. 0x80);
  1123. snd_soc_component_write(component, M98095_03D_DAI3_CLKCFG_LO,
  1124. 0x00);
  1125. break;
  1126. case SND_SOC_DAIFMT_CBP_CFP:
  1127. /* Set to provider mode */
  1128. regval |= M98095_DAI_MAS;
  1129. break;
  1130. default:
  1131. dev_err(component->dev, "Clock mode unsupported");
  1132. return -EINVAL;
  1133. }
  1134. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1135. case SND_SOC_DAIFMT_I2S:
  1136. regval |= M98095_DAI_DLY;
  1137. break;
  1138. case SND_SOC_DAIFMT_LEFT_J:
  1139. break;
  1140. default:
  1141. return -EINVAL;
  1142. }
  1143. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1144. case SND_SOC_DAIFMT_NB_NF:
  1145. break;
  1146. case SND_SOC_DAIFMT_NB_IF:
  1147. regval |= M98095_DAI_WCI;
  1148. break;
  1149. case SND_SOC_DAIFMT_IB_NF:
  1150. regval |= M98095_DAI_BCI;
  1151. break;
  1152. case SND_SOC_DAIFMT_IB_IF:
  1153. regval |= M98095_DAI_BCI|M98095_DAI_WCI;
  1154. break;
  1155. default:
  1156. return -EINVAL;
  1157. }
  1158. snd_soc_component_update_bits(component, M98095_03E_DAI3_FORMAT,
  1159. M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
  1160. M98095_DAI_WCI, regval);
  1161. snd_soc_component_write(component, M98095_03F_DAI3_CLOCK,
  1162. M98095_DAI_BSEL64);
  1163. }
  1164. return 0;
  1165. }
  1166. static int max98095_set_bias_level(struct snd_soc_component *component,
  1167. enum snd_soc_bias_level level)
  1168. {
  1169. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  1170. int ret;
  1171. switch (level) {
  1172. case SND_SOC_BIAS_ON:
  1173. break;
  1174. case SND_SOC_BIAS_PREPARE:
  1175. /*
  1176. * SND_SOC_BIAS_PREPARE is called while preparing for a
  1177. * transition to ON or away from ON. If current bias_level
  1178. * is SND_SOC_BIAS_ON, then it is preparing for a transition
  1179. * away from ON. Disable the clock in that case, otherwise
  1180. * enable it.
  1181. */
  1182. if (IS_ERR(max98095->mclk))
  1183. break;
  1184. if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_ON) {
  1185. clk_disable_unprepare(max98095->mclk);
  1186. } else {
  1187. ret = clk_prepare_enable(max98095->mclk);
  1188. if (ret)
  1189. return ret;
  1190. }
  1191. break;
  1192. case SND_SOC_BIAS_STANDBY:
  1193. if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
  1194. ret = regcache_sync(max98095->regmap);
  1195. if (ret != 0) {
  1196. dev_err(component->dev, "Failed to sync cache: %d\n", ret);
  1197. return ret;
  1198. }
  1199. }
  1200. snd_soc_component_update_bits(component, M98095_090_PWR_EN_IN,
  1201. M98095_MBEN, M98095_MBEN);
  1202. break;
  1203. case SND_SOC_BIAS_OFF:
  1204. snd_soc_component_update_bits(component, M98095_090_PWR_EN_IN,
  1205. M98095_MBEN, 0);
  1206. regcache_mark_dirty(max98095->regmap);
  1207. break;
  1208. }
  1209. return 0;
  1210. }
  1211. #define MAX98095_RATES SNDRV_PCM_RATE_8000_96000
  1212. #define MAX98095_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
  1213. static const struct snd_soc_dai_ops max98095_dai1_ops = {
  1214. .set_sysclk = max98095_dai_set_sysclk,
  1215. .set_fmt = max98095_dai1_set_fmt,
  1216. .hw_params = max98095_dai1_hw_params,
  1217. };
  1218. static const struct snd_soc_dai_ops max98095_dai2_ops = {
  1219. .set_sysclk = max98095_dai_set_sysclk,
  1220. .set_fmt = max98095_dai2_set_fmt,
  1221. .hw_params = max98095_dai2_hw_params,
  1222. };
  1223. static const struct snd_soc_dai_ops max98095_dai3_ops = {
  1224. .set_sysclk = max98095_dai_set_sysclk,
  1225. .set_fmt = max98095_dai3_set_fmt,
  1226. .hw_params = max98095_dai3_hw_params,
  1227. };
  1228. static struct snd_soc_dai_driver max98095_dai[] = {
  1229. {
  1230. .name = "HiFi",
  1231. .playback = {
  1232. .stream_name = "HiFi Playback",
  1233. .channels_min = 1,
  1234. .channels_max = 2,
  1235. .rates = MAX98095_RATES,
  1236. .formats = MAX98095_FORMATS,
  1237. },
  1238. .capture = {
  1239. .stream_name = "HiFi Capture",
  1240. .channels_min = 1,
  1241. .channels_max = 2,
  1242. .rates = MAX98095_RATES,
  1243. .formats = MAX98095_FORMATS,
  1244. },
  1245. .ops = &max98095_dai1_ops,
  1246. },
  1247. {
  1248. .name = "Aux",
  1249. .playback = {
  1250. .stream_name = "Aux Playback",
  1251. .channels_min = 1,
  1252. .channels_max = 1,
  1253. .rates = MAX98095_RATES,
  1254. .formats = MAX98095_FORMATS,
  1255. },
  1256. .ops = &max98095_dai2_ops,
  1257. },
  1258. {
  1259. .name = "Voice",
  1260. .playback = {
  1261. .stream_name = "Voice Playback",
  1262. .channels_min = 1,
  1263. .channels_max = 1,
  1264. .rates = MAX98095_RATES,
  1265. .formats = MAX98095_FORMATS,
  1266. },
  1267. .ops = &max98095_dai3_ops,
  1268. }
  1269. };
  1270. static int max98095_get_eq_channel(const char *name)
  1271. {
  1272. if (strcmp(name, "EQ1 Mode") == 0)
  1273. return 0;
  1274. if (strcmp(name, "EQ2 Mode") == 0)
  1275. return 1;
  1276. return -EINVAL;
  1277. }
  1278. static int max98095_put_eq_enum(struct snd_kcontrol *kcontrol,
  1279. struct snd_ctl_elem_value *ucontrol)
  1280. {
  1281. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  1282. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  1283. struct max98095_pdata *pdata = max98095->pdata;
  1284. int channel = max98095_get_eq_channel(kcontrol->id.name);
  1285. struct max98095_cdata *cdata;
  1286. unsigned int sel = ucontrol->value.enumerated.item[0];
  1287. struct max98095_eq_cfg *coef_set;
  1288. int fs, best, best_val, i;
  1289. int regmask, regsave;
  1290. if (WARN_ON(channel > 1))
  1291. return -EINVAL;
  1292. if (!pdata || !max98095->eq_textcnt)
  1293. return 0;
  1294. if (sel >= pdata->eq_cfgcnt)
  1295. return -EINVAL;
  1296. cdata = &max98095->dai[channel];
  1297. cdata->eq_sel = sel;
  1298. fs = cdata->rate;
  1299. /* Find the selected configuration with nearest sample rate */
  1300. best = 0;
  1301. best_val = INT_MAX;
  1302. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1303. if (strcmp(pdata->eq_cfg[i].name, max98095->eq_texts[sel]) == 0 &&
  1304. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1305. best = i;
  1306. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1307. }
  1308. }
  1309. dev_dbg(component->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1310. pdata->eq_cfg[best].name,
  1311. pdata->eq_cfg[best].rate, fs);
  1312. coef_set = &pdata->eq_cfg[best];
  1313. regmask = (channel == 0) ? M98095_EQ1EN : M98095_EQ2EN;
  1314. /* Disable filter while configuring, and save current on/off state */
  1315. regsave = snd_soc_component_read(component, M98095_088_CFG_LEVEL);
  1316. snd_soc_component_update_bits(component, M98095_088_CFG_LEVEL, regmask, 0);
  1317. mutex_lock(&max98095->lock);
  1318. snd_soc_component_update_bits(component, M98095_00F_HOST_CFG, M98095_SEG, M98095_SEG);
  1319. m98095_eq_band(component, channel, 0, coef_set->band1);
  1320. m98095_eq_band(component, channel, 1, coef_set->band2);
  1321. m98095_eq_band(component, channel, 2, coef_set->band3);
  1322. m98095_eq_band(component, channel, 3, coef_set->band4);
  1323. m98095_eq_band(component, channel, 4, coef_set->band5);
  1324. snd_soc_component_update_bits(component, M98095_00F_HOST_CFG, M98095_SEG, 0);
  1325. mutex_unlock(&max98095->lock);
  1326. /* Restore the original on/off state */
  1327. snd_soc_component_update_bits(component, M98095_088_CFG_LEVEL, regmask, regsave);
  1328. return 0;
  1329. }
  1330. static int max98095_get_eq_enum(struct snd_kcontrol *kcontrol,
  1331. struct snd_ctl_elem_value *ucontrol)
  1332. {
  1333. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  1334. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  1335. int channel = max98095_get_eq_channel(kcontrol->id.name);
  1336. struct max98095_cdata *cdata;
  1337. cdata = &max98095->dai[channel];
  1338. ucontrol->value.enumerated.item[0] = cdata->eq_sel;
  1339. return 0;
  1340. }
  1341. static void max98095_handle_eq_pdata(struct snd_soc_component *component)
  1342. {
  1343. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  1344. struct max98095_pdata *pdata = max98095->pdata;
  1345. struct max98095_eq_cfg *cfg;
  1346. unsigned int cfgcnt;
  1347. int i, j;
  1348. const char **t;
  1349. int ret;
  1350. struct snd_kcontrol_new controls[] = {
  1351. SOC_ENUM_EXT("EQ1 Mode",
  1352. max98095->eq_enum,
  1353. max98095_get_eq_enum,
  1354. max98095_put_eq_enum),
  1355. SOC_ENUM_EXT("EQ2 Mode",
  1356. max98095->eq_enum,
  1357. max98095_get_eq_enum,
  1358. max98095_put_eq_enum),
  1359. };
  1360. cfg = pdata->eq_cfg;
  1361. cfgcnt = pdata->eq_cfgcnt;
  1362. /* Setup an array of texts for the equalizer enum.
  1363. * This is based on Mark Brown's equalizer driver code.
  1364. */
  1365. max98095->eq_textcnt = 0;
  1366. max98095->eq_texts = NULL;
  1367. for (i = 0; i < cfgcnt; i++) {
  1368. for (j = 0; j < max98095->eq_textcnt; j++) {
  1369. if (strcmp(cfg[i].name, max98095->eq_texts[j]) == 0)
  1370. break;
  1371. }
  1372. if (j != max98095->eq_textcnt)
  1373. continue;
  1374. /* Expand the array */
  1375. t = krealloc(max98095->eq_texts,
  1376. sizeof(char *) * (max98095->eq_textcnt + 1),
  1377. GFP_KERNEL);
  1378. if (t == NULL)
  1379. continue;
  1380. /* Store the new entry */
  1381. t[max98095->eq_textcnt] = cfg[i].name;
  1382. max98095->eq_textcnt++;
  1383. max98095->eq_texts = t;
  1384. }
  1385. /* Now point the soc_enum to .texts array items */
  1386. max98095->eq_enum.texts = max98095->eq_texts;
  1387. max98095->eq_enum.items = max98095->eq_textcnt;
  1388. ret = snd_soc_add_component_controls(component, controls, ARRAY_SIZE(controls));
  1389. if (ret != 0)
  1390. dev_err(component->dev, "Failed to add EQ control: %d\n", ret);
  1391. }
  1392. static const char *bq_mode_name[] = {"Biquad1 Mode", "Biquad2 Mode"};
  1393. static int max98095_get_bq_channel(struct snd_soc_component *component,
  1394. const char *name)
  1395. {
  1396. int ret;
  1397. ret = match_string(bq_mode_name, ARRAY_SIZE(bq_mode_name), name);
  1398. if (ret < 0)
  1399. dev_err(component->dev, "Bad biquad channel name '%s'\n", name);
  1400. return ret;
  1401. }
  1402. static int max98095_put_bq_enum(struct snd_kcontrol *kcontrol,
  1403. struct snd_ctl_elem_value *ucontrol)
  1404. {
  1405. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  1406. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  1407. struct max98095_pdata *pdata = max98095->pdata;
  1408. int channel = max98095_get_bq_channel(component, kcontrol->id.name);
  1409. struct max98095_cdata *cdata;
  1410. unsigned int sel = ucontrol->value.enumerated.item[0];
  1411. struct max98095_biquad_cfg *coef_set;
  1412. int fs, best, best_val, i;
  1413. int regmask, regsave;
  1414. if (channel < 0)
  1415. return channel;
  1416. if (!pdata || !max98095->bq_textcnt)
  1417. return 0;
  1418. if (sel >= pdata->bq_cfgcnt)
  1419. return -EINVAL;
  1420. cdata = &max98095->dai[channel];
  1421. cdata->bq_sel = sel;
  1422. fs = cdata->rate;
  1423. /* Find the selected configuration with nearest sample rate */
  1424. best = 0;
  1425. best_val = INT_MAX;
  1426. for (i = 0; i < pdata->bq_cfgcnt; i++) {
  1427. if (strcmp(pdata->bq_cfg[i].name, max98095->bq_texts[sel]) == 0 &&
  1428. abs(pdata->bq_cfg[i].rate - fs) < best_val) {
  1429. best = i;
  1430. best_val = abs(pdata->bq_cfg[i].rate - fs);
  1431. }
  1432. }
  1433. dev_dbg(component->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1434. pdata->bq_cfg[best].name,
  1435. pdata->bq_cfg[best].rate, fs);
  1436. coef_set = &pdata->bq_cfg[best];
  1437. regmask = (channel == 0) ? M98095_BQ1EN : M98095_BQ2EN;
  1438. /* Disable filter while configuring, and save current on/off state */
  1439. regsave = snd_soc_component_read(component, M98095_088_CFG_LEVEL);
  1440. snd_soc_component_update_bits(component, M98095_088_CFG_LEVEL, regmask, 0);
  1441. mutex_lock(&max98095->lock);
  1442. snd_soc_component_update_bits(component, M98095_00F_HOST_CFG, M98095_SEG, M98095_SEG);
  1443. m98095_biquad_band(component, channel, 0, coef_set->band1);
  1444. m98095_biquad_band(component, channel, 1, coef_set->band2);
  1445. snd_soc_component_update_bits(component, M98095_00F_HOST_CFG, M98095_SEG, 0);
  1446. mutex_unlock(&max98095->lock);
  1447. /* Restore the original on/off state */
  1448. snd_soc_component_update_bits(component, M98095_088_CFG_LEVEL, regmask, regsave);
  1449. return 0;
  1450. }
  1451. static int max98095_get_bq_enum(struct snd_kcontrol *kcontrol,
  1452. struct snd_ctl_elem_value *ucontrol)
  1453. {
  1454. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  1455. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  1456. int channel = max98095_get_bq_channel(component, kcontrol->id.name);
  1457. struct max98095_cdata *cdata;
  1458. if (channel < 0)
  1459. return channel;
  1460. cdata = &max98095->dai[channel];
  1461. ucontrol->value.enumerated.item[0] = cdata->bq_sel;
  1462. return 0;
  1463. }
  1464. static void max98095_handle_bq_pdata(struct snd_soc_component *component)
  1465. {
  1466. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  1467. struct max98095_pdata *pdata = max98095->pdata;
  1468. struct max98095_biquad_cfg *cfg;
  1469. unsigned int cfgcnt;
  1470. int i, j;
  1471. const char **t;
  1472. int ret;
  1473. struct snd_kcontrol_new controls[] = {
  1474. SOC_ENUM_EXT((char *)bq_mode_name[0],
  1475. max98095->bq_enum,
  1476. max98095_get_bq_enum,
  1477. max98095_put_bq_enum),
  1478. SOC_ENUM_EXT((char *)bq_mode_name[1],
  1479. max98095->bq_enum,
  1480. max98095_get_bq_enum,
  1481. max98095_put_bq_enum),
  1482. };
  1483. BUILD_BUG_ON(ARRAY_SIZE(controls) != ARRAY_SIZE(bq_mode_name));
  1484. cfg = pdata->bq_cfg;
  1485. cfgcnt = pdata->bq_cfgcnt;
  1486. /* Setup an array of texts for the biquad enum.
  1487. * This is based on Mark Brown's equalizer driver code.
  1488. */
  1489. max98095->bq_textcnt = 0;
  1490. max98095->bq_texts = NULL;
  1491. for (i = 0; i < cfgcnt; i++) {
  1492. for (j = 0; j < max98095->bq_textcnt; j++) {
  1493. if (strcmp(cfg[i].name, max98095->bq_texts[j]) == 0)
  1494. break;
  1495. }
  1496. if (j != max98095->bq_textcnt)
  1497. continue;
  1498. /* Expand the array */
  1499. t = krealloc(max98095->bq_texts,
  1500. sizeof(char *) * (max98095->bq_textcnt + 1),
  1501. GFP_KERNEL);
  1502. if (t == NULL)
  1503. continue;
  1504. /* Store the new entry */
  1505. t[max98095->bq_textcnt] = cfg[i].name;
  1506. max98095->bq_textcnt++;
  1507. max98095->bq_texts = t;
  1508. }
  1509. /* Now point the soc_enum to .texts array items */
  1510. max98095->bq_enum.texts = max98095->bq_texts;
  1511. max98095->bq_enum.items = max98095->bq_textcnt;
  1512. ret = snd_soc_add_component_controls(component, controls, ARRAY_SIZE(controls));
  1513. if (ret != 0)
  1514. dev_err(component->dev, "Failed to add Biquad control: %d\n", ret);
  1515. }
  1516. static void max98095_handle_pdata(struct snd_soc_component *component)
  1517. {
  1518. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  1519. struct max98095_pdata *pdata = max98095->pdata;
  1520. u8 regval = 0;
  1521. if (!pdata) {
  1522. dev_dbg(component->dev, "No platform data\n");
  1523. return;
  1524. }
  1525. /* Configure mic for analog/digital mic mode */
  1526. if (pdata->digmic_left_mode)
  1527. regval |= M98095_DIGMIC_L;
  1528. if (pdata->digmic_right_mode)
  1529. regval |= M98095_DIGMIC_R;
  1530. snd_soc_component_write(component, M98095_087_CFG_MIC, regval);
  1531. /* Configure equalizers */
  1532. if (pdata->eq_cfgcnt)
  1533. max98095_handle_eq_pdata(component);
  1534. /* Configure bi-quad filters */
  1535. if (pdata->bq_cfgcnt)
  1536. max98095_handle_bq_pdata(component);
  1537. }
  1538. static irqreturn_t max98095_report_jack(int irq, void *data)
  1539. {
  1540. struct snd_soc_component *component = data;
  1541. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  1542. unsigned int value;
  1543. int hp_report = 0;
  1544. int mic_report = 0;
  1545. /* Read the Jack Status Register */
  1546. value = snd_soc_component_read(component, M98095_007_JACK_AUTO_STS);
  1547. /* If ddone is not set, then detection isn't finished yet */
  1548. if ((value & M98095_DDONE) == 0)
  1549. return IRQ_NONE;
  1550. /* if hp, check its bit, and if set, clear it */
  1551. if ((value & M98095_HP_IN || value & M98095_LO_IN) &&
  1552. max98095->headphone_jack)
  1553. hp_report |= SND_JACK_HEADPHONE;
  1554. /* if mic, check its bit, and if set, clear it */
  1555. if ((value & M98095_MIC_IN) && max98095->mic_jack)
  1556. mic_report |= SND_JACK_MICROPHONE;
  1557. if (max98095->headphone_jack == max98095->mic_jack) {
  1558. snd_soc_jack_report(max98095->headphone_jack,
  1559. hp_report | mic_report,
  1560. SND_JACK_HEADSET);
  1561. } else {
  1562. if (max98095->headphone_jack)
  1563. snd_soc_jack_report(max98095->headphone_jack,
  1564. hp_report, SND_JACK_HEADPHONE);
  1565. if (max98095->mic_jack)
  1566. snd_soc_jack_report(max98095->mic_jack,
  1567. mic_report, SND_JACK_MICROPHONE);
  1568. }
  1569. return IRQ_HANDLED;
  1570. }
  1571. static int max98095_jack_detect_enable(struct snd_soc_component *component)
  1572. {
  1573. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  1574. int ret = 0;
  1575. int detect_enable = M98095_JDEN;
  1576. unsigned int slew = M98095_DEFAULT_SLEW_DELAY;
  1577. if (max98095->pdata->jack_detect_pin5en)
  1578. detect_enable |= M98095_PIN5EN;
  1579. if (max98095->pdata->jack_detect_delay)
  1580. slew = max98095->pdata->jack_detect_delay;
  1581. ret = snd_soc_component_write(component, M98095_08E_JACK_DC_SLEW, slew);
  1582. if (ret < 0) {
  1583. dev_err(component->dev, "Failed to cfg auto detect %d\n", ret);
  1584. return ret;
  1585. }
  1586. /* configure auto detection to be enabled */
  1587. ret = snd_soc_component_write(component, M98095_089_JACK_DET_AUTO, detect_enable);
  1588. if (ret < 0) {
  1589. dev_err(component->dev, "Failed to cfg auto detect %d\n", ret);
  1590. return ret;
  1591. }
  1592. return ret;
  1593. }
  1594. static int max98095_jack_detect_disable(struct snd_soc_component *component)
  1595. {
  1596. int ret = 0;
  1597. /* configure auto detection to be disabled */
  1598. ret = snd_soc_component_write(component, M98095_089_JACK_DET_AUTO, 0x0);
  1599. if (ret < 0) {
  1600. dev_err(component->dev, "Failed to cfg auto detect %d\n", ret);
  1601. return ret;
  1602. }
  1603. return ret;
  1604. }
  1605. int max98095_jack_detect(struct snd_soc_component *component,
  1606. struct snd_soc_jack *hp_jack, struct snd_soc_jack *mic_jack)
  1607. {
  1608. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  1609. struct i2c_client *client = to_i2c_client(component->dev);
  1610. int ret = 0;
  1611. max98095->headphone_jack = hp_jack;
  1612. max98095->mic_jack = mic_jack;
  1613. /* only progress if we have at least 1 jack pointer */
  1614. if (!hp_jack && !mic_jack)
  1615. return -EINVAL;
  1616. max98095_jack_detect_enable(component);
  1617. /* enable interrupts for headphone jack detection */
  1618. ret = snd_soc_component_update_bits(component, M98095_013_JACK_INT_EN,
  1619. M98095_IDDONE, M98095_IDDONE);
  1620. if (ret < 0) {
  1621. dev_err(component->dev, "Failed to cfg jack irqs %d\n", ret);
  1622. return ret;
  1623. }
  1624. max98095_report_jack(client->irq, component);
  1625. return 0;
  1626. }
  1627. EXPORT_SYMBOL_GPL(max98095_jack_detect);
  1628. #ifdef CONFIG_PM
  1629. static int max98095_suspend(struct snd_soc_component *component)
  1630. {
  1631. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  1632. if (max98095->headphone_jack || max98095->mic_jack)
  1633. max98095_jack_detect_disable(component);
  1634. snd_soc_component_force_bias_level(component, SND_SOC_BIAS_OFF);
  1635. return 0;
  1636. }
  1637. static int max98095_resume(struct snd_soc_component *component)
  1638. {
  1639. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  1640. struct i2c_client *client = to_i2c_client(component->dev);
  1641. snd_soc_component_force_bias_level(component, SND_SOC_BIAS_STANDBY);
  1642. if (max98095->headphone_jack || max98095->mic_jack) {
  1643. max98095_jack_detect_enable(component);
  1644. max98095_report_jack(client->irq, component);
  1645. }
  1646. return 0;
  1647. }
  1648. #else
  1649. #define max98095_suspend NULL
  1650. #define max98095_resume NULL
  1651. #endif
  1652. static int max98095_reset(struct snd_soc_component *component)
  1653. {
  1654. int i, ret;
  1655. /* Gracefully reset the DSP core and the codec hardware
  1656. * in a proper sequence */
  1657. ret = snd_soc_component_write(component, M98095_00F_HOST_CFG, 0);
  1658. if (ret < 0) {
  1659. dev_err(component->dev, "Failed to reset DSP: %d\n", ret);
  1660. return ret;
  1661. }
  1662. ret = snd_soc_component_write(component, M98095_097_PWR_SYS, 0);
  1663. if (ret < 0) {
  1664. dev_err(component->dev, "Failed to reset component: %d\n", ret);
  1665. return ret;
  1666. }
  1667. /* Reset to hardware default for registers, as there is not
  1668. * a soft reset hardware control register */
  1669. for (i = M98095_010_HOST_INT_CFG; i < M98095_REG_MAX_CACHED; i++) {
  1670. ret = snd_soc_component_write(component, i, snd_soc_component_read(component, i));
  1671. if (ret < 0) {
  1672. dev_err(component->dev, "Failed to reset: %d\n", ret);
  1673. return ret;
  1674. }
  1675. }
  1676. return ret;
  1677. }
  1678. static int max98095_probe(struct snd_soc_component *component)
  1679. {
  1680. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  1681. struct max98095_cdata *cdata;
  1682. struct i2c_client *client;
  1683. int ret = 0;
  1684. max98095->mclk = devm_clk_get(component->dev, "mclk");
  1685. if (PTR_ERR(max98095->mclk) == -EPROBE_DEFER)
  1686. return -EPROBE_DEFER;
  1687. /* reset the codec, the DSP core, and disable all interrupts */
  1688. max98095_reset(component);
  1689. client = to_i2c_client(component->dev);
  1690. /* initialize private data */
  1691. max98095->sysclk = (unsigned)-1;
  1692. max98095->eq_textcnt = 0;
  1693. max98095->bq_textcnt = 0;
  1694. cdata = &max98095->dai[0];
  1695. cdata->rate = (unsigned)-1;
  1696. cdata->fmt = (unsigned)-1;
  1697. cdata->eq_sel = 0;
  1698. cdata->bq_sel = 0;
  1699. cdata = &max98095->dai[1];
  1700. cdata->rate = (unsigned)-1;
  1701. cdata->fmt = (unsigned)-1;
  1702. cdata->eq_sel = 0;
  1703. cdata->bq_sel = 0;
  1704. cdata = &max98095->dai[2];
  1705. cdata->rate = (unsigned)-1;
  1706. cdata->fmt = (unsigned)-1;
  1707. cdata->eq_sel = 0;
  1708. cdata->bq_sel = 0;
  1709. max98095->lin_state = 0;
  1710. max98095->mic1pre = 0;
  1711. max98095->mic2pre = 0;
  1712. if (client->irq) {
  1713. /* register an audio interrupt */
  1714. ret = request_threaded_irq(client->irq, NULL,
  1715. max98095_report_jack,
  1716. IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING |
  1717. IRQF_ONESHOT, "max98095", component);
  1718. if (ret) {
  1719. dev_err(component->dev, "Failed to request IRQ: %d\n", ret);
  1720. goto err_access;
  1721. }
  1722. }
  1723. ret = snd_soc_component_read(component, M98095_0FF_REV_ID);
  1724. if (ret < 0) {
  1725. dev_err(component->dev, "Failure reading hardware revision: %d\n",
  1726. ret);
  1727. goto err_irq;
  1728. }
  1729. dev_info(component->dev, "Hardware revision: %c\n", ret - 0x40 + 'A');
  1730. snd_soc_component_write(component, M98095_097_PWR_SYS, M98095_PWRSV);
  1731. snd_soc_component_write(component, M98095_048_MIX_DAC_LR,
  1732. M98095_DAI1L_TO_DACL|M98095_DAI1R_TO_DACR);
  1733. snd_soc_component_write(component, M98095_049_MIX_DAC_M,
  1734. M98095_DAI2M_TO_DACM|M98095_DAI3M_TO_DACM);
  1735. snd_soc_component_write(component, M98095_092_PWR_EN_OUT, M98095_SPK_SPREADSPECTRUM);
  1736. snd_soc_component_write(component, M98095_045_CFG_DSP, M98095_DSPNORMAL);
  1737. snd_soc_component_write(component, M98095_04E_CFG_HP, M98095_HPNORMAL);
  1738. snd_soc_component_write(component, M98095_02C_DAI1_IOCFG,
  1739. M98095_S1NORMAL|M98095_SDATA);
  1740. snd_soc_component_write(component, M98095_036_DAI2_IOCFG,
  1741. M98095_S2NORMAL|M98095_SDATA);
  1742. snd_soc_component_write(component, M98095_040_DAI3_IOCFG,
  1743. M98095_S3NORMAL|M98095_SDATA);
  1744. max98095_handle_pdata(component);
  1745. /* take the codec out of the shut down */
  1746. snd_soc_component_update_bits(component, M98095_097_PWR_SYS, M98095_SHDNRUN,
  1747. M98095_SHDNRUN);
  1748. return 0;
  1749. err_irq:
  1750. if (client->irq)
  1751. free_irq(client->irq, component);
  1752. err_access:
  1753. return ret;
  1754. }
  1755. static void max98095_remove(struct snd_soc_component *component)
  1756. {
  1757. struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
  1758. struct i2c_client *client = to_i2c_client(component->dev);
  1759. if (max98095->headphone_jack || max98095->mic_jack)
  1760. max98095_jack_detect_disable(component);
  1761. if (client->irq)
  1762. free_irq(client->irq, component);
  1763. }
  1764. static const struct snd_soc_component_driver soc_component_dev_max98095 = {
  1765. .probe = max98095_probe,
  1766. .remove = max98095_remove,
  1767. .suspend = max98095_suspend,
  1768. .resume = max98095_resume,
  1769. .set_bias_level = max98095_set_bias_level,
  1770. .controls = max98095_snd_controls,
  1771. .num_controls = ARRAY_SIZE(max98095_snd_controls),
  1772. .dapm_widgets = max98095_dapm_widgets,
  1773. .num_dapm_widgets = ARRAY_SIZE(max98095_dapm_widgets),
  1774. .dapm_routes = max98095_audio_map,
  1775. .num_dapm_routes = ARRAY_SIZE(max98095_audio_map),
  1776. .idle_bias_on = 1,
  1777. .use_pmdown_time = 1,
  1778. .endianness = 1,
  1779. };
  1780. static const struct i2c_device_id max98095_i2c_id[] = {
  1781. { "max98095", MAX98095 },
  1782. { }
  1783. };
  1784. MODULE_DEVICE_TABLE(i2c, max98095_i2c_id);
  1785. static int max98095_i2c_probe(struct i2c_client *i2c)
  1786. {
  1787. struct max98095_priv *max98095;
  1788. int ret;
  1789. const struct i2c_device_id *id;
  1790. max98095 = devm_kzalloc(&i2c->dev, sizeof(struct max98095_priv),
  1791. GFP_KERNEL);
  1792. if (max98095 == NULL)
  1793. return -ENOMEM;
  1794. mutex_init(&max98095->lock);
  1795. max98095->regmap = devm_regmap_init_i2c(i2c, &max98095_regmap);
  1796. if (IS_ERR(max98095->regmap)) {
  1797. ret = PTR_ERR(max98095->regmap);
  1798. dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
  1799. return ret;
  1800. }
  1801. id = i2c_match_id(max98095_i2c_id, i2c);
  1802. max98095->devtype = id->driver_data;
  1803. i2c_set_clientdata(i2c, max98095);
  1804. max98095->pdata = i2c->dev.platform_data;
  1805. ret = devm_snd_soc_register_component(&i2c->dev,
  1806. &soc_component_dev_max98095,
  1807. max98095_dai, ARRAY_SIZE(max98095_dai));
  1808. return ret;
  1809. }
  1810. #ifdef CONFIG_OF
  1811. static const struct of_device_id max98095_of_match[] = {
  1812. { .compatible = "maxim,max98095", },
  1813. { }
  1814. };
  1815. MODULE_DEVICE_TABLE(of, max98095_of_match);
  1816. #endif
  1817. static struct i2c_driver max98095_i2c_driver = {
  1818. .driver = {
  1819. .name = "max98095",
  1820. .of_match_table = of_match_ptr(max98095_of_match),
  1821. },
  1822. .probe_new = max98095_i2c_probe,
  1823. .id_table = max98095_i2c_id,
  1824. };
  1825. module_i2c_driver(max98095_i2c_driver);
  1826. MODULE_DESCRIPTION("ALSA SoC MAX98095 driver");
  1827. MODULE_AUTHOR("Peter Hsiang");
  1828. MODULE_LICENSE("GPL");