max98088.c 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * max98088.c -- MAX98088 ALSA SoC Audio driver
  4. *
  5. * Copyright 2010 Maxim Integrated Products
  6. */
  7. #include <linux/module.h>
  8. #include <linux/moduleparam.h>
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/delay.h>
  12. #include <linux/pm.h>
  13. #include <linux/i2c.h>
  14. #include <linux/regmap.h>
  15. #include <linux/clk.h>
  16. #include <sound/core.h>
  17. #include <sound/pcm.h>
  18. #include <sound/pcm_params.h>
  19. #include <sound/soc.h>
  20. #include <sound/initval.h>
  21. #include <sound/tlv.h>
  22. #include <linux/slab.h>
  23. #include <asm/div64.h>
  24. #include <sound/max98088.h>
  25. #include "max98088.h"
  26. enum max98088_type {
  27. MAX98088,
  28. MAX98089,
  29. };
  30. struct max98088_cdata {
  31. unsigned int rate;
  32. unsigned int fmt;
  33. int eq_sel;
  34. };
  35. struct max98088_priv {
  36. struct regmap *regmap;
  37. enum max98088_type devtype;
  38. struct max98088_pdata *pdata;
  39. struct clk *mclk;
  40. unsigned char mclk_prescaler;
  41. unsigned int sysclk;
  42. struct max98088_cdata dai[2];
  43. int eq_textcnt;
  44. const char **eq_texts;
  45. struct soc_enum eq_enum;
  46. u8 ina_state;
  47. u8 inb_state;
  48. unsigned int ex_mode;
  49. unsigned int digmic;
  50. unsigned int mic1pre;
  51. unsigned int mic2pre;
  52. unsigned int extmic_mode;
  53. };
  54. static const struct reg_default max98088_reg[] = {
  55. { 0xf, 0x00 }, /* 0F interrupt enable */
  56. { 0x10, 0x00 }, /* 10 master clock */
  57. { 0x11, 0x00 }, /* 11 DAI1 clock mode */
  58. { 0x12, 0x00 }, /* 12 DAI1 clock control */
  59. { 0x13, 0x00 }, /* 13 DAI1 clock control */
  60. { 0x14, 0x00 }, /* 14 DAI1 format */
  61. { 0x15, 0x00 }, /* 15 DAI1 clock */
  62. { 0x16, 0x00 }, /* 16 DAI1 config */
  63. { 0x17, 0x00 }, /* 17 DAI1 TDM */
  64. { 0x18, 0x00 }, /* 18 DAI1 filters */
  65. { 0x19, 0x00 }, /* 19 DAI2 clock mode */
  66. { 0x1a, 0x00 }, /* 1A DAI2 clock control */
  67. { 0x1b, 0x00 }, /* 1B DAI2 clock control */
  68. { 0x1c, 0x00 }, /* 1C DAI2 format */
  69. { 0x1d, 0x00 }, /* 1D DAI2 clock */
  70. { 0x1e, 0x00 }, /* 1E DAI2 config */
  71. { 0x1f, 0x00 }, /* 1F DAI2 TDM */
  72. { 0x20, 0x00 }, /* 20 DAI2 filters */
  73. { 0x21, 0x00 }, /* 21 data config */
  74. { 0x22, 0x00 }, /* 22 DAC mixer */
  75. { 0x23, 0x00 }, /* 23 left ADC mixer */
  76. { 0x24, 0x00 }, /* 24 right ADC mixer */
  77. { 0x25, 0x00 }, /* 25 left HP mixer */
  78. { 0x26, 0x00 }, /* 26 right HP mixer */
  79. { 0x27, 0x00 }, /* 27 HP control */
  80. { 0x28, 0x00 }, /* 28 left REC mixer */
  81. { 0x29, 0x00 }, /* 29 right REC mixer */
  82. { 0x2a, 0x00 }, /* 2A REC control */
  83. { 0x2b, 0x00 }, /* 2B left SPK mixer */
  84. { 0x2c, 0x00 }, /* 2C right SPK mixer */
  85. { 0x2d, 0x00 }, /* 2D SPK control */
  86. { 0x2e, 0x00 }, /* 2E sidetone */
  87. { 0x2f, 0x00 }, /* 2F DAI1 playback level */
  88. { 0x30, 0x00 }, /* 30 DAI1 playback level */
  89. { 0x31, 0x00 }, /* 31 DAI2 playback level */
  90. { 0x32, 0x00 }, /* 32 DAI2 playbakc level */
  91. { 0x33, 0x00 }, /* 33 left ADC level */
  92. { 0x34, 0x00 }, /* 34 right ADC level */
  93. { 0x35, 0x00 }, /* 35 MIC1 level */
  94. { 0x36, 0x00 }, /* 36 MIC2 level */
  95. { 0x37, 0x00 }, /* 37 INA level */
  96. { 0x38, 0x00 }, /* 38 INB level */
  97. { 0x39, 0x00 }, /* 39 left HP volume */
  98. { 0x3a, 0x00 }, /* 3A right HP volume */
  99. { 0x3b, 0x00 }, /* 3B left REC volume */
  100. { 0x3c, 0x00 }, /* 3C right REC volume */
  101. { 0x3d, 0x00 }, /* 3D left SPK volume */
  102. { 0x3e, 0x00 }, /* 3E right SPK volume */
  103. { 0x3f, 0x00 }, /* 3F MIC config */
  104. { 0x40, 0x00 }, /* 40 MIC threshold */
  105. { 0x41, 0x00 }, /* 41 excursion limiter filter */
  106. { 0x42, 0x00 }, /* 42 excursion limiter threshold */
  107. { 0x43, 0x00 }, /* 43 ALC */
  108. { 0x44, 0x00 }, /* 44 power limiter threshold */
  109. { 0x45, 0x00 }, /* 45 power limiter config */
  110. { 0x46, 0x00 }, /* 46 distortion limiter config */
  111. { 0x47, 0x00 }, /* 47 audio input */
  112. { 0x48, 0x00 }, /* 48 microphone */
  113. { 0x49, 0x00 }, /* 49 level control */
  114. { 0x4a, 0x00 }, /* 4A bypass switches */
  115. { 0x4b, 0x00 }, /* 4B jack detect */
  116. { 0x4c, 0x00 }, /* 4C input enable */
  117. { 0x4d, 0x00 }, /* 4D output enable */
  118. { 0x4e, 0xF0 }, /* 4E bias control */
  119. { 0x4f, 0x00 }, /* 4F DAC power */
  120. { 0x50, 0x0F }, /* 50 DAC power */
  121. { 0x51, 0x00 }, /* 51 system */
  122. { 0x52, 0x00 }, /* 52 DAI1 EQ1 */
  123. { 0x53, 0x00 }, /* 53 DAI1 EQ1 */
  124. { 0x54, 0x00 }, /* 54 DAI1 EQ1 */
  125. { 0x55, 0x00 }, /* 55 DAI1 EQ1 */
  126. { 0x56, 0x00 }, /* 56 DAI1 EQ1 */
  127. { 0x57, 0x00 }, /* 57 DAI1 EQ1 */
  128. { 0x58, 0x00 }, /* 58 DAI1 EQ1 */
  129. { 0x59, 0x00 }, /* 59 DAI1 EQ1 */
  130. { 0x5a, 0x00 }, /* 5A DAI1 EQ1 */
  131. { 0x5b, 0x00 }, /* 5B DAI1 EQ1 */
  132. { 0x5c, 0x00 }, /* 5C DAI1 EQ2 */
  133. { 0x5d, 0x00 }, /* 5D DAI1 EQ2 */
  134. { 0x5e, 0x00 }, /* 5E DAI1 EQ2 */
  135. { 0x5f, 0x00 }, /* 5F DAI1 EQ2 */
  136. { 0x60, 0x00 }, /* 60 DAI1 EQ2 */
  137. { 0x61, 0x00 }, /* 61 DAI1 EQ2 */
  138. { 0x62, 0x00 }, /* 62 DAI1 EQ2 */
  139. { 0x63, 0x00 }, /* 63 DAI1 EQ2 */
  140. { 0x64, 0x00 }, /* 64 DAI1 EQ2 */
  141. { 0x65, 0x00 }, /* 65 DAI1 EQ2 */
  142. { 0x66, 0x00 }, /* 66 DAI1 EQ3 */
  143. { 0x67, 0x00 }, /* 67 DAI1 EQ3 */
  144. { 0x68, 0x00 }, /* 68 DAI1 EQ3 */
  145. { 0x69, 0x00 }, /* 69 DAI1 EQ3 */
  146. { 0x6a, 0x00 }, /* 6A DAI1 EQ3 */
  147. { 0x6b, 0x00 }, /* 6B DAI1 EQ3 */
  148. { 0x6c, 0x00 }, /* 6C DAI1 EQ3 */
  149. { 0x6d, 0x00 }, /* 6D DAI1 EQ3 */
  150. { 0x6e, 0x00 }, /* 6E DAI1 EQ3 */
  151. { 0x6f, 0x00 }, /* 6F DAI1 EQ3 */
  152. { 0x70, 0x00 }, /* 70 DAI1 EQ4 */
  153. { 0x71, 0x00 }, /* 71 DAI1 EQ4 */
  154. { 0x72, 0x00 }, /* 72 DAI1 EQ4 */
  155. { 0x73, 0x00 }, /* 73 DAI1 EQ4 */
  156. { 0x74, 0x00 }, /* 74 DAI1 EQ4 */
  157. { 0x75, 0x00 }, /* 75 DAI1 EQ4 */
  158. { 0x76, 0x00 }, /* 76 DAI1 EQ4 */
  159. { 0x77, 0x00 }, /* 77 DAI1 EQ4 */
  160. { 0x78, 0x00 }, /* 78 DAI1 EQ4 */
  161. { 0x79, 0x00 }, /* 79 DAI1 EQ4 */
  162. { 0x7a, 0x00 }, /* 7A DAI1 EQ5 */
  163. { 0x7b, 0x00 }, /* 7B DAI1 EQ5 */
  164. { 0x7c, 0x00 }, /* 7C DAI1 EQ5 */
  165. { 0x7d, 0x00 }, /* 7D DAI1 EQ5 */
  166. { 0x7e, 0x00 }, /* 7E DAI1 EQ5 */
  167. { 0x7f, 0x00 }, /* 7F DAI1 EQ5 */
  168. { 0x80, 0x00 }, /* 80 DAI1 EQ5 */
  169. { 0x81, 0x00 }, /* 81 DAI1 EQ5 */
  170. { 0x82, 0x00 }, /* 82 DAI1 EQ5 */
  171. { 0x83, 0x00 }, /* 83 DAI1 EQ5 */
  172. { 0x84, 0x00 }, /* 84 DAI2 EQ1 */
  173. { 0x85, 0x00 }, /* 85 DAI2 EQ1 */
  174. { 0x86, 0x00 }, /* 86 DAI2 EQ1 */
  175. { 0x87, 0x00 }, /* 87 DAI2 EQ1 */
  176. { 0x88, 0x00 }, /* 88 DAI2 EQ1 */
  177. { 0x89, 0x00 }, /* 89 DAI2 EQ1 */
  178. { 0x8a, 0x00 }, /* 8A DAI2 EQ1 */
  179. { 0x8b, 0x00 }, /* 8B DAI2 EQ1 */
  180. { 0x8c, 0x00 }, /* 8C DAI2 EQ1 */
  181. { 0x8d, 0x00 }, /* 8D DAI2 EQ1 */
  182. { 0x8e, 0x00 }, /* 8E DAI2 EQ2 */
  183. { 0x8f, 0x00 }, /* 8F DAI2 EQ2 */
  184. { 0x90, 0x00 }, /* 90 DAI2 EQ2 */
  185. { 0x91, 0x00 }, /* 91 DAI2 EQ2 */
  186. { 0x92, 0x00 }, /* 92 DAI2 EQ2 */
  187. { 0x93, 0x00 }, /* 93 DAI2 EQ2 */
  188. { 0x94, 0x00 }, /* 94 DAI2 EQ2 */
  189. { 0x95, 0x00 }, /* 95 DAI2 EQ2 */
  190. { 0x96, 0x00 }, /* 96 DAI2 EQ2 */
  191. { 0x97, 0x00 }, /* 97 DAI2 EQ2 */
  192. { 0x98, 0x00 }, /* 98 DAI2 EQ3 */
  193. { 0x99, 0x00 }, /* 99 DAI2 EQ3 */
  194. { 0x9a, 0x00 }, /* 9A DAI2 EQ3 */
  195. { 0x9b, 0x00 }, /* 9B DAI2 EQ3 */
  196. { 0x9c, 0x00 }, /* 9C DAI2 EQ3 */
  197. { 0x9d, 0x00 }, /* 9D DAI2 EQ3 */
  198. { 0x9e, 0x00 }, /* 9E DAI2 EQ3 */
  199. { 0x9f, 0x00 }, /* 9F DAI2 EQ3 */
  200. { 0xa0, 0x00 }, /* A0 DAI2 EQ3 */
  201. { 0xa1, 0x00 }, /* A1 DAI2 EQ3 */
  202. { 0xa2, 0x00 }, /* A2 DAI2 EQ4 */
  203. { 0xa3, 0x00 }, /* A3 DAI2 EQ4 */
  204. { 0xa4, 0x00 }, /* A4 DAI2 EQ4 */
  205. { 0xa5, 0x00 }, /* A5 DAI2 EQ4 */
  206. { 0xa6, 0x00 }, /* A6 DAI2 EQ4 */
  207. { 0xa7, 0x00 }, /* A7 DAI2 EQ4 */
  208. { 0xa8, 0x00 }, /* A8 DAI2 EQ4 */
  209. { 0xa9, 0x00 }, /* A9 DAI2 EQ4 */
  210. { 0xaa, 0x00 }, /* AA DAI2 EQ4 */
  211. { 0xab, 0x00 }, /* AB DAI2 EQ4 */
  212. { 0xac, 0x00 }, /* AC DAI2 EQ5 */
  213. { 0xad, 0x00 }, /* AD DAI2 EQ5 */
  214. { 0xae, 0x00 }, /* AE DAI2 EQ5 */
  215. { 0xaf, 0x00 }, /* AF DAI2 EQ5 */
  216. { 0xb0, 0x00 }, /* B0 DAI2 EQ5 */
  217. { 0xb1, 0x00 }, /* B1 DAI2 EQ5 */
  218. { 0xb2, 0x00 }, /* B2 DAI2 EQ5 */
  219. { 0xb3, 0x00 }, /* B3 DAI2 EQ5 */
  220. { 0xb4, 0x00 }, /* B4 DAI2 EQ5 */
  221. { 0xb5, 0x00 }, /* B5 DAI2 EQ5 */
  222. { 0xb6, 0x00 }, /* B6 DAI1 biquad */
  223. { 0xb7, 0x00 }, /* B7 DAI1 biquad */
  224. { 0xb8 ,0x00 }, /* B8 DAI1 biquad */
  225. { 0xb9, 0x00 }, /* B9 DAI1 biquad */
  226. { 0xba, 0x00 }, /* BA DAI1 biquad */
  227. { 0xbb, 0x00 }, /* BB DAI1 biquad */
  228. { 0xbc, 0x00 }, /* BC DAI1 biquad */
  229. { 0xbd, 0x00 }, /* BD DAI1 biquad */
  230. { 0xbe, 0x00 }, /* BE DAI1 biquad */
  231. { 0xbf, 0x00 }, /* BF DAI1 biquad */
  232. { 0xc0, 0x00 }, /* C0 DAI2 biquad */
  233. { 0xc1, 0x00 }, /* C1 DAI2 biquad */
  234. { 0xc2, 0x00 }, /* C2 DAI2 biquad */
  235. { 0xc3, 0x00 }, /* C3 DAI2 biquad */
  236. { 0xc4, 0x00 }, /* C4 DAI2 biquad */
  237. { 0xc5, 0x00 }, /* C5 DAI2 biquad */
  238. { 0xc6, 0x00 }, /* C6 DAI2 biquad */
  239. { 0xc7, 0x00 }, /* C7 DAI2 biquad */
  240. { 0xc8, 0x00 }, /* C8 DAI2 biquad */
  241. { 0xc9, 0x00 }, /* C9 DAI2 biquad */
  242. };
  243. static bool max98088_readable_register(struct device *dev, unsigned int reg)
  244. {
  245. switch (reg) {
  246. case M98088_REG_00_IRQ_STATUS ... 0xC9:
  247. case M98088_REG_FF_REV_ID:
  248. return true;
  249. default:
  250. return false;
  251. }
  252. }
  253. static bool max98088_writeable_register(struct device *dev, unsigned int reg)
  254. {
  255. switch (reg) {
  256. case M98088_REG_03_BATTERY_VOLTAGE ... 0xC9:
  257. return true;
  258. default:
  259. return false;
  260. }
  261. }
  262. static bool max98088_volatile_register(struct device *dev, unsigned int reg)
  263. {
  264. switch (reg) {
  265. case M98088_REG_00_IRQ_STATUS ... M98088_REG_03_BATTERY_VOLTAGE:
  266. case M98088_REG_FF_REV_ID:
  267. return true;
  268. default:
  269. return false;
  270. }
  271. }
  272. static const struct regmap_config max98088_regmap = {
  273. .reg_bits = 8,
  274. .val_bits = 8,
  275. .readable_reg = max98088_readable_register,
  276. .writeable_reg = max98088_writeable_register,
  277. .volatile_reg = max98088_volatile_register,
  278. .max_register = 0xff,
  279. .reg_defaults = max98088_reg,
  280. .num_reg_defaults = ARRAY_SIZE(max98088_reg),
  281. .cache_type = REGCACHE_RBTREE,
  282. };
  283. /*
  284. * Load equalizer DSP coefficient configurations registers
  285. */
  286. static void m98088_eq_band(struct snd_soc_component *component, unsigned int dai,
  287. unsigned int band, u16 *coefs)
  288. {
  289. unsigned int eq_reg;
  290. unsigned int i;
  291. if (WARN_ON(band > 4) ||
  292. WARN_ON(dai > 1))
  293. return;
  294. /* Load the base register address */
  295. eq_reg = dai ? M98088_REG_84_DAI2_EQ_BASE : M98088_REG_52_DAI1_EQ_BASE;
  296. /* Add the band address offset, note adjustment for word address */
  297. eq_reg += band * (M98088_COEFS_PER_BAND << 1);
  298. /* Step through the registers and coefs */
  299. for (i = 0; i < M98088_COEFS_PER_BAND; i++) {
  300. snd_soc_component_write(component, eq_reg++, M98088_BYTE1(coefs[i]));
  301. snd_soc_component_write(component, eq_reg++, M98088_BYTE0(coefs[i]));
  302. }
  303. }
  304. /*
  305. * Excursion limiter modes
  306. */
  307. static const char *max98088_exmode_texts[] = {
  308. "Off", "100Hz", "400Hz", "600Hz", "800Hz", "1000Hz", "200-400Hz",
  309. "400-600Hz", "400-800Hz",
  310. };
  311. static const unsigned int max98088_exmode_values[] = {
  312. 0x00, 0x43, 0x10, 0x20, 0x30, 0x40, 0x11, 0x22, 0x32
  313. };
  314. static SOC_VALUE_ENUM_SINGLE_DECL(max98088_exmode_enum,
  315. M98088_REG_41_SPKDHP, 0, 127,
  316. max98088_exmode_texts,
  317. max98088_exmode_values);
  318. static const char *max98088_ex_thresh[] = { /* volts PP */
  319. "0.6", "1.2", "1.8", "2.4", "3.0", "3.6", "4.2", "4.8"};
  320. static SOC_ENUM_SINGLE_DECL(max98088_ex_thresh_enum,
  321. M98088_REG_42_SPKDHP_THRESH, 0,
  322. max98088_ex_thresh);
  323. static const char *max98088_fltr_mode[] = {"Voice", "Music" };
  324. static SOC_ENUM_SINGLE_DECL(max98088_filter_mode_enum,
  325. M98088_REG_18_DAI1_FILTERS, 7,
  326. max98088_fltr_mode);
  327. static const char *max98088_extmic_text[] = { "None", "MIC1", "MIC2" };
  328. static SOC_ENUM_SINGLE_DECL(max98088_extmic_enum,
  329. M98088_REG_48_CFG_MIC, 0,
  330. max98088_extmic_text);
  331. static const struct snd_kcontrol_new max98088_extmic_mux =
  332. SOC_DAPM_ENUM("External MIC Mux", max98088_extmic_enum);
  333. static const char *max98088_dai1_fltr[] = {
  334. "Off", "fc=258/fs=16k", "fc=500/fs=16k",
  335. "fc=258/fs=8k", "fc=500/fs=8k", "fc=200"};
  336. static SOC_ENUM_SINGLE_DECL(max98088_dai1_dac_filter_enum,
  337. M98088_REG_18_DAI1_FILTERS, 0,
  338. max98088_dai1_fltr);
  339. static SOC_ENUM_SINGLE_DECL(max98088_dai1_adc_filter_enum,
  340. M98088_REG_18_DAI1_FILTERS, 4,
  341. max98088_dai1_fltr);
  342. static int max98088_mic1pre_set(struct snd_kcontrol *kcontrol,
  343. struct snd_ctl_elem_value *ucontrol)
  344. {
  345. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  346. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  347. unsigned int sel = ucontrol->value.integer.value[0];
  348. max98088->mic1pre = sel;
  349. snd_soc_component_update_bits(component, M98088_REG_35_LVL_MIC1, M98088_MICPRE_MASK,
  350. (1+sel)<<M98088_MICPRE_SHIFT);
  351. return 0;
  352. }
  353. static int max98088_mic1pre_get(struct snd_kcontrol *kcontrol,
  354. struct snd_ctl_elem_value *ucontrol)
  355. {
  356. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  357. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  358. ucontrol->value.integer.value[0] = max98088->mic1pre;
  359. return 0;
  360. }
  361. static int max98088_mic2pre_set(struct snd_kcontrol *kcontrol,
  362. struct snd_ctl_elem_value *ucontrol)
  363. {
  364. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  365. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  366. unsigned int sel = ucontrol->value.integer.value[0];
  367. max98088->mic2pre = sel;
  368. snd_soc_component_update_bits(component, M98088_REG_36_LVL_MIC2, M98088_MICPRE_MASK,
  369. (1+sel)<<M98088_MICPRE_SHIFT);
  370. return 0;
  371. }
  372. static int max98088_mic2pre_get(struct snd_kcontrol *kcontrol,
  373. struct snd_ctl_elem_value *ucontrol)
  374. {
  375. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  376. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  377. ucontrol->value.integer.value[0] = max98088->mic2pre;
  378. return 0;
  379. }
  380. static const DECLARE_TLV_DB_RANGE(max98088_micboost_tlv,
  381. 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
  382. 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0)
  383. );
  384. static const DECLARE_TLV_DB_RANGE(max98088_hp_tlv,
  385. 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
  386. 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
  387. 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  388. 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
  389. 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0)
  390. );
  391. static const DECLARE_TLV_DB_RANGE(max98088_spk_tlv,
  392. 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
  393. 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
  394. 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  395. 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
  396. 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0)
  397. );
  398. static const struct snd_kcontrol_new max98088_snd_controls[] = {
  399. SOC_DOUBLE_R_TLV("Headphone Volume", M98088_REG_39_LVL_HP_L,
  400. M98088_REG_3A_LVL_HP_R, 0, 31, 0, max98088_hp_tlv),
  401. SOC_DOUBLE_R_TLV("Speaker Volume", M98088_REG_3D_LVL_SPK_L,
  402. M98088_REG_3E_LVL_SPK_R, 0, 31, 0, max98088_spk_tlv),
  403. SOC_DOUBLE_R_TLV("Receiver Volume", M98088_REG_3B_LVL_REC_L,
  404. M98088_REG_3C_LVL_REC_R, 0, 31, 0, max98088_spk_tlv),
  405. SOC_DOUBLE_R("Headphone Switch", M98088_REG_39_LVL_HP_L,
  406. M98088_REG_3A_LVL_HP_R, 7, 1, 1),
  407. SOC_DOUBLE_R("Speaker Switch", M98088_REG_3D_LVL_SPK_L,
  408. M98088_REG_3E_LVL_SPK_R, 7, 1, 1),
  409. SOC_DOUBLE_R("Receiver Switch", M98088_REG_3B_LVL_REC_L,
  410. M98088_REG_3C_LVL_REC_R, 7, 1, 1),
  411. SOC_SINGLE("MIC1 Volume", M98088_REG_35_LVL_MIC1, 0, 31, 1),
  412. SOC_SINGLE("MIC2 Volume", M98088_REG_36_LVL_MIC2, 0, 31, 1),
  413. SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
  414. M98088_REG_35_LVL_MIC1, 5, 2, 0,
  415. max98088_mic1pre_get, max98088_mic1pre_set,
  416. max98088_micboost_tlv),
  417. SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
  418. M98088_REG_36_LVL_MIC2, 5, 2, 0,
  419. max98088_mic2pre_get, max98088_mic2pre_set,
  420. max98088_micboost_tlv),
  421. SOC_SINGLE("Noise Gate Threshold", M98088_REG_40_MICAGC_THRESH,
  422. 4, 15, 0),
  423. SOC_SINGLE("INA Volume", M98088_REG_37_LVL_INA, 0, 7, 1),
  424. SOC_SINGLE("INB Volume", M98088_REG_38_LVL_INB, 0, 7, 1),
  425. SOC_SINGLE("ADCL Volume", M98088_REG_33_LVL_ADC_L, 0, 15, 0),
  426. SOC_SINGLE("ADCR Volume", M98088_REG_34_LVL_ADC_R, 0, 15, 0),
  427. SOC_SINGLE("ADCL Boost Volume", M98088_REG_33_LVL_ADC_L, 4, 3, 0),
  428. SOC_SINGLE("ADCR Boost Volume", M98088_REG_34_LVL_ADC_R, 4, 3, 0),
  429. SOC_SINGLE("EQ1 Switch", M98088_REG_49_CFG_LEVEL, 0, 1, 0),
  430. SOC_SINGLE("EQ2 Switch", M98088_REG_49_CFG_LEVEL, 1, 1, 0),
  431. SOC_ENUM("EX Limiter Mode", max98088_exmode_enum),
  432. SOC_ENUM("EX Limiter Threshold", max98088_ex_thresh_enum),
  433. SOC_ENUM("DAI1 Filter Mode", max98088_filter_mode_enum),
  434. SOC_ENUM("DAI1 DAC Filter", max98088_dai1_dac_filter_enum),
  435. SOC_ENUM("DAI1 ADC Filter", max98088_dai1_adc_filter_enum),
  436. SOC_SINGLE("DAI2 DC Block Switch", M98088_REG_20_DAI2_FILTERS,
  437. 0, 1, 0),
  438. SOC_SINGLE("ALC Switch", M98088_REG_43_SPKALC_COMP, 7, 1, 0),
  439. SOC_SINGLE("ALC Threshold", M98088_REG_43_SPKALC_COMP, 0, 7, 0),
  440. SOC_SINGLE("ALC Multiband", M98088_REG_43_SPKALC_COMP, 3, 1, 0),
  441. SOC_SINGLE("ALC Release Time", M98088_REG_43_SPKALC_COMP, 4, 7, 0),
  442. SOC_SINGLE("PWR Limiter Threshold", M98088_REG_44_PWRLMT_CFG,
  443. 4, 15, 0),
  444. SOC_SINGLE("PWR Limiter Weight", M98088_REG_44_PWRLMT_CFG, 0, 7, 0),
  445. SOC_SINGLE("PWR Limiter Time1", M98088_REG_45_PWRLMT_TIME, 0, 15, 0),
  446. SOC_SINGLE("PWR Limiter Time2", M98088_REG_45_PWRLMT_TIME, 4, 15, 0),
  447. SOC_SINGLE("THD Limiter Threshold", M98088_REG_46_THDLMT_CFG, 4, 15, 0),
  448. SOC_SINGLE("THD Limiter Time", M98088_REG_46_THDLMT_CFG, 0, 7, 0),
  449. };
  450. /* Left speaker mixer switch */
  451. static const struct snd_kcontrol_new max98088_left_speaker_mixer_controls[] = {
  452. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 0, 1, 0),
  453. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 7, 1, 0),
  454. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 0, 1, 0),
  455. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 7, 1, 0),
  456. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 5, 1, 0),
  457. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 6, 1, 0),
  458. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 1, 1, 0),
  459. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 2, 1, 0),
  460. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 3, 1, 0),
  461. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 4, 1, 0),
  462. };
  463. /* Right speaker mixer switch */
  464. static const struct snd_kcontrol_new max98088_right_speaker_mixer_controls[] = {
  465. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 7, 1, 0),
  466. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 0, 1, 0),
  467. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 7, 1, 0),
  468. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 0, 1, 0),
  469. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 5, 1, 0),
  470. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 6, 1, 0),
  471. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 1, 1, 0),
  472. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 2, 1, 0),
  473. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 3, 1, 0),
  474. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 4, 1, 0),
  475. };
  476. /* Left headphone mixer switch */
  477. static const struct snd_kcontrol_new max98088_left_hp_mixer_controls[] = {
  478. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_25_MIX_HP_LEFT, 0, 1, 0),
  479. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_25_MIX_HP_LEFT, 7, 1, 0),
  480. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_25_MIX_HP_LEFT, 0, 1, 0),
  481. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_25_MIX_HP_LEFT, 7, 1, 0),
  482. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_25_MIX_HP_LEFT, 5, 1, 0),
  483. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_25_MIX_HP_LEFT, 6, 1, 0),
  484. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_25_MIX_HP_LEFT, 1, 1, 0),
  485. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_25_MIX_HP_LEFT, 2, 1, 0),
  486. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_25_MIX_HP_LEFT, 3, 1, 0),
  487. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_25_MIX_HP_LEFT, 4, 1, 0),
  488. };
  489. /* Right headphone mixer switch */
  490. static const struct snd_kcontrol_new max98088_right_hp_mixer_controls[] = {
  491. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 7, 1, 0),
  492. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 0, 1, 0),
  493. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 7, 1, 0),
  494. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 0, 1, 0),
  495. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 5, 1, 0),
  496. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 6, 1, 0),
  497. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_26_MIX_HP_RIGHT, 1, 1, 0),
  498. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_26_MIX_HP_RIGHT, 2, 1, 0),
  499. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_26_MIX_HP_RIGHT, 3, 1, 0),
  500. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_26_MIX_HP_RIGHT, 4, 1, 0),
  501. };
  502. /* Left earpiece/receiver mixer switch */
  503. static const struct snd_kcontrol_new max98088_left_rec_mixer_controls[] = {
  504. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_28_MIX_REC_LEFT, 0, 1, 0),
  505. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_28_MIX_REC_LEFT, 7, 1, 0),
  506. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_28_MIX_REC_LEFT, 0, 1, 0),
  507. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_28_MIX_REC_LEFT, 7, 1, 0),
  508. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_28_MIX_REC_LEFT, 5, 1, 0),
  509. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_28_MIX_REC_LEFT, 6, 1, 0),
  510. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_28_MIX_REC_LEFT, 1, 1, 0),
  511. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_28_MIX_REC_LEFT, 2, 1, 0),
  512. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_28_MIX_REC_LEFT, 3, 1, 0),
  513. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_28_MIX_REC_LEFT, 4, 1, 0),
  514. };
  515. /* Right earpiece/receiver mixer switch */
  516. static const struct snd_kcontrol_new max98088_right_rec_mixer_controls[] = {
  517. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 7, 1, 0),
  518. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 0, 1, 0),
  519. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 7, 1, 0),
  520. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 0, 1, 0),
  521. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 5, 1, 0),
  522. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 6, 1, 0),
  523. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_29_MIX_REC_RIGHT, 1, 1, 0),
  524. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_29_MIX_REC_RIGHT, 2, 1, 0),
  525. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_29_MIX_REC_RIGHT, 3, 1, 0),
  526. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_29_MIX_REC_RIGHT, 4, 1, 0),
  527. };
  528. /* Left ADC mixer switch */
  529. static const struct snd_kcontrol_new max98088_left_ADC_mixer_controls[] = {
  530. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_23_MIX_ADC_LEFT, 7, 1, 0),
  531. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_23_MIX_ADC_LEFT, 6, 1, 0),
  532. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_23_MIX_ADC_LEFT, 3, 1, 0),
  533. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_23_MIX_ADC_LEFT, 2, 1, 0),
  534. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_23_MIX_ADC_LEFT, 1, 1, 0),
  535. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_23_MIX_ADC_LEFT, 0, 1, 0),
  536. };
  537. /* Right ADC mixer switch */
  538. static const struct snd_kcontrol_new max98088_right_ADC_mixer_controls[] = {
  539. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 7, 1, 0),
  540. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 6, 1, 0),
  541. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 3, 1, 0),
  542. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 2, 1, 0),
  543. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 1, 1, 0),
  544. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 0, 1, 0),
  545. };
  546. static int max98088_mic_event(struct snd_soc_dapm_widget *w,
  547. struct snd_kcontrol *kcontrol, int event)
  548. {
  549. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  550. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  551. switch (event) {
  552. case SND_SOC_DAPM_POST_PMU:
  553. if (w->reg == M98088_REG_35_LVL_MIC1) {
  554. snd_soc_component_update_bits(component, w->reg, M98088_MICPRE_MASK,
  555. (1+max98088->mic1pre)<<M98088_MICPRE_SHIFT);
  556. } else {
  557. snd_soc_component_update_bits(component, w->reg, M98088_MICPRE_MASK,
  558. (1+max98088->mic2pre)<<M98088_MICPRE_SHIFT);
  559. }
  560. break;
  561. case SND_SOC_DAPM_POST_PMD:
  562. snd_soc_component_update_bits(component, w->reg, M98088_MICPRE_MASK, 0);
  563. break;
  564. default:
  565. return -EINVAL;
  566. }
  567. return 0;
  568. }
  569. /*
  570. * The line inputs are 2-channel stereo inputs with the left
  571. * and right channels sharing a common PGA power control signal.
  572. */
  573. static int max98088_line_pga(struct snd_soc_dapm_widget *w,
  574. int event, int line, u8 channel)
  575. {
  576. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  577. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  578. u8 *state;
  579. if (WARN_ON(!(channel == 1 || channel == 2)))
  580. return -EINVAL;
  581. switch (line) {
  582. case LINE_INA:
  583. state = &max98088->ina_state;
  584. break;
  585. case LINE_INB:
  586. state = &max98088->inb_state;
  587. break;
  588. default:
  589. return -EINVAL;
  590. }
  591. switch (event) {
  592. case SND_SOC_DAPM_POST_PMU:
  593. *state |= channel;
  594. snd_soc_component_update_bits(component, w->reg,
  595. (1 << w->shift), (1 << w->shift));
  596. break;
  597. case SND_SOC_DAPM_POST_PMD:
  598. *state &= ~channel;
  599. if (*state == 0) {
  600. snd_soc_component_update_bits(component, w->reg,
  601. (1 << w->shift), 0);
  602. }
  603. break;
  604. default:
  605. return -EINVAL;
  606. }
  607. return 0;
  608. }
  609. static int max98088_pga_ina1_event(struct snd_soc_dapm_widget *w,
  610. struct snd_kcontrol *k, int event)
  611. {
  612. return max98088_line_pga(w, event, LINE_INA, 1);
  613. }
  614. static int max98088_pga_ina2_event(struct snd_soc_dapm_widget *w,
  615. struct snd_kcontrol *k, int event)
  616. {
  617. return max98088_line_pga(w, event, LINE_INA, 2);
  618. }
  619. static int max98088_pga_inb1_event(struct snd_soc_dapm_widget *w,
  620. struct snd_kcontrol *k, int event)
  621. {
  622. return max98088_line_pga(w, event, LINE_INB, 1);
  623. }
  624. static int max98088_pga_inb2_event(struct snd_soc_dapm_widget *w,
  625. struct snd_kcontrol *k, int event)
  626. {
  627. return max98088_line_pga(w, event, LINE_INB, 2);
  628. }
  629. static const struct snd_soc_dapm_widget max98088_dapm_widgets[] = {
  630. SND_SOC_DAPM_ADC("ADCL", "HiFi Capture", M98088_REG_4C_PWR_EN_IN, 1, 0),
  631. SND_SOC_DAPM_ADC("ADCR", "HiFi Capture", M98088_REG_4C_PWR_EN_IN, 0, 0),
  632. SND_SOC_DAPM_DAC("DACL1", "HiFi Playback",
  633. M98088_REG_4D_PWR_EN_OUT, 1, 0),
  634. SND_SOC_DAPM_DAC("DACR1", "HiFi Playback",
  635. M98088_REG_4D_PWR_EN_OUT, 0, 0),
  636. SND_SOC_DAPM_DAC("DACL2", "Aux Playback",
  637. M98088_REG_4D_PWR_EN_OUT, 1, 0),
  638. SND_SOC_DAPM_DAC("DACR2", "Aux Playback",
  639. M98088_REG_4D_PWR_EN_OUT, 0, 0),
  640. SND_SOC_DAPM_PGA("HP Left Out", M98088_REG_4D_PWR_EN_OUT,
  641. 7, 0, NULL, 0),
  642. SND_SOC_DAPM_PGA("HP Right Out", M98088_REG_4D_PWR_EN_OUT,
  643. 6, 0, NULL, 0),
  644. SND_SOC_DAPM_PGA("SPK Left Out", M98088_REG_4D_PWR_EN_OUT,
  645. 5, 0, NULL, 0),
  646. SND_SOC_DAPM_PGA("SPK Right Out", M98088_REG_4D_PWR_EN_OUT,
  647. 4, 0, NULL, 0),
  648. SND_SOC_DAPM_PGA("REC Left Out", M98088_REG_4D_PWR_EN_OUT,
  649. 3, 0, NULL, 0),
  650. SND_SOC_DAPM_PGA("REC Right Out", M98088_REG_4D_PWR_EN_OUT,
  651. 2, 0, NULL, 0),
  652. SND_SOC_DAPM_MUX("External MIC", SND_SOC_NOPM, 0, 0,
  653. &max98088_extmic_mux),
  654. SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
  655. &max98088_left_hp_mixer_controls[0],
  656. ARRAY_SIZE(max98088_left_hp_mixer_controls)),
  657. SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
  658. &max98088_right_hp_mixer_controls[0],
  659. ARRAY_SIZE(max98088_right_hp_mixer_controls)),
  660. SND_SOC_DAPM_MIXER("Left SPK Mixer", SND_SOC_NOPM, 0, 0,
  661. &max98088_left_speaker_mixer_controls[0],
  662. ARRAY_SIZE(max98088_left_speaker_mixer_controls)),
  663. SND_SOC_DAPM_MIXER("Right SPK Mixer", SND_SOC_NOPM, 0, 0,
  664. &max98088_right_speaker_mixer_controls[0],
  665. ARRAY_SIZE(max98088_right_speaker_mixer_controls)),
  666. SND_SOC_DAPM_MIXER("Left REC Mixer", SND_SOC_NOPM, 0, 0,
  667. &max98088_left_rec_mixer_controls[0],
  668. ARRAY_SIZE(max98088_left_rec_mixer_controls)),
  669. SND_SOC_DAPM_MIXER("Right REC Mixer", SND_SOC_NOPM, 0, 0,
  670. &max98088_right_rec_mixer_controls[0],
  671. ARRAY_SIZE(max98088_right_rec_mixer_controls)),
  672. SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  673. &max98088_left_ADC_mixer_controls[0],
  674. ARRAY_SIZE(max98088_left_ADC_mixer_controls)),
  675. SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  676. &max98088_right_ADC_mixer_controls[0],
  677. ARRAY_SIZE(max98088_right_ADC_mixer_controls)),
  678. SND_SOC_DAPM_PGA_E("MIC1 Input", M98088_REG_35_LVL_MIC1,
  679. 5, 0, NULL, 0, max98088_mic_event,
  680. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  681. SND_SOC_DAPM_PGA_E("MIC2 Input", M98088_REG_36_LVL_MIC2,
  682. 5, 0, NULL, 0, max98088_mic_event,
  683. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  684. SND_SOC_DAPM_PGA_E("INA1 Input", M98088_REG_4C_PWR_EN_IN,
  685. 7, 0, NULL, 0, max98088_pga_ina1_event,
  686. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  687. SND_SOC_DAPM_PGA_E("INA2 Input", M98088_REG_4C_PWR_EN_IN,
  688. 7, 0, NULL, 0, max98088_pga_ina2_event,
  689. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  690. SND_SOC_DAPM_PGA_E("INB1 Input", M98088_REG_4C_PWR_EN_IN,
  691. 6, 0, NULL, 0, max98088_pga_inb1_event,
  692. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  693. SND_SOC_DAPM_PGA_E("INB2 Input", M98088_REG_4C_PWR_EN_IN,
  694. 6, 0, NULL, 0, max98088_pga_inb2_event,
  695. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  696. SND_SOC_DAPM_MICBIAS("MICBIAS", M98088_REG_4C_PWR_EN_IN, 3, 0),
  697. SND_SOC_DAPM_OUTPUT("HPL"),
  698. SND_SOC_DAPM_OUTPUT("HPR"),
  699. SND_SOC_DAPM_OUTPUT("SPKL"),
  700. SND_SOC_DAPM_OUTPUT("SPKR"),
  701. SND_SOC_DAPM_OUTPUT("RECL"),
  702. SND_SOC_DAPM_OUTPUT("RECR"),
  703. SND_SOC_DAPM_INPUT("MIC1"),
  704. SND_SOC_DAPM_INPUT("MIC2"),
  705. SND_SOC_DAPM_INPUT("INA1"),
  706. SND_SOC_DAPM_INPUT("INA2"),
  707. SND_SOC_DAPM_INPUT("INB1"),
  708. SND_SOC_DAPM_INPUT("INB2"),
  709. };
  710. static const struct snd_soc_dapm_route max98088_audio_map[] = {
  711. /* Left headphone output mixer */
  712. {"Left HP Mixer", "Left DAC1 Switch", "DACL1"},
  713. {"Left HP Mixer", "Left DAC2 Switch", "DACL2"},
  714. {"Left HP Mixer", "Right DAC1 Switch", "DACR1"},
  715. {"Left HP Mixer", "Right DAC2 Switch", "DACR2"},
  716. {"Left HP Mixer", "MIC1 Switch", "MIC1 Input"},
  717. {"Left HP Mixer", "MIC2 Switch", "MIC2 Input"},
  718. {"Left HP Mixer", "INA1 Switch", "INA1 Input"},
  719. {"Left HP Mixer", "INA2 Switch", "INA2 Input"},
  720. {"Left HP Mixer", "INB1 Switch", "INB1 Input"},
  721. {"Left HP Mixer", "INB2 Switch", "INB2 Input"},
  722. /* Right headphone output mixer */
  723. {"Right HP Mixer", "Left DAC1 Switch", "DACL1"},
  724. {"Right HP Mixer", "Left DAC2 Switch", "DACL2" },
  725. {"Right HP Mixer", "Right DAC1 Switch", "DACR1"},
  726. {"Right HP Mixer", "Right DAC2 Switch", "DACR2"},
  727. {"Right HP Mixer", "MIC1 Switch", "MIC1 Input"},
  728. {"Right HP Mixer", "MIC2 Switch", "MIC2 Input"},
  729. {"Right HP Mixer", "INA1 Switch", "INA1 Input"},
  730. {"Right HP Mixer", "INA2 Switch", "INA2 Input"},
  731. {"Right HP Mixer", "INB1 Switch", "INB1 Input"},
  732. {"Right HP Mixer", "INB2 Switch", "INB2 Input"},
  733. /* Left speaker output mixer */
  734. {"Left SPK Mixer", "Left DAC1 Switch", "DACL1"},
  735. {"Left SPK Mixer", "Left DAC2 Switch", "DACL2"},
  736. {"Left SPK Mixer", "Right DAC1 Switch", "DACR1"},
  737. {"Left SPK Mixer", "Right DAC2 Switch", "DACR2"},
  738. {"Left SPK Mixer", "MIC1 Switch", "MIC1 Input"},
  739. {"Left SPK Mixer", "MIC2 Switch", "MIC2 Input"},
  740. {"Left SPK Mixer", "INA1 Switch", "INA1 Input"},
  741. {"Left SPK Mixer", "INA2 Switch", "INA2 Input"},
  742. {"Left SPK Mixer", "INB1 Switch", "INB1 Input"},
  743. {"Left SPK Mixer", "INB2 Switch", "INB2 Input"},
  744. /* Right speaker output mixer */
  745. {"Right SPK Mixer", "Left DAC1 Switch", "DACL1"},
  746. {"Right SPK Mixer", "Left DAC2 Switch", "DACL2"},
  747. {"Right SPK Mixer", "Right DAC1 Switch", "DACR1"},
  748. {"Right SPK Mixer", "Right DAC2 Switch", "DACR2"},
  749. {"Right SPK Mixer", "MIC1 Switch", "MIC1 Input"},
  750. {"Right SPK Mixer", "MIC2 Switch", "MIC2 Input"},
  751. {"Right SPK Mixer", "INA1 Switch", "INA1 Input"},
  752. {"Right SPK Mixer", "INA2 Switch", "INA2 Input"},
  753. {"Right SPK Mixer", "INB1 Switch", "INB1 Input"},
  754. {"Right SPK Mixer", "INB2 Switch", "INB2 Input"},
  755. /* Earpiece/Receiver output mixer */
  756. {"Left REC Mixer", "Left DAC1 Switch", "DACL1"},
  757. {"Left REC Mixer", "Left DAC2 Switch", "DACL2"},
  758. {"Left REC Mixer", "Right DAC1 Switch", "DACR1"},
  759. {"Left REC Mixer", "Right DAC2 Switch", "DACR2"},
  760. {"Left REC Mixer", "MIC1 Switch", "MIC1 Input"},
  761. {"Left REC Mixer", "MIC2 Switch", "MIC2 Input"},
  762. {"Left REC Mixer", "INA1 Switch", "INA1 Input"},
  763. {"Left REC Mixer", "INA2 Switch", "INA2 Input"},
  764. {"Left REC Mixer", "INB1 Switch", "INB1 Input"},
  765. {"Left REC Mixer", "INB2 Switch", "INB2 Input"},
  766. /* Earpiece/Receiver output mixer */
  767. {"Right REC Mixer", "Left DAC1 Switch", "DACL1"},
  768. {"Right REC Mixer", "Left DAC2 Switch", "DACL2"},
  769. {"Right REC Mixer", "Right DAC1 Switch", "DACR1"},
  770. {"Right REC Mixer", "Right DAC2 Switch", "DACR2"},
  771. {"Right REC Mixer", "MIC1 Switch", "MIC1 Input"},
  772. {"Right REC Mixer", "MIC2 Switch", "MIC2 Input"},
  773. {"Right REC Mixer", "INA1 Switch", "INA1 Input"},
  774. {"Right REC Mixer", "INA2 Switch", "INA2 Input"},
  775. {"Right REC Mixer", "INB1 Switch", "INB1 Input"},
  776. {"Right REC Mixer", "INB2 Switch", "INB2 Input"},
  777. {"HP Left Out", NULL, "Left HP Mixer"},
  778. {"HP Right Out", NULL, "Right HP Mixer"},
  779. {"SPK Left Out", NULL, "Left SPK Mixer"},
  780. {"SPK Right Out", NULL, "Right SPK Mixer"},
  781. {"REC Left Out", NULL, "Left REC Mixer"},
  782. {"REC Right Out", NULL, "Right REC Mixer"},
  783. {"HPL", NULL, "HP Left Out"},
  784. {"HPR", NULL, "HP Right Out"},
  785. {"SPKL", NULL, "SPK Left Out"},
  786. {"SPKR", NULL, "SPK Right Out"},
  787. {"RECL", NULL, "REC Left Out"},
  788. {"RECR", NULL, "REC Right Out"},
  789. /* Left ADC input mixer */
  790. {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  791. {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  792. {"Left ADC Mixer", "INA1 Switch", "INA1 Input"},
  793. {"Left ADC Mixer", "INA2 Switch", "INA2 Input"},
  794. {"Left ADC Mixer", "INB1 Switch", "INB1 Input"},
  795. {"Left ADC Mixer", "INB2 Switch", "INB2 Input"},
  796. /* Right ADC input mixer */
  797. {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  798. {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  799. {"Right ADC Mixer", "INA1 Switch", "INA1 Input"},
  800. {"Right ADC Mixer", "INA2 Switch", "INA2 Input"},
  801. {"Right ADC Mixer", "INB1 Switch", "INB1 Input"},
  802. {"Right ADC Mixer", "INB2 Switch", "INB2 Input"},
  803. /* Inputs */
  804. {"ADCL", NULL, "Left ADC Mixer"},
  805. {"ADCR", NULL, "Right ADC Mixer"},
  806. {"INA1 Input", NULL, "INA1"},
  807. {"INA2 Input", NULL, "INA2"},
  808. {"INB1 Input", NULL, "INB1"},
  809. {"INB2 Input", NULL, "INB2"},
  810. {"MIC1 Input", NULL, "MIC1"},
  811. {"MIC2 Input", NULL, "MIC2"},
  812. };
  813. /* codec mclk clock divider coefficients */
  814. static const struct {
  815. u32 rate;
  816. u8 sr;
  817. } rate_table[] = {
  818. {8000, 0x10},
  819. {11025, 0x20},
  820. {16000, 0x30},
  821. {22050, 0x40},
  822. {24000, 0x50},
  823. {32000, 0x60},
  824. {44100, 0x70},
  825. {48000, 0x80},
  826. {88200, 0x90},
  827. {96000, 0xA0},
  828. };
  829. static inline int rate_value(int rate, u8 *value)
  830. {
  831. int i;
  832. for (i = 0; i < ARRAY_SIZE(rate_table); i++) {
  833. if (rate_table[i].rate >= rate) {
  834. *value = rate_table[i].sr;
  835. return 0;
  836. }
  837. }
  838. *value = rate_table[0].sr;
  839. return -EINVAL;
  840. }
  841. static int max98088_dai1_hw_params(struct snd_pcm_substream *substream,
  842. struct snd_pcm_hw_params *params,
  843. struct snd_soc_dai *dai)
  844. {
  845. struct snd_soc_component *component = dai->component;
  846. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  847. struct max98088_cdata *cdata;
  848. unsigned long long ni;
  849. unsigned int rate;
  850. u8 regval;
  851. cdata = &max98088->dai[0];
  852. rate = params_rate(params);
  853. switch (params_width(params)) {
  854. case 16:
  855. snd_soc_component_update_bits(component, M98088_REG_14_DAI1_FORMAT,
  856. M98088_DAI_WS, 0);
  857. break;
  858. case 24:
  859. snd_soc_component_update_bits(component, M98088_REG_14_DAI1_FORMAT,
  860. M98088_DAI_WS, M98088_DAI_WS);
  861. break;
  862. default:
  863. return -EINVAL;
  864. }
  865. snd_soc_component_update_bits(component, M98088_REG_51_PWR_SYS, M98088_SHDNRUN, 0);
  866. if (rate_value(rate, &regval))
  867. return -EINVAL;
  868. snd_soc_component_update_bits(component, M98088_REG_11_DAI1_CLKMODE,
  869. M98088_CLKMODE_MASK, regval);
  870. cdata->rate = rate;
  871. /* Configure NI when operating as master */
  872. if (snd_soc_component_read(component, M98088_REG_14_DAI1_FORMAT)
  873. & M98088_DAI_MAS) {
  874. unsigned long pclk;
  875. if (max98088->sysclk == 0) {
  876. dev_err(component->dev, "Invalid system clock frequency\n");
  877. return -EINVAL;
  878. }
  879. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  880. * (unsigned long long int)rate;
  881. pclk = DIV_ROUND_CLOSEST(max98088->sysclk, max98088->mclk_prescaler);
  882. ni = DIV_ROUND_CLOSEST_ULL(ni, pclk);
  883. snd_soc_component_write(component, M98088_REG_12_DAI1_CLKCFG_HI,
  884. (ni >> 8) & 0x7F);
  885. snd_soc_component_write(component, M98088_REG_13_DAI1_CLKCFG_LO,
  886. ni & 0xFF);
  887. }
  888. /* Update sample rate mode */
  889. if (rate < 50000)
  890. snd_soc_component_update_bits(component, M98088_REG_18_DAI1_FILTERS,
  891. M98088_DAI_DHF, 0);
  892. else
  893. snd_soc_component_update_bits(component, M98088_REG_18_DAI1_FILTERS,
  894. M98088_DAI_DHF, M98088_DAI_DHF);
  895. snd_soc_component_update_bits(component, M98088_REG_51_PWR_SYS, M98088_SHDNRUN,
  896. M98088_SHDNRUN);
  897. return 0;
  898. }
  899. static int max98088_dai2_hw_params(struct snd_pcm_substream *substream,
  900. struct snd_pcm_hw_params *params,
  901. struct snd_soc_dai *dai)
  902. {
  903. struct snd_soc_component *component = dai->component;
  904. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  905. struct max98088_cdata *cdata;
  906. unsigned long long ni;
  907. unsigned int rate;
  908. u8 regval;
  909. cdata = &max98088->dai[1];
  910. rate = params_rate(params);
  911. switch (params_width(params)) {
  912. case 16:
  913. snd_soc_component_update_bits(component, M98088_REG_1C_DAI2_FORMAT,
  914. M98088_DAI_WS, 0);
  915. break;
  916. case 24:
  917. snd_soc_component_update_bits(component, M98088_REG_1C_DAI2_FORMAT,
  918. M98088_DAI_WS, M98088_DAI_WS);
  919. break;
  920. default:
  921. return -EINVAL;
  922. }
  923. snd_soc_component_update_bits(component, M98088_REG_51_PWR_SYS, M98088_SHDNRUN, 0);
  924. if (rate_value(rate, &regval))
  925. return -EINVAL;
  926. snd_soc_component_update_bits(component, M98088_REG_19_DAI2_CLKMODE,
  927. M98088_CLKMODE_MASK, regval);
  928. cdata->rate = rate;
  929. /* Configure NI when operating as master */
  930. if (snd_soc_component_read(component, M98088_REG_1C_DAI2_FORMAT)
  931. & M98088_DAI_MAS) {
  932. unsigned long pclk;
  933. if (max98088->sysclk == 0) {
  934. dev_err(component->dev, "Invalid system clock frequency\n");
  935. return -EINVAL;
  936. }
  937. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  938. * (unsigned long long int)rate;
  939. pclk = DIV_ROUND_CLOSEST(max98088->sysclk, max98088->mclk_prescaler);
  940. ni = DIV_ROUND_CLOSEST_ULL(ni, pclk);
  941. snd_soc_component_write(component, M98088_REG_1A_DAI2_CLKCFG_HI,
  942. (ni >> 8) & 0x7F);
  943. snd_soc_component_write(component, M98088_REG_1B_DAI2_CLKCFG_LO,
  944. ni & 0xFF);
  945. }
  946. /* Update sample rate mode */
  947. if (rate < 50000)
  948. snd_soc_component_update_bits(component, M98088_REG_20_DAI2_FILTERS,
  949. M98088_DAI_DHF, 0);
  950. else
  951. snd_soc_component_update_bits(component, M98088_REG_20_DAI2_FILTERS,
  952. M98088_DAI_DHF, M98088_DAI_DHF);
  953. snd_soc_component_update_bits(component, M98088_REG_51_PWR_SYS, M98088_SHDNRUN,
  954. M98088_SHDNRUN);
  955. return 0;
  956. }
  957. static int max98088_dai_set_sysclk(struct snd_soc_dai *dai,
  958. int clk_id, unsigned int freq, int dir)
  959. {
  960. struct snd_soc_component *component = dai->component;
  961. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  962. /* Requested clock frequency is already setup */
  963. if (freq == max98088->sysclk)
  964. return 0;
  965. if (!IS_ERR(max98088->mclk)) {
  966. freq = clk_round_rate(max98088->mclk, freq);
  967. clk_set_rate(max98088->mclk, freq);
  968. }
  969. /* Setup clocks for slave mode, and using the PLL
  970. * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
  971. * 0x02 (when master clk is 20MHz to 30MHz)..
  972. */
  973. if ((freq >= 10000000) && (freq < 20000000)) {
  974. snd_soc_component_write(component, M98088_REG_10_SYS_CLK, 0x10);
  975. max98088->mclk_prescaler = 1;
  976. } else if ((freq >= 20000000) && (freq < 30000000)) {
  977. snd_soc_component_write(component, M98088_REG_10_SYS_CLK, 0x20);
  978. max98088->mclk_prescaler = 2;
  979. } else {
  980. dev_err(component->dev, "Invalid master clock frequency\n");
  981. return -EINVAL;
  982. }
  983. if (snd_soc_component_read(component, M98088_REG_51_PWR_SYS) & M98088_SHDNRUN) {
  984. snd_soc_component_update_bits(component, M98088_REG_51_PWR_SYS,
  985. M98088_SHDNRUN, 0);
  986. snd_soc_component_update_bits(component, M98088_REG_51_PWR_SYS,
  987. M98088_SHDNRUN, M98088_SHDNRUN);
  988. }
  989. dev_dbg(dai->dev, "Clock source is %d at %uHz\n", clk_id, freq);
  990. max98088->sysclk = freq;
  991. return 0;
  992. }
  993. static int max98088_dai1_set_fmt(struct snd_soc_dai *codec_dai,
  994. unsigned int fmt)
  995. {
  996. struct snd_soc_component *component = codec_dai->component;
  997. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  998. struct max98088_cdata *cdata;
  999. u8 reg15val;
  1000. u8 reg14val = 0;
  1001. cdata = &max98088->dai[0];
  1002. if (fmt != cdata->fmt) {
  1003. cdata->fmt = fmt;
  1004. switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
  1005. case SND_SOC_DAIFMT_CBC_CFC:
  1006. /* Consumer mode PLL */
  1007. snd_soc_component_write(component, M98088_REG_12_DAI1_CLKCFG_HI,
  1008. 0x80);
  1009. snd_soc_component_write(component, M98088_REG_13_DAI1_CLKCFG_LO,
  1010. 0x00);
  1011. break;
  1012. case SND_SOC_DAIFMT_CBP_CFP:
  1013. /* Set to provider mode */
  1014. reg14val |= M98088_DAI_MAS;
  1015. break;
  1016. default:
  1017. dev_err(component->dev, "Clock mode unsupported");
  1018. return -EINVAL;
  1019. }
  1020. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1021. case SND_SOC_DAIFMT_I2S:
  1022. reg14val |= M98088_DAI_DLY;
  1023. break;
  1024. case SND_SOC_DAIFMT_LEFT_J:
  1025. break;
  1026. default:
  1027. return -EINVAL;
  1028. }
  1029. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1030. case SND_SOC_DAIFMT_NB_NF:
  1031. break;
  1032. case SND_SOC_DAIFMT_NB_IF:
  1033. reg14val |= M98088_DAI_WCI;
  1034. break;
  1035. case SND_SOC_DAIFMT_IB_NF:
  1036. reg14val |= M98088_DAI_BCI;
  1037. break;
  1038. case SND_SOC_DAIFMT_IB_IF:
  1039. reg14val |= M98088_DAI_BCI|M98088_DAI_WCI;
  1040. break;
  1041. default:
  1042. return -EINVAL;
  1043. }
  1044. snd_soc_component_update_bits(component, M98088_REG_14_DAI1_FORMAT,
  1045. M98088_DAI_MAS | M98088_DAI_DLY | M98088_DAI_BCI |
  1046. M98088_DAI_WCI, reg14val);
  1047. reg15val = M98088_DAI_BSEL64;
  1048. if (max98088->digmic)
  1049. reg15val |= M98088_DAI_OSR64;
  1050. snd_soc_component_write(component, M98088_REG_15_DAI1_CLOCK, reg15val);
  1051. }
  1052. return 0;
  1053. }
  1054. static int max98088_dai2_set_fmt(struct snd_soc_dai *codec_dai,
  1055. unsigned int fmt)
  1056. {
  1057. struct snd_soc_component *component = codec_dai->component;
  1058. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  1059. struct max98088_cdata *cdata;
  1060. u8 reg1Cval = 0;
  1061. cdata = &max98088->dai[1];
  1062. if (fmt != cdata->fmt) {
  1063. cdata->fmt = fmt;
  1064. switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
  1065. case SND_SOC_DAIFMT_CBC_CFC:
  1066. /* Consumer mode PLL */
  1067. snd_soc_component_write(component, M98088_REG_1A_DAI2_CLKCFG_HI,
  1068. 0x80);
  1069. snd_soc_component_write(component, M98088_REG_1B_DAI2_CLKCFG_LO,
  1070. 0x00);
  1071. break;
  1072. case SND_SOC_DAIFMT_CBP_CFP:
  1073. /* Set to provider mode */
  1074. reg1Cval |= M98088_DAI_MAS;
  1075. break;
  1076. default:
  1077. dev_err(component->dev, "Clock mode unsupported");
  1078. return -EINVAL;
  1079. }
  1080. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1081. case SND_SOC_DAIFMT_I2S:
  1082. reg1Cval |= M98088_DAI_DLY;
  1083. break;
  1084. case SND_SOC_DAIFMT_LEFT_J:
  1085. break;
  1086. default:
  1087. return -EINVAL;
  1088. }
  1089. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1090. case SND_SOC_DAIFMT_NB_NF:
  1091. break;
  1092. case SND_SOC_DAIFMT_NB_IF:
  1093. reg1Cval |= M98088_DAI_WCI;
  1094. break;
  1095. case SND_SOC_DAIFMT_IB_NF:
  1096. reg1Cval |= M98088_DAI_BCI;
  1097. break;
  1098. case SND_SOC_DAIFMT_IB_IF:
  1099. reg1Cval |= M98088_DAI_BCI|M98088_DAI_WCI;
  1100. break;
  1101. default:
  1102. return -EINVAL;
  1103. }
  1104. snd_soc_component_update_bits(component, M98088_REG_1C_DAI2_FORMAT,
  1105. M98088_DAI_MAS | M98088_DAI_DLY | M98088_DAI_BCI |
  1106. M98088_DAI_WCI, reg1Cval);
  1107. snd_soc_component_write(component, M98088_REG_1D_DAI2_CLOCK,
  1108. M98088_DAI_BSEL64);
  1109. }
  1110. return 0;
  1111. }
  1112. static int max98088_dai1_mute(struct snd_soc_dai *codec_dai, int mute,
  1113. int direction)
  1114. {
  1115. struct snd_soc_component *component = codec_dai->component;
  1116. int reg;
  1117. if (mute)
  1118. reg = M98088_DAI_MUTE;
  1119. else
  1120. reg = 0;
  1121. snd_soc_component_update_bits(component, M98088_REG_2F_LVL_DAI1_PLAY,
  1122. M98088_DAI_MUTE_MASK, reg);
  1123. return 0;
  1124. }
  1125. static int max98088_dai2_mute(struct snd_soc_dai *codec_dai, int mute,
  1126. int direction)
  1127. {
  1128. struct snd_soc_component *component = codec_dai->component;
  1129. int reg;
  1130. if (mute)
  1131. reg = M98088_DAI_MUTE;
  1132. else
  1133. reg = 0;
  1134. snd_soc_component_update_bits(component, M98088_REG_31_LVL_DAI2_PLAY,
  1135. M98088_DAI_MUTE_MASK, reg);
  1136. return 0;
  1137. }
  1138. static int max98088_set_bias_level(struct snd_soc_component *component,
  1139. enum snd_soc_bias_level level)
  1140. {
  1141. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  1142. switch (level) {
  1143. case SND_SOC_BIAS_ON:
  1144. break;
  1145. case SND_SOC_BIAS_PREPARE:
  1146. /*
  1147. * SND_SOC_BIAS_PREPARE is called while preparing for a
  1148. * transition to ON or away from ON. If current bias_level
  1149. * is SND_SOC_BIAS_ON, then it is preparing for a transition
  1150. * away from ON. Disable the clock in that case, otherwise
  1151. * enable it.
  1152. */
  1153. if (!IS_ERR(max98088->mclk)) {
  1154. if (snd_soc_component_get_bias_level(component) ==
  1155. SND_SOC_BIAS_ON)
  1156. clk_disable_unprepare(max98088->mclk);
  1157. else
  1158. clk_prepare_enable(max98088->mclk);
  1159. }
  1160. break;
  1161. case SND_SOC_BIAS_STANDBY:
  1162. if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF)
  1163. regcache_sync(max98088->regmap);
  1164. snd_soc_component_update_bits(component, M98088_REG_4C_PWR_EN_IN,
  1165. M98088_MBEN, M98088_MBEN);
  1166. break;
  1167. case SND_SOC_BIAS_OFF:
  1168. snd_soc_component_update_bits(component, M98088_REG_4C_PWR_EN_IN,
  1169. M98088_MBEN, 0);
  1170. regcache_mark_dirty(max98088->regmap);
  1171. break;
  1172. }
  1173. return 0;
  1174. }
  1175. #define MAX98088_RATES SNDRV_PCM_RATE_8000_96000
  1176. #define MAX98088_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
  1177. static const struct snd_soc_dai_ops max98088_dai1_ops = {
  1178. .set_sysclk = max98088_dai_set_sysclk,
  1179. .set_fmt = max98088_dai1_set_fmt,
  1180. .hw_params = max98088_dai1_hw_params,
  1181. .mute_stream = max98088_dai1_mute,
  1182. .no_capture_mute = 1,
  1183. };
  1184. static const struct snd_soc_dai_ops max98088_dai2_ops = {
  1185. .set_sysclk = max98088_dai_set_sysclk,
  1186. .set_fmt = max98088_dai2_set_fmt,
  1187. .hw_params = max98088_dai2_hw_params,
  1188. .mute_stream = max98088_dai2_mute,
  1189. .no_capture_mute = 1,
  1190. };
  1191. static struct snd_soc_dai_driver max98088_dai[] = {
  1192. {
  1193. .name = "HiFi",
  1194. .playback = {
  1195. .stream_name = "HiFi Playback",
  1196. .channels_min = 1,
  1197. .channels_max = 2,
  1198. .rates = MAX98088_RATES,
  1199. .formats = MAX98088_FORMATS,
  1200. },
  1201. .capture = {
  1202. .stream_name = "HiFi Capture",
  1203. .channels_min = 1,
  1204. .channels_max = 2,
  1205. .rates = MAX98088_RATES,
  1206. .formats = MAX98088_FORMATS,
  1207. },
  1208. .ops = &max98088_dai1_ops,
  1209. },
  1210. {
  1211. .name = "Aux",
  1212. .playback = {
  1213. .stream_name = "Aux Playback",
  1214. .channels_min = 1,
  1215. .channels_max = 2,
  1216. .rates = MAX98088_RATES,
  1217. .formats = MAX98088_FORMATS,
  1218. },
  1219. .ops = &max98088_dai2_ops,
  1220. }
  1221. };
  1222. static const char *eq_mode_name[] = {"EQ1 Mode", "EQ2 Mode"};
  1223. static int max98088_get_channel(struct snd_soc_component *component, const char *name)
  1224. {
  1225. int ret;
  1226. ret = match_string(eq_mode_name, ARRAY_SIZE(eq_mode_name), name);
  1227. if (ret < 0)
  1228. dev_err(component->dev, "Bad EQ channel name '%s'\n", name);
  1229. return ret;
  1230. }
  1231. static void max98088_setup_eq1(struct snd_soc_component *component)
  1232. {
  1233. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  1234. struct max98088_pdata *pdata = max98088->pdata;
  1235. struct max98088_eq_cfg *coef_set;
  1236. int best, best_val, save, i, sel, fs;
  1237. struct max98088_cdata *cdata;
  1238. cdata = &max98088->dai[0];
  1239. if (!pdata || !max98088->eq_textcnt)
  1240. return;
  1241. /* Find the selected configuration with nearest sample rate */
  1242. fs = cdata->rate;
  1243. sel = cdata->eq_sel;
  1244. best = 0;
  1245. best_val = INT_MAX;
  1246. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1247. if (strcmp(pdata->eq_cfg[i].name, max98088->eq_texts[sel]) == 0 &&
  1248. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1249. best = i;
  1250. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1251. }
  1252. }
  1253. dev_dbg(component->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1254. pdata->eq_cfg[best].name,
  1255. pdata->eq_cfg[best].rate, fs);
  1256. /* Disable EQ while configuring, and save current on/off state */
  1257. save = snd_soc_component_read(component, M98088_REG_49_CFG_LEVEL);
  1258. snd_soc_component_update_bits(component, M98088_REG_49_CFG_LEVEL, M98088_EQ1EN, 0);
  1259. coef_set = &pdata->eq_cfg[sel];
  1260. m98088_eq_band(component, 0, 0, coef_set->band1);
  1261. m98088_eq_band(component, 0, 1, coef_set->band2);
  1262. m98088_eq_band(component, 0, 2, coef_set->band3);
  1263. m98088_eq_band(component, 0, 3, coef_set->band4);
  1264. m98088_eq_band(component, 0, 4, coef_set->band5);
  1265. /* Restore the original on/off state */
  1266. snd_soc_component_update_bits(component, M98088_REG_49_CFG_LEVEL, M98088_EQ1EN, save);
  1267. }
  1268. static void max98088_setup_eq2(struct snd_soc_component *component)
  1269. {
  1270. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  1271. struct max98088_pdata *pdata = max98088->pdata;
  1272. struct max98088_eq_cfg *coef_set;
  1273. int best, best_val, save, i, sel, fs;
  1274. struct max98088_cdata *cdata;
  1275. cdata = &max98088->dai[1];
  1276. if (!pdata || !max98088->eq_textcnt)
  1277. return;
  1278. /* Find the selected configuration with nearest sample rate */
  1279. fs = cdata->rate;
  1280. sel = cdata->eq_sel;
  1281. best = 0;
  1282. best_val = INT_MAX;
  1283. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1284. if (strcmp(pdata->eq_cfg[i].name, max98088->eq_texts[sel]) == 0 &&
  1285. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1286. best = i;
  1287. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1288. }
  1289. }
  1290. dev_dbg(component->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1291. pdata->eq_cfg[best].name,
  1292. pdata->eq_cfg[best].rate, fs);
  1293. /* Disable EQ while configuring, and save current on/off state */
  1294. save = snd_soc_component_read(component, M98088_REG_49_CFG_LEVEL);
  1295. snd_soc_component_update_bits(component, M98088_REG_49_CFG_LEVEL, M98088_EQ2EN, 0);
  1296. coef_set = &pdata->eq_cfg[sel];
  1297. m98088_eq_band(component, 1, 0, coef_set->band1);
  1298. m98088_eq_band(component, 1, 1, coef_set->band2);
  1299. m98088_eq_band(component, 1, 2, coef_set->band3);
  1300. m98088_eq_band(component, 1, 3, coef_set->band4);
  1301. m98088_eq_band(component, 1, 4, coef_set->band5);
  1302. /* Restore the original on/off state */
  1303. snd_soc_component_update_bits(component, M98088_REG_49_CFG_LEVEL, M98088_EQ2EN,
  1304. save);
  1305. }
  1306. static int max98088_put_eq_enum(struct snd_kcontrol *kcontrol,
  1307. struct snd_ctl_elem_value *ucontrol)
  1308. {
  1309. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  1310. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  1311. struct max98088_pdata *pdata = max98088->pdata;
  1312. int channel = max98088_get_channel(component, kcontrol->id.name);
  1313. struct max98088_cdata *cdata;
  1314. int sel = ucontrol->value.enumerated.item[0];
  1315. if (channel < 0)
  1316. return channel;
  1317. cdata = &max98088->dai[channel];
  1318. if (sel >= pdata->eq_cfgcnt)
  1319. return -EINVAL;
  1320. cdata->eq_sel = sel;
  1321. switch (channel) {
  1322. case 0:
  1323. max98088_setup_eq1(component);
  1324. break;
  1325. case 1:
  1326. max98088_setup_eq2(component);
  1327. break;
  1328. }
  1329. return 0;
  1330. }
  1331. static int max98088_get_eq_enum(struct snd_kcontrol *kcontrol,
  1332. struct snd_ctl_elem_value *ucontrol)
  1333. {
  1334. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  1335. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  1336. int channel = max98088_get_channel(component, kcontrol->id.name);
  1337. struct max98088_cdata *cdata;
  1338. if (channel < 0)
  1339. return channel;
  1340. cdata = &max98088->dai[channel];
  1341. ucontrol->value.enumerated.item[0] = cdata->eq_sel;
  1342. return 0;
  1343. }
  1344. static void max98088_handle_eq_pdata(struct snd_soc_component *component)
  1345. {
  1346. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  1347. struct max98088_pdata *pdata = max98088->pdata;
  1348. struct max98088_eq_cfg *cfg;
  1349. unsigned int cfgcnt;
  1350. int i, j;
  1351. const char **t;
  1352. int ret;
  1353. struct snd_kcontrol_new controls[] = {
  1354. SOC_ENUM_EXT((char *)eq_mode_name[0],
  1355. max98088->eq_enum,
  1356. max98088_get_eq_enum,
  1357. max98088_put_eq_enum),
  1358. SOC_ENUM_EXT((char *)eq_mode_name[1],
  1359. max98088->eq_enum,
  1360. max98088_get_eq_enum,
  1361. max98088_put_eq_enum),
  1362. };
  1363. BUILD_BUG_ON(ARRAY_SIZE(controls) != ARRAY_SIZE(eq_mode_name));
  1364. cfg = pdata->eq_cfg;
  1365. cfgcnt = pdata->eq_cfgcnt;
  1366. /* Setup an array of texts for the equalizer enum.
  1367. * This is based on Mark Brown's equalizer driver code.
  1368. */
  1369. max98088->eq_textcnt = 0;
  1370. max98088->eq_texts = NULL;
  1371. for (i = 0; i < cfgcnt; i++) {
  1372. for (j = 0; j < max98088->eq_textcnt; j++) {
  1373. if (strcmp(cfg[i].name, max98088->eq_texts[j]) == 0)
  1374. break;
  1375. }
  1376. if (j != max98088->eq_textcnt)
  1377. continue;
  1378. /* Expand the array */
  1379. t = krealloc(max98088->eq_texts,
  1380. sizeof(char *) * (max98088->eq_textcnt + 1),
  1381. GFP_KERNEL);
  1382. if (t == NULL)
  1383. continue;
  1384. /* Store the new entry */
  1385. t[max98088->eq_textcnt] = cfg[i].name;
  1386. max98088->eq_textcnt++;
  1387. max98088->eq_texts = t;
  1388. }
  1389. /* Now point the soc_enum to .texts array items */
  1390. max98088->eq_enum.texts = max98088->eq_texts;
  1391. max98088->eq_enum.items = max98088->eq_textcnt;
  1392. ret = snd_soc_add_component_controls(component, controls, ARRAY_SIZE(controls));
  1393. if (ret != 0)
  1394. dev_err(component->dev, "Failed to add EQ control: %d\n", ret);
  1395. }
  1396. static void max98088_handle_pdata(struct snd_soc_component *component)
  1397. {
  1398. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  1399. struct max98088_pdata *pdata = max98088->pdata;
  1400. u8 regval = 0;
  1401. if (!pdata) {
  1402. dev_dbg(component->dev, "No platform data\n");
  1403. return;
  1404. }
  1405. /* Configure mic for analog/digital mic mode */
  1406. if (pdata->digmic_left_mode)
  1407. regval |= M98088_DIGMIC_L;
  1408. if (pdata->digmic_right_mode)
  1409. regval |= M98088_DIGMIC_R;
  1410. max98088->digmic = (regval ? 1 : 0);
  1411. snd_soc_component_write(component, M98088_REG_48_CFG_MIC, regval);
  1412. /* Configure receiver output */
  1413. regval = ((pdata->receiver_mode) ? M98088_REC_LINEMODE : 0);
  1414. snd_soc_component_update_bits(component, M98088_REG_2A_MIC_REC_CNTL,
  1415. M98088_REC_LINEMODE_MASK, regval);
  1416. /* Configure equalizers */
  1417. if (pdata->eq_cfgcnt)
  1418. max98088_handle_eq_pdata(component);
  1419. }
  1420. static int max98088_probe(struct snd_soc_component *component)
  1421. {
  1422. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  1423. struct max98088_cdata *cdata;
  1424. int ret = 0;
  1425. regcache_mark_dirty(max98088->regmap);
  1426. /* initialize private data */
  1427. max98088->sysclk = (unsigned)-1;
  1428. max98088->eq_textcnt = 0;
  1429. cdata = &max98088->dai[0];
  1430. cdata->rate = (unsigned)-1;
  1431. cdata->fmt = (unsigned)-1;
  1432. cdata->eq_sel = 0;
  1433. cdata = &max98088->dai[1];
  1434. cdata->rate = (unsigned)-1;
  1435. cdata->fmt = (unsigned)-1;
  1436. cdata->eq_sel = 0;
  1437. max98088->ina_state = 0;
  1438. max98088->inb_state = 0;
  1439. max98088->ex_mode = 0;
  1440. max98088->digmic = 0;
  1441. max98088->mic1pre = 0;
  1442. max98088->mic2pre = 0;
  1443. ret = snd_soc_component_read(component, M98088_REG_FF_REV_ID);
  1444. if (ret < 0) {
  1445. dev_err(component->dev, "Failed to read device revision: %d\n",
  1446. ret);
  1447. goto err_access;
  1448. }
  1449. dev_info(component->dev, "revision %c\n", ret - 0x40 + 'A');
  1450. snd_soc_component_write(component, M98088_REG_51_PWR_SYS, M98088_PWRSV);
  1451. snd_soc_component_write(component, M98088_REG_0F_IRQ_ENABLE, 0x00);
  1452. snd_soc_component_write(component, M98088_REG_22_MIX_DAC,
  1453. M98088_DAI1L_TO_DACL|M98088_DAI2L_TO_DACL|
  1454. M98088_DAI1R_TO_DACR|M98088_DAI2R_TO_DACR);
  1455. snd_soc_component_write(component, M98088_REG_4E_BIAS_CNTL, 0xF0);
  1456. snd_soc_component_write(component, M98088_REG_50_DAC_BIAS2, 0x0F);
  1457. snd_soc_component_write(component, M98088_REG_16_DAI1_IOCFG,
  1458. M98088_S1NORMAL|M98088_SDATA);
  1459. snd_soc_component_write(component, M98088_REG_1E_DAI2_IOCFG,
  1460. M98088_S2NORMAL|M98088_SDATA);
  1461. max98088_handle_pdata(component);
  1462. err_access:
  1463. return ret;
  1464. }
  1465. static void max98088_remove(struct snd_soc_component *component)
  1466. {
  1467. struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
  1468. kfree(max98088->eq_texts);
  1469. }
  1470. static const struct snd_soc_component_driver soc_component_dev_max98088 = {
  1471. .probe = max98088_probe,
  1472. .remove = max98088_remove,
  1473. .set_bias_level = max98088_set_bias_level,
  1474. .controls = max98088_snd_controls,
  1475. .num_controls = ARRAY_SIZE(max98088_snd_controls),
  1476. .dapm_widgets = max98088_dapm_widgets,
  1477. .num_dapm_widgets = ARRAY_SIZE(max98088_dapm_widgets),
  1478. .dapm_routes = max98088_audio_map,
  1479. .num_dapm_routes = ARRAY_SIZE(max98088_audio_map),
  1480. .suspend_bias_off = 1,
  1481. .idle_bias_on = 1,
  1482. .use_pmdown_time = 1,
  1483. .endianness = 1,
  1484. };
  1485. static const struct i2c_device_id max98088_i2c_id[] = {
  1486. { "max98088", MAX98088 },
  1487. { "max98089", MAX98089 },
  1488. { }
  1489. };
  1490. MODULE_DEVICE_TABLE(i2c, max98088_i2c_id);
  1491. static int max98088_i2c_probe(struct i2c_client *i2c)
  1492. {
  1493. struct max98088_priv *max98088;
  1494. const struct i2c_device_id *id;
  1495. max98088 = devm_kzalloc(&i2c->dev, sizeof(struct max98088_priv),
  1496. GFP_KERNEL);
  1497. if (max98088 == NULL)
  1498. return -ENOMEM;
  1499. max98088->regmap = devm_regmap_init_i2c(i2c, &max98088_regmap);
  1500. if (IS_ERR(max98088->regmap))
  1501. return PTR_ERR(max98088->regmap);
  1502. max98088->mclk = devm_clk_get(&i2c->dev, "mclk");
  1503. if (IS_ERR(max98088->mclk))
  1504. if (PTR_ERR(max98088->mclk) == -EPROBE_DEFER)
  1505. return PTR_ERR(max98088->mclk);
  1506. id = i2c_match_id(max98088_i2c_id, i2c);
  1507. max98088->devtype = id->driver_data;
  1508. i2c_set_clientdata(i2c, max98088);
  1509. max98088->pdata = i2c->dev.platform_data;
  1510. return devm_snd_soc_register_component(&i2c->dev, &soc_component_dev_max98088,
  1511. &max98088_dai[0], 2);
  1512. }
  1513. #if defined(CONFIG_OF)
  1514. static const struct of_device_id max98088_of_match[] = {
  1515. { .compatible = "maxim,max98088" },
  1516. { .compatible = "maxim,max98089" },
  1517. { }
  1518. };
  1519. MODULE_DEVICE_TABLE(of, max98088_of_match);
  1520. #endif
  1521. static struct i2c_driver max98088_i2c_driver = {
  1522. .driver = {
  1523. .name = "max98088",
  1524. .of_match_table = of_match_ptr(max98088_of_match),
  1525. },
  1526. .probe_new = max98088_i2c_probe,
  1527. .id_table = max98088_i2c_id,
  1528. };
  1529. module_i2c_driver(max98088_i2c_driver);
  1530. MODULE_DESCRIPTION("ALSA SoC MAX98088 driver");
  1531. MODULE_AUTHOR("Peter Hsiang, Jesse Marroquin");
  1532. MODULE_LICENSE("GPL");