lpass-tx-macro.c 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. // Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. #include <linux/module.h>
  4. #include <linux/init.h>
  5. #include <linux/clk.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/pm_runtime.h>
  9. #include <linux/regmap.h>
  10. #include <sound/soc.h>
  11. #include <sound/soc-dapm.h>
  12. #include <sound/tlv.h>
  13. #include <linux/of_clk.h>
  14. #include <linux/clk-provider.h>
  15. #include "lpass-macro-common.h"
  16. #define CDC_TX_CLK_RST_CTRL_MCLK_CONTROL (0x0000)
  17. #define CDC_TX_MCLK_EN_MASK BIT(0)
  18. #define CDC_TX_MCLK_ENABLE BIT(0)
  19. #define CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL (0x0004)
  20. #define CDC_TX_FS_CNT_EN_MASK BIT(0)
  21. #define CDC_TX_FS_CNT_ENABLE BIT(0)
  22. #define CDC_TX_CLK_RST_CTRL_SWR_CONTROL (0x0008)
  23. #define CDC_TX_SWR_RESET_MASK BIT(1)
  24. #define CDC_TX_SWR_RESET_ENABLE BIT(1)
  25. #define CDC_TX_SWR_CLK_EN_MASK BIT(0)
  26. #define CDC_TX_SWR_CLK_ENABLE BIT(0)
  27. #define CDC_TX_TOP_CSR_TOP_CFG0 (0x0080)
  28. #define CDC_TX_TOP_CSR_ANC_CFG (0x0084)
  29. #define CDC_TX_TOP_CSR_SWR_CTRL (0x0088)
  30. #define CDC_TX_TOP_CSR_FREQ_MCLK (0x0090)
  31. #define CDC_TX_TOP_CSR_DEBUG_BUS (0x0094)
  32. #define CDC_TX_TOP_CSR_DEBUG_EN (0x0098)
  33. #define CDC_TX_TOP_CSR_TX_I2S_CTL (0x00A4)
  34. #define CDC_TX_TOP_CSR_I2S_CLK (0x00A8)
  35. #define CDC_TX_TOP_CSR_I2S_RESET (0x00AC)
  36. #define CDC_TX_TOP_CSR_SWR_DMICn_CTL(n) (0x00C0 + n * 0x4)
  37. #define CDC_TX_TOP_CSR_SWR_DMIC0_CTL (0x00C0)
  38. #define CDC_TX_SWR_DMIC_CLK_SEL_MASK GENMASK(3, 1)
  39. #define CDC_TX_TOP_CSR_SWR_DMIC1_CTL (0x00C4)
  40. #define CDC_TX_TOP_CSR_SWR_DMIC2_CTL (0x00C8)
  41. #define CDC_TX_TOP_CSR_SWR_DMIC3_CTL (0x00CC)
  42. #define CDC_TX_TOP_CSR_SWR_AMIC0_CTL (0x00D0)
  43. #define CDC_TX_TOP_CSR_SWR_AMIC1_CTL (0x00D4)
  44. #define CDC_TX_INP_MUX_ADC_MUXn_CFG0(n) (0x0100 + 0x8 * n)
  45. #define CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK GENMASK(3, 0)
  46. #define CDC_TX_INP_MUX_ADC_MUX0_CFG0 (0x0100)
  47. #define CDC_TX_INP_MUX_ADC_MUXn_CFG1(n) (0x0104 + 0x8 * n)
  48. #define CDC_TX_INP_MUX_ADC_MUX0_CFG1 (0x0104)
  49. #define CDC_TX_INP_MUX_ADC_MUX1_CFG0 (0x0108)
  50. #define CDC_TX_INP_MUX_ADC_MUX1_CFG1 (0x010C)
  51. #define CDC_TX_INP_MUX_ADC_MUX2_CFG0 (0x0110)
  52. #define CDC_TX_INP_MUX_ADC_MUX2_CFG1 (0x0114)
  53. #define CDC_TX_INP_MUX_ADC_MUX3_CFG0 (0x0118)
  54. #define CDC_TX_INP_MUX_ADC_MUX3_CFG1 (0x011C)
  55. #define CDC_TX_INP_MUX_ADC_MUX4_CFG0 (0x0120)
  56. #define CDC_TX_INP_MUX_ADC_MUX4_CFG1 (0x0124)
  57. #define CDC_TX_INP_MUX_ADC_MUX5_CFG0 (0x0128)
  58. #define CDC_TX_INP_MUX_ADC_MUX5_CFG1 (0x012C)
  59. #define CDC_TX_INP_MUX_ADC_MUX6_CFG0 (0x0130)
  60. #define CDC_TX_INP_MUX_ADC_MUX6_CFG1 (0x0134)
  61. #define CDC_TX_INP_MUX_ADC_MUX7_CFG0 (0x0138)
  62. #define CDC_TX_INP_MUX_ADC_MUX7_CFG1 (0x013C)
  63. #define CDC_TX_ANC0_CLK_RESET_CTL (0x0200)
  64. #define CDC_TX_ANC0_MODE_1_CTL (0x0204)
  65. #define CDC_TX_ANC0_MODE_2_CTL (0x0208)
  66. #define CDC_TX_ANC0_FF_SHIFT (0x020C)
  67. #define CDC_TX_ANC0_FB_SHIFT (0x0210)
  68. #define CDC_TX_ANC0_LPF_FF_A_CTL (0x0214)
  69. #define CDC_TX_ANC0_LPF_FF_B_CTL (0x0218)
  70. #define CDC_TX_ANC0_LPF_FB_CTL (0x021C)
  71. #define CDC_TX_ANC0_SMLPF_CTL (0x0220)
  72. #define CDC_TX_ANC0_DCFLT_SHIFT_CTL (0x0224)
  73. #define CDC_TX_ANC0_IIR_ADAPT_CTL (0x0228)
  74. #define CDC_TX_ANC0_IIR_COEFF_1_CTL (0x022C)
  75. #define CDC_TX_ANC0_IIR_COEFF_2_CTL (0x0230)
  76. #define CDC_TX_ANC0_FF_A_GAIN_CTL (0x0234)
  77. #define CDC_TX_ANC0_FF_B_GAIN_CTL (0x0238)
  78. #define CDC_TX_ANC0_FB_GAIN_CTL (0x023C)
  79. #define CDC_TXn_TX_PATH_CTL(n) (0x0400 + 0x80 * n)
  80. #define CDC_TXn_PCM_RATE_MASK GENMASK(3, 0)
  81. #define CDC_TXn_PGA_MUTE_MASK BIT(4)
  82. #define CDC_TXn_CLK_EN_MASK BIT(5)
  83. #define CDC_TX0_TX_PATH_CTL (0x0400)
  84. #define CDC_TXn_TX_PATH_CFG0(n) (0x0404 + 0x80 * n)
  85. #define CDC_TX0_TX_PATH_CFG0 (0x0404)
  86. #define CDC_TXn_PH_EN_MASK BIT(0)
  87. #define CDC_TXn_ADC_MODE_MASK GENMASK(2, 1)
  88. #define CDC_TXn_HPF_CUT_FREQ_MASK GENMASK(6, 5)
  89. #define CDC_TXn_ADC_DMIC_SEL_MASK BIT(7)
  90. #define CDC_TX0_TX_PATH_CFG1 (0x0408)
  91. #define CDC_TXn_TX_VOL_CTL(n) (0x040C + 0x80 * n)
  92. #define CDC_TX0_TX_VOL_CTL (0x040C)
  93. #define CDC_TX0_TX_PATH_SEC0 (0x0410)
  94. #define CDC_TX0_TX_PATH_SEC1 (0x0414)
  95. #define CDC_TXn_TX_PATH_SEC2(n) (0x0418 + 0x80 * n)
  96. #define CDC_TXn_HPF_F_CHANGE_MASK BIT(1)
  97. #define CDC_TXn_HPF_ZERO_GATE_MASK BIT(0)
  98. #define CDC_TX0_TX_PATH_SEC2 (0x0418)
  99. #define CDC_TX0_TX_PATH_SEC3 (0x041C)
  100. #define CDC_TX0_TX_PATH_SEC4 (0x0420)
  101. #define CDC_TX0_TX_PATH_SEC5 (0x0424)
  102. #define CDC_TX0_TX_PATH_SEC6 (0x0428)
  103. #define CDC_TX0_TX_PATH_SEC7 (0x042C)
  104. #define CDC_TX0_MBHC_CTL_EN_MASK BIT(6)
  105. #define CDC_TX1_TX_PATH_CTL (0x0480)
  106. #define CDC_TX1_TX_PATH_CFG0 (0x0484)
  107. #define CDC_TX1_TX_PATH_CFG1 (0x0488)
  108. #define CDC_TX1_TX_VOL_CTL (0x048C)
  109. #define CDC_TX1_TX_PATH_SEC0 (0x0490)
  110. #define CDC_TX1_TX_PATH_SEC1 (0x0494)
  111. #define CDC_TX1_TX_PATH_SEC2 (0x0498)
  112. #define CDC_TX1_TX_PATH_SEC3 (0x049C)
  113. #define CDC_TX1_TX_PATH_SEC4 (0x04A0)
  114. #define CDC_TX1_TX_PATH_SEC5 (0x04A4)
  115. #define CDC_TX1_TX_PATH_SEC6 (0x04A8)
  116. #define CDC_TX2_TX_PATH_CTL (0x0500)
  117. #define CDC_TX2_TX_PATH_CFG0 (0x0504)
  118. #define CDC_TX2_TX_PATH_CFG1 (0x0508)
  119. #define CDC_TX2_TX_VOL_CTL (0x050C)
  120. #define CDC_TX2_TX_PATH_SEC0 (0x0510)
  121. #define CDC_TX2_TX_PATH_SEC1 (0x0514)
  122. #define CDC_TX2_TX_PATH_SEC2 (0x0518)
  123. #define CDC_TX2_TX_PATH_SEC3 (0x051C)
  124. #define CDC_TX2_TX_PATH_SEC4 (0x0520)
  125. #define CDC_TX2_TX_PATH_SEC5 (0x0524)
  126. #define CDC_TX2_TX_PATH_SEC6 (0x0528)
  127. #define CDC_TX3_TX_PATH_CTL (0x0580)
  128. #define CDC_TX3_TX_PATH_CFG0 (0x0584)
  129. #define CDC_TX3_TX_PATH_CFG1 (0x0588)
  130. #define CDC_TX3_TX_VOL_CTL (0x058C)
  131. #define CDC_TX3_TX_PATH_SEC0 (0x0590)
  132. #define CDC_TX3_TX_PATH_SEC1 (0x0594)
  133. #define CDC_TX3_TX_PATH_SEC2 (0x0598)
  134. #define CDC_TX3_TX_PATH_SEC3 (0x059C)
  135. #define CDC_TX3_TX_PATH_SEC4 (0x05A0)
  136. #define CDC_TX3_TX_PATH_SEC5 (0x05A4)
  137. #define CDC_TX3_TX_PATH_SEC6 (0x05A8)
  138. #define CDC_TX4_TX_PATH_CTL (0x0600)
  139. #define CDC_TX4_TX_PATH_CFG0 (0x0604)
  140. #define CDC_TX4_TX_PATH_CFG1 (0x0608)
  141. #define CDC_TX4_TX_VOL_CTL (0x060C)
  142. #define CDC_TX4_TX_PATH_SEC0 (0x0610)
  143. #define CDC_TX4_TX_PATH_SEC1 (0x0614)
  144. #define CDC_TX4_TX_PATH_SEC2 (0x0618)
  145. #define CDC_TX4_TX_PATH_SEC3 (0x061C)
  146. #define CDC_TX4_TX_PATH_SEC4 (0x0620)
  147. #define CDC_TX4_TX_PATH_SEC5 (0x0624)
  148. #define CDC_TX4_TX_PATH_SEC6 (0x0628)
  149. #define CDC_TX5_TX_PATH_CTL (0x0680)
  150. #define CDC_TX5_TX_PATH_CFG0 (0x0684)
  151. #define CDC_TX5_TX_PATH_CFG1 (0x0688)
  152. #define CDC_TX5_TX_VOL_CTL (0x068C)
  153. #define CDC_TX5_TX_PATH_SEC0 (0x0690)
  154. #define CDC_TX5_TX_PATH_SEC1 (0x0694)
  155. #define CDC_TX5_TX_PATH_SEC2 (0x0698)
  156. #define CDC_TX5_TX_PATH_SEC3 (0x069C)
  157. #define CDC_TX5_TX_PATH_SEC4 (0x06A0)
  158. #define CDC_TX5_TX_PATH_SEC5 (0x06A4)
  159. #define CDC_TX5_TX_PATH_SEC6 (0x06A8)
  160. #define CDC_TX6_TX_PATH_CTL (0x0700)
  161. #define CDC_TX6_TX_PATH_CFG0 (0x0704)
  162. #define CDC_TX6_TX_PATH_CFG1 (0x0708)
  163. #define CDC_TX6_TX_VOL_CTL (0x070C)
  164. #define CDC_TX6_TX_PATH_SEC0 (0x0710)
  165. #define CDC_TX6_TX_PATH_SEC1 (0x0714)
  166. #define CDC_TX6_TX_PATH_SEC2 (0x0718)
  167. #define CDC_TX6_TX_PATH_SEC3 (0x071C)
  168. #define CDC_TX6_TX_PATH_SEC4 (0x0720)
  169. #define CDC_TX6_TX_PATH_SEC5 (0x0724)
  170. #define CDC_TX6_TX_PATH_SEC6 (0x0728)
  171. #define CDC_TX7_TX_PATH_CTL (0x0780)
  172. #define CDC_TX7_TX_PATH_CFG0 (0x0784)
  173. #define CDC_TX7_TX_PATH_CFG1 (0x0788)
  174. #define CDC_TX7_TX_VOL_CTL (0x078C)
  175. #define CDC_TX7_TX_PATH_SEC0 (0x0790)
  176. #define CDC_TX7_TX_PATH_SEC1 (0x0794)
  177. #define CDC_TX7_TX_PATH_SEC2 (0x0798)
  178. #define CDC_TX7_TX_PATH_SEC3 (0x079C)
  179. #define CDC_TX7_TX_PATH_SEC4 (0x07A0)
  180. #define CDC_TX7_TX_PATH_SEC5 (0x07A4)
  181. #define CDC_TX7_TX_PATH_SEC6 (0x07A8)
  182. #define TX_MAX_OFFSET (0x07A8)
  183. #define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  184. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  185. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  186. #define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  187. SNDRV_PCM_FMTBIT_S24_LE |\
  188. SNDRV_PCM_FMTBIT_S24_3LE)
  189. #define CF_MIN_3DB_4HZ 0x0
  190. #define CF_MIN_3DB_75HZ 0x1
  191. #define CF_MIN_3DB_150HZ 0x2
  192. #define TX_ADC_MAX 5
  193. #define TX_ADC_TO_DMIC(n) ((n - TX_ADC_MAX)/2)
  194. #define NUM_DECIMATORS 8
  195. #define TX_NUM_CLKS_MAX 5
  196. #define TX_MACRO_DMIC_UNMUTE_DELAY_MS 40
  197. #define TX_MACRO_AMIC_UNMUTE_DELAY_MS 100
  198. #define TX_MACRO_DMIC_HPF_DELAY_MS 300
  199. #define TX_MACRO_AMIC_HPF_DELAY_MS 300
  200. #define MCLK_FREQ 19200000
  201. enum {
  202. TX_MACRO_AIF_INVALID = 0,
  203. TX_MACRO_AIF1_CAP,
  204. TX_MACRO_AIF2_CAP,
  205. TX_MACRO_AIF3_CAP,
  206. TX_MACRO_MAX_DAIS
  207. };
  208. enum {
  209. TX_MACRO_DEC0,
  210. TX_MACRO_DEC1,
  211. TX_MACRO_DEC2,
  212. TX_MACRO_DEC3,
  213. TX_MACRO_DEC4,
  214. TX_MACRO_DEC5,
  215. TX_MACRO_DEC6,
  216. TX_MACRO_DEC7,
  217. TX_MACRO_DEC_MAX,
  218. };
  219. enum {
  220. TX_MACRO_CLK_DIV_2,
  221. TX_MACRO_CLK_DIV_3,
  222. TX_MACRO_CLK_DIV_4,
  223. TX_MACRO_CLK_DIV_6,
  224. TX_MACRO_CLK_DIV_8,
  225. TX_MACRO_CLK_DIV_16,
  226. };
  227. enum {
  228. MSM_DMIC,
  229. SWR_MIC,
  230. ANC_FB_TUNE1
  231. };
  232. struct tx_mute_work {
  233. struct tx_macro *tx;
  234. u8 decimator;
  235. struct delayed_work dwork;
  236. };
  237. struct hpf_work {
  238. struct tx_macro *tx;
  239. u8 decimator;
  240. u8 hpf_cut_off_freq;
  241. struct delayed_work dwork;
  242. };
  243. struct tx_macro {
  244. struct device *dev;
  245. struct snd_soc_component *component;
  246. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  247. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  248. unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
  249. unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
  250. int active_decimator[TX_MACRO_MAX_DAIS];
  251. struct regmap *regmap;
  252. struct clk *mclk;
  253. struct clk *npl;
  254. struct clk *macro;
  255. struct clk *dcodec;
  256. struct clk *fsgen;
  257. struct clk_hw hw;
  258. bool dec_active[NUM_DECIMATORS];
  259. int tx_mclk_users;
  260. u16 dmic_clk_div;
  261. bool bcs_enable;
  262. int dec_mode[NUM_DECIMATORS];
  263. struct lpass_macro *pds;
  264. bool bcs_clk_en;
  265. };
  266. #define to_tx_macro(_hw) container_of(_hw, struct tx_macro, hw)
  267. static const DECLARE_TLV_DB_SCALE(digital_gain, -8400, 100, -8400);
  268. static struct reg_default tx_defaults[] = {
  269. /* TX Macro */
  270. { CDC_TX_CLK_RST_CTRL_MCLK_CONTROL, 0x00 },
  271. { CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL, 0x00 },
  272. { CDC_TX_CLK_RST_CTRL_SWR_CONTROL, 0x00},
  273. { CDC_TX_TOP_CSR_TOP_CFG0, 0x00},
  274. { CDC_TX_TOP_CSR_ANC_CFG, 0x00},
  275. { CDC_TX_TOP_CSR_SWR_CTRL, 0x00},
  276. { CDC_TX_TOP_CSR_FREQ_MCLK, 0x00},
  277. { CDC_TX_TOP_CSR_DEBUG_BUS, 0x00},
  278. { CDC_TX_TOP_CSR_DEBUG_EN, 0x00},
  279. { CDC_TX_TOP_CSR_TX_I2S_CTL, 0x0C},
  280. { CDC_TX_TOP_CSR_I2S_CLK, 0x00},
  281. { CDC_TX_TOP_CSR_I2S_RESET, 0x00},
  282. { CDC_TX_TOP_CSR_SWR_DMIC0_CTL, 0x00},
  283. { CDC_TX_TOP_CSR_SWR_DMIC1_CTL, 0x00},
  284. { CDC_TX_TOP_CSR_SWR_DMIC2_CTL, 0x00},
  285. { CDC_TX_TOP_CSR_SWR_DMIC3_CTL, 0x00},
  286. { CDC_TX_TOP_CSR_SWR_AMIC0_CTL, 0x00},
  287. { CDC_TX_TOP_CSR_SWR_AMIC1_CTL, 0x00},
  288. { CDC_TX_INP_MUX_ADC_MUX0_CFG0, 0x00},
  289. { CDC_TX_INP_MUX_ADC_MUX0_CFG1, 0x00},
  290. { CDC_TX_INP_MUX_ADC_MUX1_CFG0, 0x00},
  291. { CDC_TX_INP_MUX_ADC_MUX1_CFG1, 0x00},
  292. { CDC_TX_INP_MUX_ADC_MUX2_CFG0, 0x00},
  293. { CDC_TX_INP_MUX_ADC_MUX2_CFG1, 0x00},
  294. { CDC_TX_INP_MUX_ADC_MUX3_CFG0, 0x00},
  295. { CDC_TX_INP_MUX_ADC_MUX3_CFG1, 0x00},
  296. { CDC_TX_INP_MUX_ADC_MUX4_CFG0, 0x00},
  297. { CDC_TX_INP_MUX_ADC_MUX4_CFG1, 0x00},
  298. { CDC_TX_INP_MUX_ADC_MUX5_CFG0, 0x00},
  299. { CDC_TX_INP_MUX_ADC_MUX5_CFG1, 0x00},
  300. { CDC_TX_INP_MUX_ADC_MUX6_CFG0, 0x00},
  301. { CDC_TX_INP_MUX_ADC_MUX6_CFG1, 0x00},
  302. { CDC_TX_INP_MUX_ADC_MUX7_CFG0, 0x00},
  303. { CDC_TX_INP_MUX_ADC_MUX7_CFG1, 0x00},
  304. { CDC_TX_ANC0_CLK_RESET_CTL, 0x00},
  305. { CDC_TX_ANC0_MODE_1_CTL, 0x00},
  306. { CDC_TX_ANC0_MODE_2_CTL, 0x00},
  307. { CDC_TX_ANC0_FF_SHIFT, 0x00},
  308. { CDC_TX_ANC0_FB_SHIFT, 0x00},
  309. { CDC_TX_ANC0_LPF_FF_A_CTL, 0x00},
  310. { CDC_TX_ANC0_LPF_FF_B_CTL, 0x00},
  311. { CDC_TX_ANC0_LPF_FB_CTL, 0x00},
  312. { CDC_TX_ANC0_SMLPF_CTL, 0x00},
  313. { CDC_TX_ANC0_DCFLT_SHIFT_CTL, 0x00},
  314. { CDC_TX_ANC0_IIR_ADAPT_CTL, 0x00},
  315. { CDC_TX_ANC0_IIR_COEFF_1_CTL, 0x00},
  316. { CDC_TX_ANC0_IIR_COEFF_2_CTL, 0x00},
  317. { CDC_TX_ANC0_FF_A_GAIN_CTL, 0x00},
  318. { CDC_TX_ANC0_FF_B_GAIN_CTL, 0x00},
  319. { CDC_TX_ANC0_FB_GAIN_CTL, 0x00},
  320. { CDC_TX0_TX_PATH_CTL, 0x04},
  321. { CDC_TX0_TX_PATH_CFG0, 0x10},
  322. { CDC_TX0_TX_PATH_CFG1, 0x0B},
  323. { CDC_TX0_TX_VOL_CTL, 0x00},
  324. { CDC_TX0_TX_PATH_SEC0, 0x00},
  325. { CDC_TX0_TX_PATH_SEC1, 0x00},
  326. { CDC_TX0_TX_PATH_SEC2, 0x01},
  327. { CDC_TX0_TX_PATH_SEC3, 0x3C},
  328. { CDC_TX0_TX_PATH_SEC4, 0x20},
  329. { CDC_TX0_TX_PATH_SEC5, 0x00},
  330. { CDC_TX0_TX_PATH_SEC6, 0x00},
  331. { CDC_TX0_TX_PATH_SEC7, 0x25},
  332. { CDC_TX1_TX_PATH_CTL, 0x04},
  333. { CDC_TX1_TX_PATH_CFG0, 0x10},
  334. { CDC_TX1_TX_PATH_CFG1, 0x0B},
  335. { CDC_TX1_TX_VOL_CTL, 0x00},
  336. { CDC_TX1_TX_PATH_SEC0, 0x00},
  337. { CDC_TX1_TX_PATH_SEC1, 0x00},
  338. { CDC_TX1_TX_PATH_SEC2, 0x01},
  339. { CDC_TX1_TX_PATH_SEC3, 0x3C},
  340. { CDC_TX1_TX_PATH_SEC4, 0x20},
  341. { CDC_TX1_TX_PATH_SEC5, 0x00},
  342. { CDC_TX1_TX_PATH_SEC6, 0x00},
  343. { CDC_TX2_TX_PATH_CTL, 0x04},
  344. { CDC_TX2_TX_PATH_CFG0, 0x10},
  345. { CDC_TX2_TX_PATH_CFG1, 0x0B},
  346. { CDC_TX2_TX_VOL_CTL, 0x00},
  347. { CDC_TX2_TX_PATH_SEC0, 0x00},
  348. { CDC_TX2_TX_PATH_SEC1, 0x00},
  349. { CDC_TX2_TX_PATH_SEC2, 0x01},
  350. { CDC_TX2_TX_PATH_SEC3, 0x3C},
  351. { CDC_TX2_TX_PATH_SEC4, 0x20},
  352. { CDC_TX2_TX_PATH_SEC5, 0x00},
  353. { CDC_TX2_TX_PATH_SEC6, 0x00},
  354. { CDC_TX3_TX_PATH_CTL, 0x04},
  355. { CDC_TX3_TX_PATH_CFG0, 0x10},
  356. { CDC_TX3_TX_PATH_CFG1, 0x0B},
  357. { CDC_TX3_TX_VOL_CTL, 0x00},
  358. { CDC_TX3_TX_PATH_SEC0, 0x00},
  359. { CDC_TX3_TX_PATH_SEC1, 0x00},
  360. { CDC_TX3_TX_PATH_SEC2, 0x01},
  361. { CDC_TX3_TX_PATH_SEC3, 0x3C},
  362. { CDC_TX3_TX_PATH_SEC4, 0x20},
  363. { CDC_TX3_TX_PATH_SEC5, 0x00},
  364. { CDC_TX3_TX_PATH_SEC6, 0x00},
  365. { CDC_TX4_TX_PATH_CTL, 0x04},
  366. { CDC_TX4_TX_PATH_CFG0, 0x10},
  367. { CDC_TX4_TX_PATH_CFG1, 0x0B},
  368. { CDC_TX4_TX_VOL_CTL, 0x00},
  369. { CDC_TX4_TX_PATH_SEC0, 0x00},
  370. { CDC_TX4_TX_PATH_SEC1, 0x00},
  371. { CDC_TX4_TX_PATH_SEC2, 0x01},
  372. { CDC_TX4_TX_PATH_SEC3, 0x3C},
  373. { CDC_TX4_TX_PATH_SEC4, 0x20},
  374. { CDC_TX4_TX_PATH_SEC5, 0x00},
  375. { CDC_TX4_TX_PATH_SEC6, 0x00},
  376. { CDC_TX5_TX_PATH_CTL, 0x04},
  377. { CDC_TX5_TX_PATH_CFG0, 0x10},
  378. { CDC_TX5_TX_PATH_CFG1, 0x0B},
  379. { CDC_TX5_TX_VOL_CTL, 0x00},
  380. { CDC_TX5_TX_PATH_SEC0, 0x00},
  381. { CDC_TX5_TX_PATH_SEC1, 0x00},
  382. { CDC_TX5_TX_PATH_SEC2, 0x01},
  383. { CDC_TX5_TX_PATH_SEC3, 0x3C},
  384. { CDC_TX5_TX_PATH_SEC4, 0x20},
  385. { CDC_TX5_TX_PATH_SEC5, 0x00},
  386. { CDC_TX5_TX_PATH_SEC6, 0x00},
  387. { CDC_TX6_TX_PATH_CTL, 0x04},
  388. { CDC_TX6_TX_PATH_CFG0, 0x10},
  389. { CDC_TX6_TX_PATH_CFG1, 0x0B},
  390. { CDC_TX6_TX_VOL_CTL, 0x00},
  391. { CDC_TX6_TX_PATH_SEC0, 0x00},
  392. { CDC_TX6_TX_PATH_SEC1, 0x00},
  393. { CDC_TX6_TX_PATH_SEC2, 0x01},
  394. { CDC_TX6_TX_PATH_SEC3, 0x3C},
  395. { CDC_TX6_TX_PATH_SEC4, 0x20},
  396. { CDC_TX6_TX_PATH_SEC5, 0x00},
  397. { CDC_TX6_TX_PATH_SEC6, 0x00},
  398. { CDC_TX7_TX_PATH_CTL, 0x04},
  399. { CDC_TX7_TX_PATH_CFG0, 0x10},
  400. { CDC_TX7_TX_PATH_CFG1, 0x0B},
  401. { CDC_TX7_TX_VOL_CTL, 0x00},
  402. { CDC_TX7_TX_PATH_SEC0, 0x00},
  403. { CDC_TX7_TX_PATH_SEC1, 0x00},
  404. { CDC_TX7_TX_PATH_SEC2, 0x01},
  405. { CDC_TX7_TX_PATH_SEC3, 0x3C},
  406. { CDC_TX7_TX_PATH_SEC4, 0x20},
  407. { CDC_TX7_TX_PATH_SEC5, 0x00},
  408. { CDC_TX7_TX_PATH_SEC6, 0x00},
  409. };
  410. static bool tx_is_volatile_register(struct device *dev, unsigned int reg)
  411. {
  412. /* Update volatile list for tx/tx macros */
  413. switch (reg) {
  414. case CDC_TX_TOP_CSR_SWR_DMIC0_CTL:
  415. case CDC_TX_TOP_CSR_SWR_DMIC1_CTL:
  416. case CDC_TX_TOP_CSR_SWR_DMIC2_CTL:
  417. case CDC_TX_TOP_CSR_SWR_DMIC3_CTL:
  418. return true;
  419. }
  420. return false;
  421. }
  422. static bool tx_is_rw_register(struct device *dev, unsigned int reg)
  423. {
  424. switch (reg) {
  425. case CDC_TX_CLK_RST_CTRL_MCLK_CONTROL:
  426. case CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL:
  427. case CDC_TX_CLK_RST_CTRL_SWR_CONTROL:
  428. case CDC_TX_TOP_CSR_TOP_CFG0:
  429. case CDC_TX_TOP_CSR_ANC_CFG:
  430. case CDC_TX_TOP_CSR_SWR_CTRL:
  431. case CDC_TX_TOP_CSR_FREQ_MCLK:
  432. case CDC_TX_TOP_CSR_DEBUG_BUS:
  433. case CDC_TX_TOP_CSR_DEBUG_EN:
  434. case CDC_TX_TOP_CSR_TX_I2S_CTL:
  435. case CDC_TX_TOP_CSR_I2S_CLK:
  436. case CDC_TX_TOP_CSR_I2S_RESET:
  437. case CDC_TX_TOP_CSR_SWR_DMIC0_CTL:
  438. case CDC_TX_TOP_CSR_SWR_DMIC1_CTL:
  439. case CDC_TX_TOP_CSR_SWR_DMIC2_CTL:
  440. case CDC_TX_TOP_CSR_SWR_DMIC3_CTL:
  441. case CDC_TX_TOP_CSR_SWR_AMIC0_CTL:
  442. case CDC_TX_TOP_CSR_SWR_AMIC1_CTL:
  443. case CDC_TX_ANC0_CLK_RESET_CTL:
  444. case CDC_TX_ANC0_MODE_1_CTL:
  445. case CDC_TX_ANC0_MODE_2_CTL:
  446. case CDC_TX_ANC0_FF_SHIFT:
  447. case CDC_TX_ANC0_FB_SHIFT:
  448. case CDC_TX_ANC0_LPF_FF_A_CTL:
  449. case CDC_TX_ANC0_LPF_FF_B_CTL:
  450. case CDC_TX_ANC0_LPF_FB_CTL:
  451. case CDC_TX_ANC0_SMLPF_CTL:
  452. case CDC_TX_ANC0_DCFLT_SHIFT_CTL:
  453. case CDC_TX_ANC0_IIR_ADAPT_CTL:
  454. case CDC_TX_ANC0_IIR_COEFF_1_CTL:
  455. case CDC_TX_ANC0_IIR_COEFF_2_CTL:
  456. case CDC_TX_ANC0_FF_A_GAIN_CTL:
  457. case CDC_TX_ANC0_FF_B_GAIN_CTL:
  458. case CDC_TX_ANC0_FB_GAIN_CTL:
  459. case CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  460. case CDC_TX_INP_MUX_ADC_MUX0_CFG1:
  461. case CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  462. case CDC_TX_INP_MUX_ADC_MUX1_CFG1:
  463. case CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  464. case CDC_TX_INP_MUX_ADC_MUX2_CFG1:
  465. case CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  466. case CDC_TX_INP_MUX_ADC_MUX3_CFG1:
  467. case CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  468. case CDC_TX_INP_MUX_ADC_MUX4_CFG1:
  469. case CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  470. case CDC_TX_INP_MUX_ADC_MUX5_CFG1:
  471. case CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  472. case CDC_TX_INP_MUX_ADC_MUX6_CFG1:
  473. case CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  474. case CDC_TX_INP_MUX_ADC_MUX7_CFG1:
  475. case CDC_TX0_TX_PATH_CTL:
  476. case CDC_TX0_TX_PATH_CFG0:
  477. case CDC_TX0_TX_PATH_CFG1:
  478. case CDC_TX0_TX_VOL_CTL:
  479. case CDC_TX0_TX_PATH_SEC0:
  480. case CDC_TX0_TX_PATH_SEC1:
  481. case CDC_TX0_TX_PATH_SEC2:
  482. case CDC_TX0_TX_PATH_SEC3:
  483. case CDC_TX0_TX_PATH_SEC4:
  484. case CDC_TX0_TX_PATH_SEC5:
  485. case CDC_TX0_TX_PATH_SEC6:
  486. case CDC_TX0_TX_PATH_SEC7:
  487. case CDC_TX1_TX_PATH_CTL:
  488. case CDC_TX1_TX_PATH_CFG0:
  489. case CDC_TX1_TX_PATH_CFG1:
  490. case CDC_TX1_TX_VOL_CTL:
  491. case CDC_TX1_TX_PATH_SEC0:
  492. case CDC_TX1_TX_PATH_SEC1:
  493. case CDC_TX1_TX_PATH_SEC2:
  494. case CDC_TX1_TX_PATH_SEC3:
  495. case CDC_TX1_TX_PATH_SEC4:
  496. case CDC_TX1_TX_PATH_SEC5:
  497. case CDC_TX1_TX_PATH_SEC6:
  498. case CDC_TX2_TX_PATH_CTL:
  499. case CDC_TX2_TX_PATH_CFG0:
  500. case CDC_TX2_TX_PATH_CFG1:
  501. case CDC_TX2_TX_VOL_CTL:
  502. case CDC_TX2_TX_PATH_SEC0:
  503. case CDC_TX2_TX_PATH_SEC1:
  504. case CDC_TX2_TX_PATH_SEC2:
  505. case CDC_TX2_TX_PATH_SEC3:
  506. case CDC_TX2_TX_PATH_SEC4:
  507. case CDC_TX2_TX_PATH_SEC5:
  508. case CDC_TX2_TX_PATH_SEC6:
  509. case CDC_TX3_TX_PATH_CTL:
  510. case CDC_TX3_TX_PATH_CFG0:
  511. case CDC_TX3_TX_PATH_CFG1:
  512. case CDC_TX3_TX_VOL_CTL:
  513. case CDC_TX3_TX_PATH_SEC0:
  514. case CDC_TX3_TX_PATH_SEC1:
  515. case CDC_TX3_TX_PATH_SEC2:
  516. case CDC_TX3_TX_PATH_SEC3:
  517. case CDC_TX3_TX_PATH_SEC4:
  518. case CDC_TX3_TX_PATH_SEC5:
  519. case CDC_TX3_TX_PATH_SEC6:
  520. case CDC_TX4_TX_PATH_CTL:
  521. case CDC_TX4_TX_PATH_CFG0:
  522. case CDC_TX4_TX_PATH_CFG1:
  523. case CDC_TX4_TX_VOL_CTL:
  524. case CDC_TX4_TX_PATH_SEC0:
  525. case CDC_TX4_TX_PATH_SEC1:
  526. case CDC_TX4_TX_PATH_SEC2:
  527. case CDC_TX4_TX_PATH_SEC3:
  528. case CDC_TX4_TX_PATH_SEC4:
  529. case CDC_TX4_TX_PATH_SEC5:
  530. case CDC_TX4_TX_PATH_SEC6:
  531. case CDC_TX5_TX_PATH_CTL:
  532. case CDC_TX5_TX_PATH_CFG0:
  533. case CDC_TX5_TX_PATH_CFG1:
  534. case CDC_TX5_TX_VOL_CTL:
  535. case CDC_TX5_TX_PATH_SEC0:
  536. case CDC_TX5_TX_PATH_SEC1:
  537. case CDC_TX5_TX_PATH_SEC2:
  538. case CDC_TX5_TX_PATH_SEC3:
  539. case CDC_TX5_TX_PATH_SEC4:
  540. case CDC_TX5_TX_PATH_SEC5:
  541. case CDC_TX5_TX_PATH_SEC6:
  542. case CDC_TX6_TX_PATH_CTL:
  543. case CDC_TX6_TX_PATH_CFG0:
  544. case CDC_TX6_TX_PATH_CFG1:
  545. case CDC_TX6_TX_VOL_CTL:
  546. case CDC_TX6_TX_PATH_SEC0:
  547. case CDC_TX6_TX_PATH_SEC1:
  548. case CDC_TX6_TX_PATH_SEC2:
  549. case CDC_TX6_TX_PATH_SEC3:
  550. case CDC_TX6_TX_PATH_SEC4:
  551. case CDC_TX6_TX_PATH_SEC5:
  552. case CDC_TX6_TX_PATH_SEC6:
  553. case CDC_TX7_TX_PATH_CTL:
  554. case CDC_TX7_TX_PATH_CFG0:
  555. case CDC_TX7_TX_PATH_CFG1:
  556. case CDC_TX7_TX_VOL_CTL:
  557. case CDC_TX7_TX_PATH_SEC0:
  558. case CDC_TX7_TX_PATH_SEC1:
  559. case CDC_TX7_TX_PATH_SEC2:
  560. case CDC_TX7_TX_PATH_SEC3:
  561. case CDC_TX7_TX_PATH_SEC4:
  562. case CDC_TX7_TX_PATH_SEC5:
  563. case CDC_TX7_TX_PATH_SEC6:
  564. return true;
  565. }
  566. return false;
  567. }
  568. static const struct regmap_config tx_regmap_config = {
  569. .name = "tx_macro",
  570. .reg_bits = 16,
  571. .val_bits = 32,
  572. .reg_stride = 4,
  573. .cache_type = REGCACHE_FLAT,
  574. .max_register = TX_MAX_OFFSET,
  575. .reg_defaults = tx_defaults,
  576. .num_reg_defaults = ARRAY_SIZE(tx_defaults),
  577. .writeable_reg = tx_is_rw_register,
  578. .volatile_reg = tx_is_volatile_register,
  579. .readable_reg = tx_is_rw_register,
  580. };
  581. static int tx_macro_mclk_enable(struct tx_macro *tx,
  582. bool mclk_enable)
  583. {
  584. struct regmap *regmap = tx->regmap;
  585. if (mclk_enable) {
  586. if (tx->tx_mclk_users == 0) {
  587. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  588. regmap_update_bits(regmap, CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
  589. regmap_update_bits(regmap, CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  590. CDC_TX_MCLK_EN_MASK,
  591. CDC_TX_MCLK_ENABLE);
  592. regmap_update_bits(regmap, CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  593. CDC_TX_FS_CNT_EN_MASK,
  594. CDC_TX_FS_CNT_ENABLE);
  595. regcache_mark_dirty(regmap);
  596. regcache_sync(regmap);
  597. }
  598. tx->tx_mclk_users++;
  599. } else {
  600. if (tx->tx_mclk_users <= 0) {
  601. dev_err(tx->dev, "clock already disabled\n");
  602. tx->tx_mclk_users = 0;
  603. goto exit;
  604. }
  605. tx->tx_mclk_users--;
  606. if (tx->tx_mclk_users == 0) {
  607. regmap_update_bits(regmap, CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  608. CDC_TX_FS_CNT_EN_MASK, 0x0);
  609. regmap_update_bits(regmap, CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  610. CDC_TX_MCLK_EN_MASK, 0x0);
  611. }
  612. }
  613. exit:
  614. return 0;
  615. }
  616. static bool is_amic_enabled(struct snd_soc_component *component, u8 decimator)
  617. {
  618. u16 adc_mux_reg, adc_reg, adc_n;
  619. adc_mux_reg = CDC_TX_INP_MUX_ADC_MUXn_CFG1(decimator);
  620. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  621. adc_reg = CDC_TX_INP_MUX_ADC_MUXn_CFG0(decimator);
  622. adc_n = snd_soc_component_read_field(component, adc_reg,
  623. CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK);
  624. if (adc_n < TX_ADC_MAX)
  625. return true;
  626. }
  627. return false;
  628. }
  629. static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  630. {
  631. struct delayed_work *hpf_delayed_work;
  632. struct hpf_work *hpf_work;
  633. struct tx_macro *tx;
  634. struct snd_soc_component *component;
  635. u16 dec_cfg_reg, hpf_gate_reg;
  636. u8 hpf_cut_off_freq;
  637. hpf_delayed_work = to_delayed_work(work);
  638. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  639. tx = hpf_work->tx;
  640. component = tx->component;
  641. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  642. dec_cfg_reg = CDC_TXn_TX_PATH_CFG0(hpf_work->decimator);
  643. hpf_gate_reg = CDC_TXn_TX_PATH_SEC2(hpf_work->decimator);
  644. if (is_amic_enabled(component, hpf_work->decimator)) {
  645. snd_soc_component_write_field(component,
  646. dec_cfg_reg,
  647. CDC_TXn_HPF_CUT_FREQ_MASK,
  648. hpf_cut_off_freq);
  649. snd_soc_component_update_bits(component, hpf_gate_reg,
  650. CDC_TXn_HPF_F_CHANGE_MASK |
  651. CDC_TXn_HPF_ZERO_GATE_MASK,
  652. 0x02);
  653. snd_soc_component_update_bits(component, hpf_gate_reg,
  654. CDC_TXn_HPF_F_CHANGE_MASK |
  655. CDC_TXn_HPF_ZERO_GATE_MASK,
  656. 0x01);
  657. } else {
  658. snd_soc_component_write_field(component, dec_cfg_reg,
  659. CDC_TXn_HPF_CUT_FREQ_MASK,
  660. hpf_cut_off_freq);
  661. snd_soc_component_write_field(component, hpf_gate_reg,
  662. CDC_TXn_HPF_F_CHANGE_MASK, 0x1);
  663. /* Minimum 1 clk cycle delay is required as per HW spec */
  664. usleep_range(1000, 1010);
  665. snd_soc_component_write_field(component, hpf_gate_reg,
  666. CDC_TXn_HPF_F_CHANGE_MASK, 0x0);
  667. }
  668. }
  669. static void tx_macro_mute_update_callback(struct work_struct *work)
  670. {
  671. struct tx_mute_work *tx_mute_dwork;
  672. struct snd_soc_component *component;
  673. struct tx_macro *tx;
  674. struct delayed_work *delayed_work;
  675. u8 decimator;
  676. delayed_work = to_delayed_work(work);
  677. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  678. tx = tx_mute_dwork->tx;
  679. component = tx->component;
  680. decimator = tx_mute_dwork->decimator;
  681. snd_soc_component_write_field(component, CDC_TXn_TX_PATH_CTL(decimator),
  682. CDC_TXn_PGA_MUTE_MASK, 0x0);
  683. }
  684. static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  685. struct snd_kcontrol *kcontrol, int event)
  686. {
  687. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  688. struct tx_macro *tx = snd_soc_component_get_drvdata(component);
  689. switch (event) {
  690. case SND_SOC_DAPM_PRE_PMU:
  691. tx_macro_mclk_enable(tx, true);
  692. break;
  693. case SND_SOC_DAPM_POST_PMD:
  694. tx_macro_mclk_enable(tx, false);
  695. break;
  696. default:
  697. break;
  698. }
  699. return 0;
  700. }
  701. static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  702. struct snd_ctl_elem_value *ucontrol)
  703. {
  704. struct snd_soc_dapm_widget *widget = snd_soc_dapm_kcontrol_widget(kcontrol);
  705. struct snd_soc_component *component = snd_soc_dapm_to_component(widget->dapm);
  706. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  707. unsigned int val, dmic;
  708. u16 mic_sel_reg;
  709. u16 dmic_clk_reg;
  710. struct tx_macro *tx = snd_soc_component_get_drvdata(component);
  711. val = ucontrol->value.enumerated.item[0];
  712. if (val >= e->items)
  713. return -EINVAL;
  714. switch (e->reg) {
  715. case CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  716. mic_sel_reg = CDC_TX0_TX_PATH_CFG0;
  717. break;
  718. case CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  719. mic_sel_reg = CDC_TX1_TX_PATH_CFG0;
  720. break;
  721. case CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  722. mic_sel_reg = CDC_TX2_TX_PATH_CFG0;
  723. break;
  724. case CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  725. mic_sel_reg = CDC_TX3_TX_PATH_CFG0;
  726. break;
  727. case CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  728. mic_sel_reg = CDC_TX4_TX_PATH_CFG0;
  729. break;
  730. case CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  731. mic_sel_reg = CDC_TX5_TX_PATH_CFG0;
  732. break;
  733. case CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  734. mic_sel_reg = CDC_TX6_TX_PATH_CFG0;
  735. break;
  736. case CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  737. mic_sel_reg = CDC_TX7_TX_PATH_CFG0;
  738. break;
  739. default:
  740. dev_err(component->dev, "Error in configuration!!\n");
  741. return -EINVAL;
  742. }
  743. if (val != 0) {
  744. if (val < 5) {
  745. snd_soc_component_write_field(component, mic_sel_reg,
  746. CDC_TXn_ADC_DMIC_SEL_MASK, 0);
  747. } else {
  748. snd_soc_component_write_field(component, mic_sel_reg,
  749. CDC_TXn_ADC_DMIC_SEL_MASK, 1);
  750. dmic = TX_ADC_TO_DMIC(val);
  751. dmic_clk_reg = CDC_TX_TOP_CSR_SWR_DMICn_CTL(dmic);
  752. snd_soc_component_write_field(component, dmic_clk_reg,
  753. CDC_TX_SWR_DMIC_CLK_SEL_MASK,
  754. tx->dmic_clk_div);
  755. }
  756. }
  757. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  758. }
  759. static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  760. struct snd_ctl_elem_value *ucontrol)
  761. {
  762. struct snd_soc_dapm_widget *widget = snd_soc_dapm_kcontrol_widget(kcontrol);
  763. struct snd_soc_component *component = snd_soc_dapm_to_component(widget->dapm);
  764. struct soc_mixer_control *mc = (struct soc_mixer_control *)kcontrol->private_value;
  765. u32 dai_id = widget->shift;
  766. u32 dec_id = mc->shift;
  767. struct tx_macro *tx = snd_soc_component_get_drvdata(component);
  768. if (test_bit(dec_id, &tx->active_ch_mask[dai_id]))
  769. ucontrol->value.integer.value[0] = 1;
  770. else
  771. ucontrol->value.integer.value[0] = 0;
  772. return 0;
  773. }
  774. static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  775. struct snd_ctl_elem_value *ucontrol)
  776. {
  777. struct snd_soc_dapm_widget *widget = snd_soc_dapm_kcontrol_widget(kcontrol);
  778. struct snd_soc_component *component = snd_soc_dapm_to_component(widget->dapm);
  779. struct snd_soc_dapm_update *update = NULL;
  780. struct soc_mixer_control *mc = (struct soc_mixer_control *)kcontrol->private_value;
  781. u32 dai_id = widget->shift;
  782. u32 dec_id = mc->shift;
  783. u32 enable = ucontrol->value.integer.value[0];
  784. struct tx_macro *tx = snd_soc_component_get_drvdata(component);
  785. if (enable) {
  786. if (tx->active_decimator[dai_id] == dec_id)
  787. return 0;
  788. set_bit(dec_id, &tx->active_ch_mask[dai_id]);
  789. tx->active_ch_cnt[dai_id]++;
  790. tx->active_decimator[dai_id] = dec_id;
  791. } else {
  792. if (tx->active_decimator[dai_id] == -1)
  793. return 0;
  794. tx->active_ch_cnt[dai_id]--;
  795. clear_bit(dec_id, &tx->active_ch_mask[dai_id]);
  796. tx->active_decimator[dai_id] = -1;
  797. }
  798. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  799. return 1;
  800. }
  801. static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  802. struct snd_kcontrol *kcontrol, int event)
  803. {
  804. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  805. u8 decimator;
  806. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg, tx_gain_ctl_reg;
  807. u8 hpf_cut_off_freq;
  808. int hpf_delay = TX_MACRO_DMIC_HPF_DELAY_MS;
  809. int unmute_delay = TX_MACRO_DMIC_UNMUTE_DELAY_MS;
  810. u16 adc_mux_reg, adc_reg, adc_n, dmic;
  811. u16 dmic_clk_reg;
  812. struct tx_macro *tx = snd_soc_component_get_drvdata(component);
  813. decimator = w->shift;
  814. tx_vol_ctl_reg = CDC_TXn_TX_PATH_CTL(decimator);
  815. hpf_gate_reg = CDC_TXn_TX_PATH_SEC2(decimator);
  816. dec_cfg_reg = CDC_TXn_TX_PATH_CFG0(decimator);
  817. tx_gain_ctl_reg = CDC_TXn_TX_VOL_CTL(decimator);
  818. switch (event) {
  819. case SND_SOC_DAPM_PRE_PMU:
  820. adc_mux_reg = CDC_TX_INP_MUX_ADC_MUXn_CFG1(decimator);
  821. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  822. adc_reg = CDC_TX_INP_MUX_ADC_MUXn_CFG0(decimator);
  823. adc_n = snd_soc_component_read(component, adc_reg) &
  824. CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  825. if (adc_n >= TX_ADC_MAX) {
  826. dmic = TX_ADC_TO_DMIC(adc_n);
  827. dmic_clk_reg = CDC_TX_TOP_CSR_SWR_DMICn_CTL(dmic);
  828. snd_soc_component_write_field(component, dmic_clk_reg,
  829. CDC_TX_SWR_DMIC_CLK_SEL_MASK,
  830. tx->dmic_clk_div);
  831. }
  832. }
  833. snd_soc_component_write_field(component, dec_cfg_reg,
  834. CDC_TXn_ADC_MODE_MASK,
  835. tx->dec_mode[decimator]);
  836. /* Enable TX PGA Mute */
  837. snd_soc_component_write_field(component, tx_vol_ctl_reg,
  838. CDC_TXn_PGA_MUTE_MASK, 0x1);
  839. break;
  840. case SND_SOC_DAPM_POST_PMU:
  841. snd_soc_component_write_field(component, tx_vol_ctl_reg,
  842. CDC_TXn_CLK_EN_MASK, 0x1);
  843. if (!is_amic_enabled(component, decimator)) {
  844. snd_soc_component_update_bits(component, hpf_gate_reg, 0x01, 0x00);
  845. /* Minimum 1 clk cycle delay is required as per HW spec */
  846. usleep_range(1000, 1010);
  847. }
  848. hpf_cut_off_freq = snd_soc_component_read_field(component, dec_cfg_reg,
  849. CDC_TXn_HPF_CUT_FREQ_MASK);
  850. tx->tx_hpf_work[decimator].hpf_cut_off_freq =
  851. hpf_cut_off_freq;
  852. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  853. snd_soc_component_write_field(component, dec_cfg_reg,
  854. CDC_TXn_HPF_CUT_FREQ_MASK,
  855. CF_MIN_3DB_150HZ);
  856. if (is_amic_enabled(component, decimator)) {
  857. hpf_delay = TX_MACRO_AMIC_HPF_DELAY_MS;
  858. unmute_delay = TX_MACRO_AMIC_UNMUTE_DELAY_MS;
  859. }
  860. /* schedule work queue to Remove Mute */
  861. queue_delayed_work(system_freezable_wq,
  862. &tx->tx_mute_dwork[decimator].dwork,
  863. msecs_to_jiffies(unmute_delay));
  864. if (tx->tx_hpf_work[decimator].hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  865. queue_delayed_work(system_freezable_wq,
  866. &tx->tx_hpf_work[decimator].dwork,
  867. msecs_to_jiffies(hpf_delay));
  868. snd_soc_component_update_bits(component, hpf_gate_reg,
  869. CDC_TXn_HPF_F_CHANGE_MASK |
  870. CDC_TXn_HPF_ZERO_GATE_MASK,
  871. 0x02);
  872. if (!is_amic_enabled(component, decimator))
  873. snd_soc_component_update_bits(component, hpf_gate_reg,
  874. CDC_TXn_HPF_F_CHANGE_MASK |
  875. CDC_TXn_HPF_ZERO_GATE_MASK,
  876. 0x00);
  877. snd_soc_component_update_bits(component, hpf_gate_reg,
  878. CDC_TXn_HPF_F_CHANGE_MASK |
  879. CDC_TXn_HPF_ZERO_GATE_MASK,
  880. 0x01);
  881. /*
  882. * 6ms delay is required as per HW spec
  883. */
  884. usleep_range(6000, 6010);
  885. }
  886. /* apply gain after decimator is enabled */
  887. snd_soc_component_write(component, tx_gain_ctl_reg,
  888. snd_soc_component_read(component,
  889. tx_gain_ctl_reg));
  890. if (tx->bcs_enable) {
  891. snd_soc_component_update_bits(component, dec_cfg_reg,
  892. 0x01, 0x01);
  893. tx->bcs_clk_en = true;
  894. }
  895. break;
  896. case SND_SOC_DAPM_PRE_PMD:
  897. hpf_cut_off_freq =
  898. tx->tx_hpf_work[decimator].hpf_cut_off_freq;
  899. snd_soc_component_write_field(component, tx_vol_ctl_reg,
  900. CDC_TXn_PGA_MUTE_MASK, 0x1);
  901. if (cancel_delayed_work_sync(
  902. &tx->tx_hpf_work[decimator].dwork)) {
  903. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  904. snd_soc_component_write_field(
  905. component, dec_cfg_reg,
  906. CDC_TXn_HPF_CUT_FREQ_MASK,
  907. hpf_cut_off_freq);
  908. if (is_amic_enabled(component, decimator))
  909. snd_soc_component_update_bits(component,
  910. hpf_gate_reg,
  911. CDC_TXn_HPF_F_CHANGE_MASK |
  912. CDC_TXn_HPF_ZERO_GATE_MASK,
  913. 0x02);
  914. else
  915. snd_soc_component_update_bits(component,
  916. hpf_gate_reg,
  917. CDC_TXn_HPF_F_CHANGE_MASK |
  918. CDC_TXn_HPF_ZERO_GATE_MASK,
  919. 0x03);
  920. /*
  921. * Minimum 1 clk cycle delay is required
  922. * as per HW spec
  923. */
  924. usleep_range(1000, 1010);
  925. snd_soc_component_update_bits(component, hpf_gate_reg,
  926. CDC_TXn_HPF_F_CHANGE_MASK |
  927. CDC_TXn_HPF_ZERO_GATE_MASK,
  928. 0x1);
  929. }
  930. }
  931. cancel_delayed_work_sync(&tx->tx_mute_dwork[decimator].dwork);
  932. break;
  933. case SND_SOC_DAPM_POST_PMD:
  934. snd_soc_component_write_field(component, tx_vol_ctl_reg,
  935. CDC_TXn_CLK_EN_MASK, 0x0);
  936. snd_soc_component_write_field(component, dec_cfg_reg,
  937. CDC_TXn_ADC_MODE_MASK, 0x0);
  938. snd_soc_component_write_field(component, tx_vol_ctl_reg,
  939. CDC_TXn_PGA_MUTE_MASK, 0x0);
  940. if (tx->bcs_enable) {
  941. snd_soc_component_write_field(component, dec_cfg_reg,
  942. CDC_TXn_PH_EN_MASK, 0x0);
  943. snd_soc_component_write_field(component,
  944. CDC_TX0_TX_PATH_SEC7,
  945. CDC_TX0_MBHC_CTL_EN_MASK,
  946. 0x0);
  947. tx->bcs_clk_en = false;
  948. }
  949. break;
  950. }
  951. return 0;
  952. }
  953. static int tx_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  954. struct snd_ctl_elem_value *ucontrol)
  955. {
  956. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  957. struct tx_macro *tx = snd_soc_component_get_drvdata(component);
  958. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  959. int path = e->shift_l;
  960. ucontrol->value.integer.value[0] = tx->dec_mode[path];
  961. return 0;
  962. }
  963. static int tx_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  964. struct snd_ctl_elem_value *ucontrol)
  965. {
  966. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  967. int value = ucontrol->value.integer.value[0];
  968. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  969. int path = e->shift_l;
  970. struct tx_macro *tx = snd_soc_component_get_drvdata(component);
  971. if (tx->dec_mode[path] == value)
  972. return 0;
  973. tx->dec_mode[path] = value;
  974. return 1;
  975. }
  976. static int tx_macro_get_bcs(struct snd_kcontrol *kcontrol,
  977. struct snd_ctl_elem_value *ucontrol)
  978. {
  979. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  980. struct tx_macro *tx = snd_soc_component_get_drvdata(component);
  981. ucontrol->value.integer.value[0] = tx->bcs_enable;
  982. return 0;
  983. }
  984. static int tx_macro_set_bcs(struct snd_kcontrol *kcontrol,
  985. struct snd_ctl_elem_value *ucontrol)
  986. {
  987. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  988. int value = ucontrol->value.integer.value[0];
  989. struct tx_macro *tx = snd_soc_component_get_drvdata(component);
  990. tx->bcs_enable = value;
  991. return 0;
  992. }
  993. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  994. struct snd_pcm_hw_params *params,
  995. struct snd_soc_dai *dai)
  996. {
  997. struct snd_soc_component *component = dai->component;
  998. u32 sample_rate;
  999. u8 decimator;
  1000. int tx_fs_rate;
  1001. struct tx_macro *tx = snd_soc_component_get_drvdata(component);
  1002. sample_rate = params_rate(params);
  1003. switch (sample_rate) {
  1004. case 8000:
  1005. tx_fs_rate = 0;
  1006. break;
  1007. case 16000:
  1008. tx_fs_rate = 1;
  1009. break;
  1010. case 32000:
  1011. tx_fs_rate = 3;
  1012. break;
  1013. case 48000:
  1014. tx_fs_rate = 4;
  1015. break;
  1016. case 96000:
  1017. tx_fs_rate = 5;
  1018. break;
  1019. case 192000:
  1020. tx_fs_rate = 6;
  1021. break;
  1022. case 384000:
  1023. tx_fs_rate = 7;
  1024. break;
  1025. default:
  1026. dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
  1027. __func__, params_rate(params));
  1028. return -EINVAL;
  1029. }
  1030. for_each_set_bit(decimator, &tx->active_ch_mask[dai->id], TX_MACRO_DEC_MAX)
  1031. snd_soc_component_update_bits(component, CDC_TXn_TX_PATH_CTL(decimator),
  1032. CDC_TXn_PCM_RATE_MASK,
  1033. tx_fs_rate);
  1034. return 0;
  1035. }
  1036. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  1037. unsigned int *tx_num, unsigned int *tx_slot,
  1038. unsigned int *rx_num, unsigned int *rx_slot)
  1039. {
  1040. struct snd_soc_component *component = dai->component;
  1041. struct tx_macro *tx = snd_soc_component_get_drvdata(component);
  1042. switch (dai->id) {
  1043. case TX_MACRO_AIF1_CAP:
  1044. case TX_MACRO_AIF2_CAP:
  1045. case TX_MACRO_AIF3_CAP:
  1046. *tx_slot = tx->active_ch_mask[dai->id];
  1047. *tx_num = tx->active_ch_cnt[dai->id];
  1048. break;
  1049. default:
  1050. break;
  1051. }
  1052. return 0;
  1053. }
  1054. static int tx_macro_digital_mute(struct snd_soc_dai *dai, int mute, int stream)
  1055. {
  1056. struct snd_soc_component *component = dai->component;
  1057. struct tx_macro *tx = snd_soc_component_get_drvdata(component);
  1058. u8 decimator;
  1059. /* active decimator not set yet */
  1060. if (tx->active_decimator[dai->id] == -1)
  1061. return 0;
  1062. decimator = tx->active_decimator[dai->id];
  1063. if (mute)
  1064. snd_soc_component_write_field(component,
  1065. CDC_TXn_TX_PATH_CTL(decimator),
  1066. CDC_TXn_PGA_MUTE_MASK, 0x1);
  1067. else
  1068. snd_soc_component_update_bits(component,
  1069. CDC_TXn_TX_PATH_CTL(decimator),
  1070. CDC_TXn_PGA_MUTE_MASK, 0x0);
  1071. return 0;
  1072. }
  1073. static const struct snd_soc_dai_ops tx_macro_dai_ops = {
  1074. .hw_params = tx_macro_hw_params,
  1075. .get_channel_map = tx_macro_get_channel_map,
  1076. .mute_stream = tx_macro_digital_mute,
  1077. };
  1078. static struct snd_soc_dai_driver tx_macro_dai[] = {
  1079. {
  1080. .name = "tx_macro_tx1",
  1081. .id = TX_MACRO_AIF1_CAP,
  1082. .capture = {
  1083. .stream_name = "TX_AIF1 Capture",
  1084. .rates = TX_MACRO_RATES,
  1085. .formats = TX_MACRO_FORMATS,
  1086. .rate_max = 192000,
  1087. .rate_min = 8000,
  1088. .channels_min = 1,
  1089. .channels_max = 8,
  1090. },
  1091. .ops = &tx_macro_dai_ops,
  1092. },
  1093. {
  1094. .name = "tx_macro_tx2",
  1095. .id = TX_MACRO_AIF2_CAP,
  1096. .capture = {
  1097. .stream_name = "TX_AIF2 Capture",
  1098. .rates = TX_MACRO_RATES,
  1099. .formats = TX_MACRO_FORMATS,
  1100. .rate_max = 192000,
  1101. .rate_min = 8000,
  1102. .channels_min = 1,
  1103. .channels_max = 8,
  1104. },
  1105. .ops = &tx_macro_dai_ops,
  1106. },
  1107. {
  1108. .name = "tx_macro_tx3",
  1109. .id = TX_MACRO_AIF3_CAP,
  1110. .capture = {
  1111. .stream_name = "TX_AIF3 Capture",
  1112. .rates = TX_MACRO_RATES,
  1113. .formats = TX_MACRO_FORMATS,
  1114. .rate_max = 192000,
  1115. .rate_min = 8000,
  1116. .channels_min = 1,
  1117. .channels_max = 8,
  1118. },
  1119. .ops = &tx_macro_dai_ops,
  1120. },
  1121. };
  1122. static const char * const adc_mux_text[] = {
  1123. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  1124. };
  1125. static SOC_ENUM_SINGLE_DECL(tx_dec0_enum, CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  1126. 0, adc_mux_text);
  1127. static SOC_ENUM_SINGLE_DECL(tx_dec1_enum, CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  1128. 0, adc_mux_text);
  1129. static SOC_ENUM_SINGLE_DECL(tx_dec2_enum, CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  1130. 0, adc_mux_text);
  1131. static SOC_ENUM_SINGLE_DECL(tx_dec3_enum, CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  1132. 0, adc_mux_text);
  1133. static SOC_ENUM_SINGLE_DECL(tx_dec4_enum, CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  1134. 0, adc_mux_text);
  1135. static SOC_ENUM_SINGLE_DECL(tx_dec5_enum, CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  1136. 0, adc_mux_text);
  1137. static SOC_ENUM_SINGLE_DECL(tx_dec6_enum, CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  1138. 0, adc_mux_text);
  1139. static SOC_ENUM_SINGLE_DECL(tx_dec7_enum, CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  1140. 0, adc_mux_text);
  1141. static const struct snd_kcontrol_new tx_dec0_mux = SOC_DAPM_ENUM("tx_dec0", tx_dec0_enum);
  1142. static const struct snd_kcontrol_new tx_dec1_mux = SOC_DAPM_ENUM("tx_dec1", tx_dec1_enum);
  1143. static const struct snd_kcontrol_new tx_dec2_mux = SOC_DAPM_ENUM("tx_dec2", tx_dec2_enum);
  1144. static const struct snd_kcontrol_new tx_dec3_mux = SOC_DAPM_ENUM("tx_dec3", tx_dec3_enum);
  1145. static const struct snd_kcontrol_new tx_dec4_mux = SOC_DAPM_ENUM("tx_dec4", tx_dec4_enum);
  1146. static const struct snd_kcontrol_new tx_dec5_mux = SOC_DAPM_ENUM("tx_dec5", tx_dec5_enum);
  1147. static const struct snd_kcontrol_new tx_dec6_mux = SOC_DAPM_ENUM("tx_dec6", tx_dec6_enum);
  1148. static const struct snd_kcontrol_new tx_dec7_mux = SOC_DAPM_ENUM("tx_dec7", tx_dec7_enum);
  1149. static const char * const smic_mux_text[] = {
  1150. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3", "SWR_DMIC0",
  1151. "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3", "SWR_DMIC4",
  1152. "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1153. };
  1154. static SOC_ENUM_SINGLE_DECL(tx_smic0_enum, CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1155. 0, smic_mux_text);
  1156. static SOC_ENUM_SINGLE_DECL(tx_smic1_enum, CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1157. 0, smic_mux_text);
  1158. static SOC_ENUM_SINGLE_DECL(tx_smic2_enum, CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1159. 0, smic_mux_text);
  1160. static SOC_ENUM_SINGLE_DECL(tx_smic3_enum, CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1161. 0, smic_mux_text);
  1162. static SOC_ENUM_SINGLE_DECL(tx_smic4_enum, CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1163. 0, smic_mux_text);
  1164. static SOC_ENUM_SINGLE_DECL(tx_smic5_enum, CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1165. 0, smic_mux_text);
  1166. static SOC_ENUM_SINGLE_DECL(tx_smic6_enum, CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1167. 0, smic_mux_text);
  1168. static SOC_ENUM_SINGLE_DECL(tx_smic7_enum, CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1169. 0, smic_mux_text);
  1170. static const struct snd_kcontrol_new tx_smic0_mux = SOC_DAPM_ENUM_EXT("tx_smic0", tx_smic0_enum,
  1171. snd_soc_dapm_get_enum_double, tx_macro_put_dec_enum);
  1172. static const struct snd_kcontrol_new tx_smic1_mux = SOC_DAPM_ENUM_EXT("tx_smic1", tx_smic1_enum,
  1173. snd_soc_dapm_get_enum_double, tx_macro_put_dec_enum);
  1174. static const struct snd_kcontrol_new tx_smic2_mux = SOC_DAPM_ENUM_EXT("tx_smic2", tx_smic2_enum,
  1175. snd_soc_dapm_get_enum_double, tx_macro_put_dec_enum);
  1176. static const struct snd_kcontrol_new tx_smic3_mux = SOC_DAPM_ENUM_EXT("tx_smic3", tx_smic3_enum,
  1177. snd_soc_dapm_get_enum_double, tx_macro_put_dec_enum);
  1178. static const struct snd_kcontrol_new tx_smic4_mux = SOC_DAPM_ENUM_EXT("tx_smic4", tx_smic4_enum,
  1179. snd_soc_dapm_get_enum_double, tx_macro_put_dec_enum);
  1180. static const struct snd_kcontrol_new tx_smic5_mux = SOC_DAPM_ENUM_EXT("tx_smic5", tx_smic5_enum,
  1181. snd_soc_dapm_get_enum_double, tx_macro_put_dec_enum);
  1182. static const struct snd_kcontrol_new tx_smic6_mux = SOC_DAPM_ENUM_EXT("tx_smic6", tx_smic6_enum,
  1183. snd_soc_dapm_get_enum_double, tx_macro_put_dec_enum);
  1184. static const struct snd_kcontrol_new tx_smic7_mux = SOC_DAPM_ENUM_EXT("tx_smic7", tx_smic7_enum,
  1185. snd_soc_dapm_get_enum_double, tx_macro_put_dec_enum);
  1186. static const char * const dec_mode_mux_text[] = {
  1187. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1188. };
  1189. static const struct soc_enum dec_mode_mux_enum[] = {
  1190. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(dec_mode_mux_text),
  1191. dec_mode_mux_text),
  1192. SOC_ENUM_SINGLE(SND_SOC_NOPM, 1, ARRAY_SIZE(dec_mode_mux_text),
  1193. dec_mode_mux_text),
  1194. SOC_ENUM_SINGLE(SND_SOC_NOPM, 2, ARRAY_SIZE(dec_mode_mux_text),
  1195. dec_mode_mux_text),
  1196. SOC_ENUM_SINGLE(SND_SOC_NOPM, 3, ARRAY_SIZE(dec_mode_mux_text),
  1197. dec_mode_mux_text),
  1198. SOC_ENUM_SINGLE(SND_SOC_NOPM, 4, ARRAY_SIZE(dec_mode_mux_text),
  1199. dec_mode_mux_text),
  1200. SOC_ENUM_SINGLE(SND_SOC_NOPM, 5, ARRAY_SIZE(dec_mode_mux_text),
  1201. dec_mode_mux_text),
  1202. SOC_ENUM_SINGLE(SND_SOC_NOPM, 6, ARRAY_SIZE(dec_mode_mux_text),
  1203. dec_mode_mux_text),
  1204. SOC_ENUM_SINGLE(SND_SOC_NOPM, 7, ARRAY_SIZE(dec_mode_mux_text),
  1205. dec_mode_mux_text),
  1206. };
  1207. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  1208. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1209. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1210. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1211. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1212. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1213. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1214. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1215. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1216. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1217. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1218. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1219. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1220. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1221. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1222. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1223. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1224. };
  1225. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  1226. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1227. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1228. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1229. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1230. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1231. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1232. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1233. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1234. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1235. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1236. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1237. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1238. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1239. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1240. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1241. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1242. };
  1243. static const struct snd_kcontrol_new tx_aif3_cap_mixer[] = {
  1244. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1245. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1246. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1247. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1248. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1249. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1250. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1251. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1252. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1253. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1254. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1255. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1256. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1257. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1258. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1259. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1260. };
  1261. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
  1262. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  1263. SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
  1264. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  1265. SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
  1266. SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
  1267. SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0),
  1268. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
  1269. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  1270. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
  1271. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  1272. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0,
  1273. tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
  1274. SND_SOC_DAPM_MUX("TX SMIC MUX0", SND_SOC_NOPM, 0, 0, &tx_smic0_mux),
  1275. SND_SOC_DAPM_MUX("TX SMIC MUX1", SND_SOC_NOPM, 0, 0, &tx_smic1_mux),
  1276. SND_SOC_DAPM_MUX("TX SMIC MUX2", SND_SOC_NOPM, 0, 0, &tx_smic2_mux),
  1277. SND_SOC_DAPM_MUX("TX SMIC MUX3", SND_SOC_NOPM, 0, 0, &tx_smic3_mux),
  1278. SND_SOC_DAPM_MUX("TX SMIC MUX4", SND_SOC_NOPM, 0, 0, &tx_smic4_mux),
  1279. SND_SOC_DAPM_MUX("TX SMIC MUX5", SND_SOC_NOPM, 0, 0, &tx_smic5_mux),
  1280. SND_SOC_DAPM_MUX("TX SMIC MUX6", SND_SOC_NOPM, 0, 0, &tx_smic6_mux),
  1281. SND_SOC_DAPM_MUX("TX SMIC MUX7", SND_SOC_NOPM, 0, 0, &tx_smic7_mux),
  1282. SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
  1283. SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
  1284. SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
  1285. SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
  1286. SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
  1287. SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
  1288. SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
  1289. SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
  1290. SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
  1291. SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
  1292. SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
  1293. SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
  1294. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1295. TX_MACRO_DEC0, 0,
  1296. &tx_dec0_mux, tx_macro_enable_dec,
  1297. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1298. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1299. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1300. TX_MACRO_DEC1, 0,
  1301. &tx_dec1_mux, tx_macro_enable_dec,
  1302. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1303. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1304. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1305. TX_MACRO_DEC2, 0,
  1306. &tx_dec2_mux, tx_macro_enable_dec,
  1307. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1308. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1309. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1310. TX_MACRO_DEC3, 0,
  1311. &tx_dec3_mux, tx_macro_enable_dec,
  1312. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1313. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1314. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1315. TX_MACRO_DEC4, 0,
  1316. &tx_dec4_mux, tx_macro_enable_dec,
  1317. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1318. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1319. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1320. TX_MACRO_DEC5, 0,
  1321. &tx_dec5_mux, tx_macro_enable_dec,
  1322. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1323. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1324. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1325. TX_MACRO_DEC6, 0,
  1326. &tx_dec6_mux, tx_macro_enable_dec,
  1327. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1328. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1329. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1330. TX_MACRO_DEC7, 0,
  1331. &tx_dec7_mux, tx_macro_enable_dec,
  1332. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1333. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1334. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1335. tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1336. SND_SOC_DAPM_SUPPLY_S("TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0, NULL, 0),
  1337. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1338. NULL, 0),
  1339. };
  1340. static const struct snd_soc_dapm_route tx_audio_map[] = {
  1341. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1342. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1343. {"TX_AIF3 CAP", NULL, "TX_MCLK"},
  1344. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1345. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1346. {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
  1347. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1348. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1349. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1350. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1351. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1352. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1353. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1354. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1355. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1356. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1357. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1358. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1359. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1360. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1361. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1362. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1363. {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1364. {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1365. {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1366. {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1367. {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1368. {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1369. {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1370. {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1371. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1372. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1373. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1374. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1375. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1376. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1377. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1378. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1379. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1380. {"TX SMIC MUX0", NULL, "TX_SWR_CLK"},
  1381. {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
  1382. {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
  1383. {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
  1384. {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
  1385. {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
  1386. {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
  1387. {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
  1388. {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
  1389. {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
  1390. {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
  1391. {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
  1392. {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
  1393. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1394. {"TX SMIC MUX1", NULL, "TX_SWR_CLK"},
  1395. {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
  1396. {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
  1397. {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
  1398. {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
  1399. {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
  1400. {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
  1401. {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
  1402. {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
  1403. {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
  1404. {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
  1405. {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
  1406. {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
  1407. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1408. {"TX SMIC MUX2", NULL, "TX_SWR_CLK"},
  1409. {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
  1410. {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
  1411. {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
  1412. {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
  1413. {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
  1414. {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
  1415. {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
  1416. {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
  1417. {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
  1418. {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
  1419. {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
  1420. {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
  1421. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1422. {"TX SMIC MUX3", NULL, "TX_SWR_CLK"},
  1423. {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
  1424. {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
  1425. {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
  1426. {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
  1427. {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
  1428. {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
  1429. {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
  1430. {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
  1431. {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
  1432. {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
  1433. {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
  1434. {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
  1435. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1436. {"TX SMIC MUX4", NULL, "TX_SWR_CLK"},
  1437. {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
  1438. {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
  1439. {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
  1440. {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
  1441. {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
  1442. {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
  1443. {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
  1444. {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
  1445. {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
  1446. {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
  1447. {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
  1448. {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
  1449. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1450. {"TX SMIC MUX5", NULL, "TX_SWR_CLK"},
  1451. {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
  1452. {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
  1453. {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
  1454. {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
  1455. {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
  1456. {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
  1457. {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
  1458. {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
  1459. {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
  1460. {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
  1461. {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
  1462. {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
  1463. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1464. {"TX SMIC MUX6", NULL, "TX_SWR_CLK"},
  1465. {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
  1466. {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
  1467. {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
  1468. {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
  1469. {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
  1470. {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
  1471. {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
  1472. {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
  1473. {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
  1474. {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
  1475. {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
  1476. {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
  1477. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1478. {"TX SMIC MUX7", NULL, "TX_SWR_CLK"},
  1479. {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
  1480. {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
  1481. {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
  1482. {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
  1483. {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
  1484. {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
  1485. {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
  1486. {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
  1487. {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
  1488. {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
  1489. {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
  1490. {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
  1491. };
  1492. static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
  1493. SOC_SINGLE_S8_TLV("TX_DEC0 Volume",
  1494. CDC_TX0_TX_VOL_CTL,
  1495. -84, 40, digital_gain),
  1496. SOC_SINGLE_S8_TLV("TX_DEC1 Volume",
  1497. CDC_TX1_TX_VOL_CTL,
  1498. -84, 40, digital_gain),
  1499. SOC_SINGLE_S8_TLV("TX_DEC2 Volume",
  1500. CDC_TX2_TX_VOL_CTL,
  1501. -84, 40, digital_gain),
  1502. SOC_SINGLE_S8_TLV("TX_DEC3 Volume",
  1503. CDC_TX3_TX_VOL_CTL,
  1504. -84, 40, digital_gain),
  1505. SOC_SINGLE_S8_TLV("TX_DEC4 Volume",
  1506. CDC_TX4_TX_VOL_CTL,
  1507. -84, 40, digital_gain),
  1508. SOC_SINGLE_S8_TLV("TX_DEC5 Volume",
  1509. CDC_TX5_TX_VOL_CTL,
  1510. -84, 40, digital_gain),
  1511. SOC_SINGLE_S8_TLV("TX_DEC6 Volume",
  1512. CDC_TX6_TX_VOL_CTL,
  1513. -84, 40, digital_gain),
  1514. SOC_SINGLE_S8_TLV("TX_DEC7 Volume",
  1515. CDC_TX7_TX_VOL_CTL,
  1516. -84, 40, digital_gain),
  1517. SOC_ENUM_EXT("DEC0 MODE", dec_mode_mux_enum[0],
  1518. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1519. SOC_ENUM_EXT("DEC1 MODE", dec_mode_mux_enum[1],
  1520. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1521. SOC_ENUM_EXT("DEC2 MODE", dec_mode_mux_enum[2],
  1522. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1523. SOC_ENUM_EXT("DEC3 MODE", dec_mode_mux_enum[3],
  1524. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1525. SOC_ENUM_EXT("DEC4 MODE", dec_mode_mux_enum[4],
  1526. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1527. SOC_ENUM_EXT("DEC5 MODE", dec_mode_mux_enum[5],
  1528. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1529. SOC_ENUM_EXT("DEC6 MODE", dec_mode_mux_enum[6],
  1530. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1531. SOC_ENUM_EXT("DEC7 MODE", dec_mode_mux_enum[7],
  1532. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1533. SOC_SINGLE_EXT("DEC0_BCS Switch", SND_SOC_NOPM, 0, 1, 0,
  1534. tx_macro_get_bcs, tx_macro_set_bcs),
  1535. };
  1536. static int tx_macro_component_probe(struct snd_soc_component *comp)
  1537. {
  1538. struct tx_macro *tx = snd_soc_component_get_drvdata(comp);
  1539. int i;
  1540. snd_soc_component_init_regmap(comp, tx->regmap);
  1541. for (i = 0; i < NUM_DECIMATORS; i++) {
  1542. tx->tx_hpf_work[i].tx = tx;
  1543. tx->tx_hpf_work[i].decimator = i;
  1544. INIT_DELAYED_WORK(&tx->tx_hpf_work[i].dwork,
  1545. tx_macro_tx_hpf_corner_freq_callback);
  1546. }
  1547. for (i = 0; i < NUM_DECIMATORS; i++) {
  1548. tx->tx_mute_dwork[i].tx = tx;
  1549. tx->tx_mute_dwork[i].decimator = i;
  1550. INIT_DELAYED_WORK(&tx->tx_mute_dwork[i].dwork,
  1551. tx_macro_mute_update_callback);
  1552. }
  1553. tx->component = comp;
  1554. snd_soc_component_update_bits(comp, CDC_TX0_TX_PATH_SEC7, 0x3F,
  1555. 0x0A);
  1556. /* Enable swr mic0 and mic1 clock */
  1557. snd_soc_component_update_bits(comp, CDC_TX_TOP_CSR_SWR_AMIC0_CTL, 0xFF, 0x00);
  1558. snd_soc_component_update_bits(comp, CDC_TX_TOP_CSR_SWR_AMIC1_CTL, 0xFF, 0x00);
  1559. return 0;
  1560. }
  1561. static int swclk_gate_enable(struct clk_hw *hw)
  1562. {
  1563. struct tx_macro *tx = to_tx_macro(hw);
  1564. struct regmap *regmap = tx->regmap;
  1565. int ret;
  1566. ret = clk_prepare_enable(tx->mclk);
  1567. if (ret) {
  1568. dev_err(tx->dev, "failed to enable mclk\n");
  1569. return ret;
  1570. }
  1571. tx_macro_mclk_enable(tx, true);
  1572. regmap_update_bits(regmap, CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1573. CDC_TX_SWR_RESET_MASK, CDC_TX_SWR_RESET_ENABLE);
  1574. regmap_update_bits(regmap, CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1575. CDC_TX_SWR_CLK_EN_MASK,
  1576. CDC_TX_SWR_CLK_ENABLE);
  1577. regmap_update_bits(regmap, CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1578. CDC_TX_SWR_RESET_MASK, 0x0);
  1579. return 0;
  1580. }
  1581. static void swclk_gate_disable(struct clk_hw *hw)
  1582. {
  1583. struct tx_macro *tx = to_tx_macro(hw);
  1584. struct regmap *regmap = tx->regmap;
  1585. regmap_update_bits(regmap, CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1586. CDC_TX_SWR_CLK_EN_MASK, 0x0);
  1587. tx_macro_mclk_enable(tx, false);
  1588. clk_disable_unprepare(tx->mclk);
  1589. }
  1590. static int swclk_gate_is_enabled(struct clk_hw *hw)
  1591. {
  1592. struct tx_macro *tx = to_tx_macro(hw);
  1593. int ret, val;
  1594. regmap_read(tx->regmap, CDC_TX_CLK_RST_CTRL_SWR_CONTROL, &val);
  1595. ret = val & BIT(0);
  1596. return ret;
  1597. }
  1598. static unsigned long swclk_recalc_rate(struct clk_hw *hw,
  1599. unsigned long parent_rate)
  1600. {
  1601. return parent_rate / 2;
  1602. }
  1603. static const struct clk_ops swclk_gate_ops = {
  1604. .prepare = swclk_gate_enable,
  1605. .unprepare = swclk_gate_disable,
  1606. .is_enabled = swclk_gate_is_enabled,
  1607. .recalc_rate = swclk_recalc_rate,
  1608. };
  1609. static int tx_macro_register_mclk_output(struct tx_macro *tx)
  1610. {
  1611. struct device *dev = tx->dev;
  1612. const char *parent_clk_name = NULL;
  1613. const char *clk_name = "lpass-tx-mclk";
  1614. struct clk_hw *hw;
  1615. struct clk_init_data init;
  1616. int ret;
  1617. parent_clk_name = __clk_get_name(tx->npl);
  1618. init.name = clk_name;
  1619. init.ops = &swclk_gate_ops;
  1620. init.flags = 0;
  1621. init.parent_names = &parent_clk_name;
  1622. init.num_parents = 1;
  1623. tx->hw.init = &init;
  1624. hw = &tx->hw;
  1625. ret = devm_clk_hw_register(dev, hw);
  1626. if (ret)
  1627. return ret;
  1628. return devm_of_clk_add_hw_provider(dev, of_clk_hw_simple_get, hw);
  1629. }
  1630. static const struct snd_soc_component_driver tx_macro_component_drv = {
  1631. .name = "RX-MACRO",
  1632. .probe = tx_macro_component_probe,
  1633. .controls = tx_macro_snd_controls,
  1634. .num_controls = ARRAY_SIZE(tx_macro_snd_controls),
  1635. .dapm_widgets = tx_macro_dapm_widgets,
  1636. .num_dapm_widgets = ARRAY_SIZE(tx_macro_dapm_widgets),
  1637. .dapm_routes = tx_audio_map,
  1638. .num_dapm_routes = ARRAY_SIZE(tx_audio_map),
  1639. };
  1640. static int tx_macro_probe(struct platform_device *pdev)
  1641. {
  1642. struct device *dev = &pdev->dev;
  1643. struct device_node *np = dev->of_node;
  1644. struct tx_macro *tx;
  1645. void __iomem *base;
  1646. int ret, reg;
  1647. tx = devm_kzalloc(dev, sizeof(*tx), GFP_KERNEL);
  1648. if (!tx)
  1649. return -ENOMEM;
  1650. tx->macro = devm_clk_get_optional(dev, "macro");
  1651. if (IS_ERR(tx->macro))
  1652. return PTR_ERR(tx->macro);
  1653. tx->dcodec = devm_clk_get_optional(dev, "dcodec");
  1654. if (IS_ERR(tx->dcodec))
  1655. return PTR_ERR(tx->dcodec);
  1656. tx->mclk = devm_clk_get(dev, "mclk");
  1657. if (IS_ERR(tx->mclk))
  1658. return PTR_ERR(tx->mclk);
  1659. tx->npl = devm_clk_get(dev, "npl");
  1660. if (IS_ERR(tx->npl))
  1661. return PTR_ERR(tx->npl);
  1662. tx->fsgen = devm_clk_get(dev, "fsgen");
  1663. if (IS_ERR(tx->fsgen))
  1664. return PTR_ERR(tx->fsgen);
  1665. tx->pds = lpass_macro_pds_init(dev);
  1666. if (IS_ERR(tx->pds))
  1667. return PTR_ERR(tx->pds);
  1668. base = devm_platform_ioremap_resource(pdev, 0);
  1669. if (IS_ERR(base)) {
  1670. ret = PTR_ERR(base);
  1671. goto err;
  1672. }
  1673. /* Update defaults for lpass sc7280 */
  1674. if (of_device_is_compatible(np, "qcom,sc7280-lpass-tx-macro")) {
  1675. for (reg = 0; reg < ARRAY_SIZE(tx_defaults); reg++) {
  1676. switch (tx_defaults[reg].reg) {
  1677. case CDC_TX_TOP_CSR_SWR_AMIC0_CTL:
  1678. case CDC_TX_TOP_CSR_SWR_AMIC1_CTL:
  1679. tx_defaults[reg].def = 0x0E;
  1680. break;
  1681. default:
  1682. break;
  1683. }
  1684. }
  1685. }
  1686. tx->regmap = devm_regmap_init_mmio(dev, base, &tx_regmap_config);
  1687. if (IS_ERR(tx->regmap)) {
  1688. ret = PTR_ERR(tx->regmap);
  1689. goto err;
  1690. }
  1691. dev_set_drvdata(dev, tx);
  1692. tx->dev = dev;
  1693. /* Set active_decimator default value */
  1694. tx->active_decimator[TX_MACRO_AIF1_CAP] = -1;
  1695. tx->active_decimator[TX_MACRO_AIF2_CAP] = -1;
  1696. tx->active_decimator[TX_MACRO_AIF3_CAP] = -1;
  1697. /* set MCLK and NPL rates */
  1698. clk_set_rate(tx->mclk, MCLK_FREQ);
  1699. clk_set_rate(tx->npl, MCLK_FREQ);
  1700. ret = clk_prepare_enable(tx->macro);
  1701. if (ret)
  1702. goto err;
  1703. ret = clk_prepare_enable(tx->dcodec);
  1704. if (ret)
  1705. goto err_dcodec;
  1706. ret = clk_prepare_enable(tx->mclk);
  1707. if (ret)
  1708. goto err_mclk;
  1709. ret = clk_prepare_enable(tx->npl);
  1710. if (ret)
  1711. goto err_npl;
  1712. ret = clk_prepare_enable(tx->fsgen);
  1713. if (ret)
  1714. goto err_fsgen;
  1715. ret = devm_snd_soc_register_component(dev, &tx_macro_component_drv,
  1716. tx_macro_dai,
  1717. ARRAY_SIZE(tx_macro_dai));
  1718. if (ret)
  1719. goto err_clkout;
  1720. pm_runtime_set_autosuspend_delay(dev, 3000);
  1721. pm_runtime_use_autosuspend(dev);
  1722. pm_runtime_mark_last_busy(dev);
  1723. pm_runtime_set_active(dev);
  1724. pm_runtime_enable(dev);
  1725. ret = tx_macro_register_mclk_output(tx);
  1726. if (ret)
  1727. goto err_clkout;
  1728. return 0;
  1729. err_clkout:
  1730. clk_disable_unprepare(tx->fsgen);
  1731. err_fsgen:
  1732. clk_disable_unprepare(tx->npl);
  1733. err_npl:
  1734. clk_disable_unprepare(tx->mclk);
  1735. err_mclk:
  1736. clk_disable_unprepare(tx->dcodec);
  1737. err_dcodec:
  1738. clk_disable_unprepare(tx->macro);
  1739. err:
  1740. lpass_macro_pds_exit(tx->pds);
  1741. return ret;
  1742. }
  1743. static int tx_macro_remove(struct platform_device *pdev)
  1744. {
  1745. struct tx_macro *tx = dev_get_drvdata(&pdev->dev);
  1746. clk_disable_unprepare(tx->macro);
  1747. clk_disable_unprepare(tx->dcodec);
  1748. clk_disable_unprepare(tx->mclk);
  1749. clk_disable_unprepare(tx->npl);
  1750. clk_disable_unprepare(tx->fsgen);
  1751. lpass_macro_pds_exit(tx->pds);
  1752. return 0;
  1753. }
  1754. static int __maybe_unused tx_macro_runtime_suspend(struct device *dev)
  1755. {
  1756. struct tx_macro *tx = dev_get_drvdata(dev);
  1757. regcache_cache_only(tx->regmap, true);
  1758. regcache_mark_dirty(tx->regmap);
  1759. clk_disable_unprepare(tx->fsgen);
  1760. clk_disable_unprepare(tx->npl);
  1761. clk_disable_unprepare(tx->mclk);
  1762. return 0;
  1763. }
  1764. static int __maybe_unused tx_macro_runtime_resume(struct device *dev)
  1765. {
  1766. struct tx_macro *tx = dev_get_drvdata(dev);
  1767. int ret;
  1768. ret = clk_prepare_enable(tx->mclk);
  1769. if (ret) {
  1770. dev_err(dev, "unable to prepare mclk\n");
  1771. return ret;
  1772. }
  1773. ret = clk_prepare_enable(tx->npl);
  1774. if (ret) {
  1775. dev_err(dev, "unable to prepare npl\n");
  1776. goto err_npl;
  1777. }
  1778. ret = clk_prepare_enable(tx->fsgen);
  1779. if (ret) {
  1780. dev_err(dev, "unable to prepare fsgen\n");
  1781. goto err_fsgen;
  1782. }
  1783. regcache_cache_only(tx->regmap, false);
  1784. regcache_sync(tx->regmap);
  1785. return 0;
  1786. err_fsgen:
  1787. clk_disable_unprepare(tx->npl);
  1788. err_npl:
  1789. clk_disable_unprepare(tx->mclk);
  1790. return ret;
  1791. }
  1792. static const struct dev_pm_ops tx_macro_pm_ops = {
  1793. SET_RUNTIME_PM_OPS(tx_macro_runtime_suspend, tx_macro_runtime_resume, NULL)
  1794. };
  1795. static const struct of_device_id tx_macro_dt_match[] = {
  1796. { .compatible = "qcom,sc7280-lpass-tx-macro" },
  1797. { .compatible = "qcom,sm8250-lpass-tx-macro" },
  1798. { .compatible = "qcom,sm8450-lpass-tx-macro" },
  1799. { .compatible = "qcom,sc8280xp-lpass-tx-macro" },
  1800. { }
  1801. };
  1802. MODULE_DEVICE_TABLE(of, tx_macro_dt_match);
  1803. static struct platform_driver tx_macro_driver = {
  1804. .driver = {
  1805. .name = "tx_macro",
  1806. .of_match_table = tx_macro_dt_match,
  1807. .suppress_bind_attrs = true,
  1808. .pm = &tx_macro_pm_ops,
  1809. },
  1810. .probe = tx_macro_probe,
  1811. .remove = tx_macro_remove,
  1812. };
  1813. module_platform_driver(tx_macro_driver);
  1814. MODULE_DESCRIPTION("TX macro driver");
  1815. MODULE_LICENSE("GPL");