cx2072x.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * ALSA SoC CX20721/CX20723 codec driver
  4. *
  5. * Copyright: (C) 2017 Conexant Systems, Inc.
  6. * Author: Simon Ho, <[email protected]>
  7. */
  8. #ifndef __CX2072X_H__
  9. #define __CX2072X_H__
  10. #define CX2072X_MCLK_PLL 1
  11. #define CX2072X_MCLK_EXTERNAL_PLL 1
  12. #define CX2072X_MCLK_INTERNAL_OSC 2
  13. /*#define CX2072X_RATES SNDRV_PCM_RATE_8000_192000*/
  14. #define CX2072X_RATES_DSP SNDRV_PCM_RATE_48000
  15. #define CX2072X_REG_MAX 0x8a3c
  16. #define CX2072X_VENDOR_ID 0x0200
  17. #define CX2072X_REVISION_ID 0x0208
  18. #define CX2072X_CURRENT_BCLK_FREQUENCY 0x00dc
  19. #define CX2072X_AFG_POWER_STATE 0x0414
  20. #define CX2072X_UM_RESPONSE 0x0420
  21. #define CX2072X_GPIO_DATA 0x0454
  22. #define CX2072X_GPIO_ENABLE 0x0458
  23. #define CX2072X_GPIO_DIRECTION 0x045c
  24. #define CX2072X_GPIO_WAKE 0x0460
  25. #define CX2072X_GPIO_UM_ENABLE 0x0464
  26. #define CX2072X_GPIO_STICKY_MASK 0x0468
  27. #define CX2072X_AFG_FUNCTION_RESET 0x07fc
  28. #define CX2072X_DAC1_CONVERTER_FORMAT 0x43c8
  29. #define CX2072X_DAC1_AMP_GAIN_RIGHT 0x41c0
  30. #define CX2072X_DAC1_AMP_GAIN_LEFT 0x41e0
  31. #define CX2072X_DAC1_POWER_STATE 0x4014
  32. #define CX2072X_DAC1_CONVERTER_STREAM_CHANNEL 0x4018
  33. #define CX2072X_DAC1_EAPD_ENABLE 0x4030
  34. #define CX2072X_DAC2_CONVERTER_FORMAT 0x47c8
  35. #define CX2072X_DAC2_AMP_GAIN_RIGHT 0x45c0
  36. #define CX2072X_DAC2_AMP_GAIN_LEFT 0x45e0
  37. #define CX2072X_DAC2_POWER_STATE 0x4414
  38. #define CX2072X_DAC2_CONVERTER_STREAM_CHANNEL 0x4418
  39. #define CX2072X_ADC1_CONVERTER_FORMAT 0x4fc8
  40. #define CX2072X_ADC1_AMP_GAIN_RIGHT_0 0x4d80
  41. #define CX2072X_ADC1_AMP_GAIN_LEFT_0 0x4da0
  42. #define CX2072X_ADC1_AMP_GAIN_RIGHT_1 0x4d84
  43. #define CX2072X_ADC1_AMP_GAIN_LEFT_1 0x4da4
  44. #define CX2072X_ADC1_AMP_GAIN_RIGHT_2 0x4d88
  45. #define CX2072X_ADC1_AMP_GAIN_LEFT_2 0x4da8
  46. #define CX2072X_ADC1_AMP_GAIN_RIGHT_3 0x4d8c
  47. #define CX2072X_ADC1_AMP_GAIN_LEFT_3 0x4dac
  48. #define CX2072X_ADC1_AMP_GAIN_RIGHT_4 0x4d90
  49. #define CX2072X_ADC1_AMP_GAIN_LEFT_4 0x4db0
  50. #define CX2072X_ADC1_AMP_GAIN_RIGHT_5 0x4d94
  51. #define CX2072X_ADC1_AMP_GAIN_LEFT_5 0x4db4
  52. #define CX2072X_ADC1_AMP_GAIN_RIGHT_6 0x4d98
  53. #define CX2072X_ADC1_AMP_GAIN_LEFT_6 0x4db8
  54. #define CX2072X_ADC1_CONNECTION_SELECT_CONTROL 0x4c04
  55. #define CX2072X_ADC1_POWER_STATE 0x4c14
  56. #define CX2072X_ADC1_CONVERTER_STREAM_CHANNEL 0x4c18
  57. #define CX2072X_ADC2_CONVERTER_FORMAT 0x53c8
  58. #define CX2072X_ADC2_AMP_GAIN_RIGHT_0 0x5180
  59. #define CX2072X_ADC2_AMP_GAIN_LEFT_0 0x51a0
  60. #define CX2072X_ADC2_AMP_GAIN_RIGHT_1 0x5184
  61. #define CX2072X_ADC2_AMP_GAIN_LEFT_1 0x51a4
  62. #define CX2072X_ADC2_AMP_GAIN_RIGHT_2 0x5188
  63. #define CX2072X_ADC2_AMP_GAIN_LEFT_2 0x51a8
  64. #define CX2072X_ADC2_CONNECTION_SELECT_CONTROL 0x5004
  65. #define CX2072X_ADC2_POWER_STATE 0x5014
  66. #define CX2072X_ADC2_CONVERTER_STREAM_CHANNEL 0x5018
  67. #define CX2072X_PORTA_CONNECTION_SELECT_CTRL 0x5804
  68. #define CX2072X_PORTA_POWER_STATE 0x5814
  69. #define CX2072X_PORTA_PIN_CTRL 0x581c
  70. #define CX2072X_PORTA_UNSOLICITED_RESPONSE 0x5820
  71. #define CX2072X_PORTA_PIN_SENSE 0x5824
  72. #define CX2072X_PORTA_EAPD_BTL 0x5830
  73. #define CX2072X_PORTB_POWER_STATE 0x6014
  74. #define CX2072X_PORTB_PIN_CTRL 0x601c
  75. #define CX2072X_PORTB_UNSOLICITED_RESPONSE 0x6020
  76. #define CX2072X_PORTB_PIN_SENSE 0x6024
  77. #define CX2072X_PORTB_EAPD_BTL 0x6030
  78. #define CX2072X_PORTB_GAIN_RIGHT 0x6180
  79. #define CX2072X_PORTB_GAIN_LEFT 0x61a0
  80. #define CX2072X_PORTC_POWER_STATE 0x6814
  81. #define CX2072X_PORTC_PIN_CTRL 0x681c
  82. #define CX2072X_PORTC_GAIN_RIGHT 0x6980
  83. #define CX2072X_PORTC_GAIN_LEFT 0x69a0
  84. #define CX2072X_PORTD_POWER_STATE 0x6414
  85. #define CX2072X_PORTD_PIN_CTRL 0x641c
  86. #define CX2072X_PORTD_UNSOLICITED_RESPONSE 0x6420
  87. #define CX2072X_PORTD_PIN_SENSE 0x6424
  88. #define CX2072X_PORTD_GAIN_RIGHT 0x6580
  89. #define CX2072X_PORTD_GAIN_LEFT 0x65a0
  90. #define CX2072X_PORTE_CONNECTION_SELECT_CTRL 0x7404
  91. #define CX2072X_PORTE_POWER_STATE 0x7414
  92. #define CX2072X_PORTE_PIN_CTRL 0x741c
  93. #define CX2072X_PORTE_UNSOLICITED_RESPONSE 0x7420
  94. #define CX2072X_PORTE_PIN_SENSE 0x7424
  95. #define CX2072X_PORTE_EAPD_BTL 0x7430
  96. #define CX2072X_PORTE_GAIN_RIGHT 0x7580
  97. #define CX2072X_PORTE_GAIN_LEFT 0x75a0
  98. #define CX2072X_PORTF_POWER_STATE 0x7814
  99. #define CX2072X_PORTF_PIN_CTRL 0x781c
  100. #define CX2072X_PORTF_UNSOLICITED_RESPONSE 0x7820
  101. #define CX2072X_PORTF_PIN_SENSE 0x7824
  102. #define CX2072X_PORTF_GAIN_RIGHT 0x7980
  103. #define CX2072X_PORTF_GAIN_LEFT 0x79a0
  104. #define CX2072X_PORTG_POWER_STATE 0x5c14
  105. #define CX2072X_PORTG_PIN_CTRL 0x5c1c
  106. #define CX2072X_PORTG_CONNECTION_SELECT_CTRL 0x5c04
  107. #define CX2072X_PORTG_EAPD_BTL 0x5c30
  108. #define CX2072X_PORTM_POWER_STATE 0x8814
  109. #define CX2072X_PORTM_PIN_CTRL 0x881c
  110. #define CX2072X_PORTM_CONNECTION_SELECT_CTRL 0x8804
  111. #define CX2072X_PORTM_EAPD_BTL 0x8830
  112. #define CX2072X_MIXER_POWER_STATE 0x5414
  113. #define CX2072X_MIXER_GAIN_RIGHT_0 0x5580
  114. #define CX2072X_MIXER_GAIN_LEFT_0 0x55a0
  115. #define CX2072X_MIXER_GAIN_RIGHT_1 0x5584
  116. #define CX2072X_MIXER_GAIN_LEFT_1 0x55a4
  117. #define CX2072X_EQ_ENABLE_BYPASS 0x6d00
  118. #define CX2072X_EQ_B0_COEFF 0x6d02
  119. #define CX2072X_EQ_B1_COEFF 0x6d04
  120. #define CX2072X_EQ_B2_COEFF 0x6d06
  121. #define CX2072X_EQ_A1_COEFF 0x6d08
  122. #define CX2072X_EQ_A2_COEFF 0x6d0a
  123. #define CX2072X_EQ_G_COEFF 0x6d0c
  124. #define CX2072X_EQ_BAND 0x6d0d
  125. #define CX2072X_SPKR_DRC_ENABLE_STEP 0x6d10
  126. #define CX2072X_SPKR_DRC_CONTROL 0x6d14
  127. #define CX2072X_SPKR_DRC_TEST 0x6d18
  128. #define CX2072X_DIGITAL_BIOS_TEST0 0x6d80
  129. #define CX2072X_DIGITAL_BIOS_TEST2 0x6d84
  130. #define CX2072X_I2SPCM_CONTROL1 0x6e00
  131. #define CX2072X_I2SPCM_CONTROL2 0x6e04
  132. #define CX2072X_I2SPCM_CONTROL3 0x6e08
  133. #define CX2072X_I2SPCM_CONTROL4 0x6e0c
  134. #define CX2072X_I2SPCM_CONTROL5 0x6e10
  135. #define CX2072X_I2SPCM_CONTROL6 0x6e18
  136. #define CX2072X_UM_INTERRUPT_CRTL_E 0x6e14
  137. #define CX2072X_CODEC_TEST2 0x7108
  138. #define CX2072X_CODEC_TEST9 0x7124
  139. #define CX2072X_CODEC_TESTXX 0x7290
  140. #define CX2072X_CODEC_TEST20 0x7310
  141. #define CX2072X_CODEC_TEST24 0x731c
  142. #define CX2072X_CODEC_TEST26 0x7328
  143. #define CX2072X_ANALOG_TEST3 0x718c
  144. #define CX2072X_ANALOG_TEST4 0x7190
  145. #define CX2072X_ANALOG_TEST5 0x7194
  146. #define CX2072X_ANALOG_TEST6 0x7198
  147. #define CX2072X_ANALOG_TEST7 0x719c
  148. #define CX2072X_ANALOG_TEST8 0x71a0
  149. #define CX2072X_ANALOG_TEST9 0x71a4
  150. #define CX2072X_ANALOG_TEST10 0x71a8
  151. #define CX2072X_ANALOG_TEST11 0x71ac
  152. #define CX2072X_ANALOG_TEST12 0x71b0
  153. #define CX2072X_ANALOG_TEST13 0x71b4
  154. #define CX2072X_DIGITAL_TEST0 0x7200
  155. #define CX2072X_DIGITAL_TEST1 0x7204
  156. #define CX2072X_DIGITAL_TEST11 0x722c
  157. #define CX2072X_DIGITAL_TEST12 0x7230
  158. #define CX2072X_DIGITAL_TEST15 0x723c
  159. #define CX2072X_DIGITAL_TEST16 0x7080
  160. #define CX2072X_DIGITAL_TEST17 0x7084
  161. #define CX2072X_DIGITAL_TEST18 0x7088
  162. #define CX2072X_DIGITAL_TEST19 0x708c
  163. #define CX2072X_DIGITAL_TEST20 0x7090
  164. /* not used in the current code, for future extensions (if any) */
  165. #define CX2072X_MAX_EQ_BAND 7
  166. #define CX2072X_MAX_EQ_COEFF 11
  167. #define CX2072X_MAX_DRC_REGS 9
  168. #define CX2072X_MIC_EQ_COEFF 10
  169. #define CX2072X_PLBK_EQ_BAND_NUM 7
  170. #define CX2072X_PLBK_EQ_COEF_LEN 11
  171. #define CX2072X_PLBK_DRC_PARM_LEN 9
  172. #define CX2072X_CLASSD_AMP_LEN 6
  173. /* DAI interface type */
  174. #define CX2072X_DAI_HIFI 1
  175. #define CX2072X_DAI_DSP 2
  176. #define CX2072X_DAI_DSP_PWM 3 /* 4 ch, including mic and AEC */
  177. enum cx2072x_reg_sample_size {
  178. CX2072X_SAMPLE_SIZE_8_BITS = 0,
  179. CX2072X_SAMPLE_SIZE_16_BITS = 1,
  180. CX2072X_SAMPLE_SIZE_24_BITS = 2,
  181. CX2072X_SAMPLE_SIZE_RESERVED = 3,
  182. };
  183. union cx2072x_reg_i2spcm_ctrl_reg1 {
  184. struct {
  185. u32 rx_data_one_line:1;
  186. u32 rx_ws_pol:1;
  187. u32 rx_ws_wid:7;
  188. u32 rx_frm_len:5;
  189. u32 rx_sa_size:2;
  190. u32 tx_data_one_line:1;
  191. u32 tx_ws_pol:1;
  192. u32 tx_ws_wid:7;
  193. u32 tx_frm_len:5;
  194. u32 tx_sa_size:2;
  195. } r;
  196. u32 ulval;
  197. };
  198. union cx2072x_reg_i2spcm_ctrl_reg2 {
  199. struct {
  200. u32 tx_en_ch1:1;
  201. u32 tx_en_ch2:1;
  202. u32 tx_en_ch3:1;
  203. u32 tx_en_ch4:1;
  204. u32 tx_en_ch5:1;
  205. u32 tx_en_ch6:1;
  206. u32 tx_slot_1:5;
  207. u32 tx_slot_2:5;
  208. u32 tx_slot_3:5;
  209. u32 tx_slot_4:5;
  210. u32 res:1;
  211. u32 tx_data_neg_bclk:1;
  212. u32 tx_master:1;
  213. u32 tx_tri_n:1;
  214. u32 tx_endian_sel:1;
  215. u32 tx_dstart_dly:1;
  216. } r;
  217. u32 ulval;
  218. };
  219. union cx2072x_reg_i2spcm_ctrl_reg3 {
  220. struct {
  221. u32 rx_en_ch1:1;
  222. u32 rx_en_ch2:1;
  223. u32 rx_en_ch3:1;
  224. u32 rx_en_ch4:1;
  225. u32 rx_en_ch5:1;
  226. u32 rx_en_ch6:1;
  227. u32 rx_slot_1:5;
  228. u32 rx_slot_2:5;
  229. u32 rx_slot_3:5;
  230. u32 rx_slot_4:5;
  231. u32 res:1;
  232. u32 rx_data_neg_bclk:1;
  233. u32 rx_master:1;
  234. u32 rx_tri_n:1;
  235. u32 rx_endian_sel:1;
  236. u32 rx_dstart_dly:1;
  237. } r;
  238. u32 ulval;
  239. };
  240. union cx2072x_reg_i2spcm_ctrl_reg4 {
  241. struct {
  242. u32 rx_mute:1;
  243. u32 tx_mute:1;
  244. u32 reserved:1;
  245. u32 dac_34_independent:1;
  246. u32 dac_bclk_lrck_share:1;
  247. u32 bclk_lrck_share_en:1;
  248. u32 reserved2:2;
  249. u32 rx_last_dac_ch_en:1;
  250. u32 rx_last_dac_ch:3;
  251. u32 tx_last_adc_ch_en:1;
  252. u32 tx_last_adc_ch:3;
  253. u32 rx_slot_5:5;
  254. u32 rx_slot_6:5;
  255. u32 reserved3:6;
  256. } r;
  257. u32 ulval;
  258. };
  259. union cx2072x_reg_i2spcm_ctrl_reg5 {
  260. struct {
  261. u32 tx_slot_5:5;
  262. u32 reserved:3;
  263. u32 tx_slot_6:5;
  264. u32 reserved2:3;
  265. u32 reserved3:8;
  266. u32 i2s_pcm_clk_div:7;
  267. u32 i2s_pcm_clk_div_chan_en:1;
  268. } r;
  269. u32 ulval;
  270. };
  271. union cx2072x_reg_i2spcm_ctrl_reg6 {
  272. struct {
  273. u32 reserved:5;
  274. u32 rx_pause_cycles:3;
  275. u32 rx_pause_start_pos:8;
  276. u32 reserved2:5;
  277. u32 tx_pause_cycles:3;
  278. u32 tx_pause_start_pos:8;
  279. } r;
  280. u32 ulval;
  281. };
  282. union cx2072x_reg_digital_bios_test2 {
  283. struct {
  284. u32 pull_down_eapd:2;
  285. u32 input_en_eapd_pad:1;
  286. u32 push_pull_mode:1;
  287. u32 eapd_pad_output_driver:2;
  288. u32 pll_source:1;
  289. u32 i2s_bclk_en:1;
  290. u32 i2s_bclk_invert:1;
  291. u32 pll_ref_clock:1;
  292. u32 class_d_shield_clk:1;
  293. u32 audio_pll_bypass_mode:1;
  294. u32 reserved:4;
  295. } r;
  296. u32 ulval;
  297. };
  298. #endif /* __CX2072X_H__ */