cx2072x.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // ALSA SoC CX20721/CX20723 codec driver
  4. //
  5. // Copyright: (C) 2017 Conexant Systems, Inc.
  6. // Author: Simon Ho, <[email protected]>
  7. //
  8. // TODO: add support for TDM mode.
  9. //
  10. #include <linux/acpi.h>
  11. #include <linux/clk.h>
  12. #include <linux/delay.h>
  13. #include <linux/gpio.h>
  14. #include <linux/init.h>
  15. #include <linux/i2c.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/pm.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/slab.h>
  22. #include <sound/core.h>
  23. #include <sound/initval.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/tlv.h>
  28. #include <sound/soc.h>
  29. #include <sound/soc-dapm.h>
  30. #include "cx2072x.h"
  31. #define PLL_OUT_HZ_48 (1024 * 3 * 48000)
  32. #define BITS_PER_SLOT 8
  33. /* codec private data */
  34. struct cx2072x_priv {
  35. struct regmap *regmap;
  36. struct clk *mclk;
  37. unsigned int mclk_rate;
  38. struct device *dev;
  39. struct snd_soc_component *codec;
  40. struct snd_soc_jack_gpio jack_gpio;
  41. struct mutex lock;
  42. unsigned int bclk_ratio;
  43. bool pll_changed;
  44. bool i2spcm_changed;
  45. int sample_size;
  46. int frame_size;
  47. int sample_rate;
  48. unsigned int dai_fmt;
  49. bool en_aec_ref;
  50. };
  51. /*
  52. * DAC/ADC Volume
  53. *
  54. * max : 74 : 0 dB
  55. * ( in 1 dB step )
  56. * min : 0 : -74 dB
  57. */
  58. static const DECLARE_TLV_DB_SCALE(adc_tlv, -7400, 100, 0);
  59. static const DECLARE_TLV_DB_SCALE(dac_tlv, -7400, 100, 0);
  60. static const DECLARE_TLV_DB_SCALE(boost_tlv, 0, 1200, 0);
  61. struct cx2072x_eq_ctrl {
  62. u8 ch;
  63. u8 band;
  64. };
  65. static const DECLARE_TLV_DB_RANGE(hpf_tlv,
  66. 0, 0, TLV_DB_SCALE_ITEM(120, 0, 0),
  67. 1, 63, TLV_DB_SCALE_ITEM(30, 30, 0)
  68. );
  69. /* Lookup table for PRE_DIV */
  70. static const struct {
  71. unsigned int mclk;
  72. unsigned int div;
  73. } mclk_pre_div[] = {
  74. { 6144000, 1 },
  75. { 12288000, 2 },
  76. { 19200000, 3 },
  77. { 26000000, 4 },
  78. { 28224000, 5 },
  79. { 36864000, 6 },
  80. { 36864000, 7 },
  81. { 48000000, 8 },
  82. { 49152000, 8 },
  83. };
  84. /*
  85. * cx2072x register cache.
  86. */
  87. static const struct reg_default cx2072x_reg_defaults[] = {
  88. { CX2072X_AFG_POWER_STATE, 0x00000003 },
  89. { CX2072X_UM_RESPONSE, 0x00000000 },
  90. { CX2072X_GPIO_DATA, 0x00000000 },
  91. { CX2072X_GPIO_ENABLE, 0x00000000 },
  92. { CX2072X_GPIO_DIRECTION, 0x00000000 },
  93. { CX2072X_GPIO_WAKE, 0x00000000 },
  94. { CX2072X_GPIO_UM_ENABLE, 0x00000000 },
  95. { CX2072X_GPIO_STICKY_MASK, 0x00000000 },
  96. { CX2072X_DAC1_CONVERTER_FORMAT, 0x00000031 },
  97. { CX2072X_DAC1_AMP_GAIN_RIGHT, 0x0000004a },
  98. { CX2072X_DAC1_AMP_GAIN_LEFT, 0x0000004a },
  99. { CX2072X_DAC1_POWER_STATE, 0x00000433 },
  100. { CX2072X_DAC1_CONVERTER_STREAM_CHANNEL, 0x00000000 },
  101. { CX2072X_DAC1_EAPD_ENABLE, 0x00000000 },
  102. { CX2072X_DAC2_CONVERTER_FORMAT, 0x00000031 },
  103. { CX2072X_DAC2_AMP_GAIN_RIGHT, 0x0000004a },
  104. { CX2072X_DAC2_AMP_GAIN_LEFT, 0x0000004a },
  105. { CX2072X_DAC2_POWER_STATE, 0x00000433 },
  106. { CX2072X_DAC2_CONVERTER_STREAM_CHANNEL, 0x00000000 },
  107. { CX2072X_ADC1_CONVERTER_FORMAT, 0x00000031 },
  108. { CX2072X_ADC1_AMP_GAIN_RIGHT_0, 0x0000004a },
  109. { CX2072X_ADC1_AMP_GAIN_LEFT_0, 0x0000004a },
  110. { CX2072X_ADC1_AMP_GAIN_RIGHT_1, 0x0000004a },
  111. { CX2072X_ADC1_AMP_GAIN_LEFT_1, 0x0000004a },
  112. { CX2072X_ADC1_AMP_GAIN_RIGHT_2, 0x0000004a },
  113. { CX2072X_ADC1_AMP_GAIN_LEFT_2, 0x0000004a },
  114. { CX2072X_ADC1_AMP_GAIN_RIGHT_3, 0x0000004a },
  115. { CX2072X_ADC1_AMP_GAIN_LEFT_3, 0x0000004a },
  116. { CX2072X_ADC1_AMP_GAIN_RIGHT_4, 0x0000004a },
  117. { CX2072X_ADC1_AMP_GAIN_LEFT_4, 0x0000004a },
  118. { CX2072X_ADC1_AMP_GAIN_RIGHT_5, 0x0000004a },
  119. { CX2072X_ADC1_AMP_GAIN_LEFT_5, 0x0000004a },
  120. { CX2072X_ADC1_AMP_GAIN_RIGHT_6, 0x0000004a },
  121. { CX2072X_ADC1_AMP_GAIN_LEFT_6, 0x0000004a },
  122. { CX2072X_ADC1_CONNECTION_SELECT_CONTROL, 0x00000000 },
  123. { CX2072X_ADC1_POWER_STATE, 0x00000433 },
  124. { CX2072X_ADC1_CONVERTER_STREAM_CHANNEL, 0x00000000 },
  125. { CX2072X_ADC2_CONVERTER_FORMAT, 0x00000031 },
  126. { CX2072X_ADC2_AMP_GAIN_RIGHT_0, 0x0000004a },
  127. { CX2072X_ADC2_AMP_GAIN_LEFT_0, 0x0000004a },
  128. { CX2072X_ADC2_AMP_GAIN_RIGHT_1, 0x0000004a },
  129. { CX2072X_ADC2_AMP_GAIN_LEFT_1, 0x0000004a },
  130. { CX2072X_ADC2_AMP_GAIN_RIGHT_2, 0x0000004a },
  131. { CX2072X_ADC2_AMP_GAIN_LEFT_2, 0x0000004a },
  132. { CX2072X_ADC2_CONNECTION_SELECT_CONTROL, 0x00000000 },
  133. { CX2072X_ADC2_POWER_STATE, 0x00000433 },
  134. { CX2072X_ADC2_CONVERTER_STREAM_CHANNEL, 0x00000000 },
  135. { CX2072X_PORTA_CONNECTION_SELECT_CTRL, 0x00000000 },
  136. { CX2072X_PORTA_POWER_STATE, 0x00000433 },
  137. { CX2072X_PORTA_PIN_CTRL, 0x000000c0 },
  138. { CX2072X_PORTA_UNSOLICITED_RESPONSE, 0x00000000 },
  139. { CX2072X_PORTA_PIN_SENSE, 0x00000000 },
  140. { CX2072X_PORTA_EAPD_BTL, 0x00000002 },
  141. { CX2072X_PORTB_POWER_STATE, 0x00000433 },
  142. { CX2072X_PORTB_PIN_CTRL, 0x00000000 },
  143. { CX2072X_PORTB_UNSOLICITED_RESPONSE, 0x00000000 },
  144. { CX2072X_PORTB_PIN_SENSE, 0x00000000 },
  145. { CX2072X_PORTB_EAPD_BTL, 0x00000002 },
  146. { CX2072X_PORTB_GAIN_RIGHT, 0x00000000 },
  147. { CX2072X_PORTB_GAIN_LEFT, 0x00000000 },
  148. { CX2072X_PORTC_POWER_STATE, 0x00000433 },
  149. { CX2072X_PORTC_PIN_CTRL, 0x00000000 },
  150. { CX2072X_PORTC_GAIN_RIGHT, 0x00000000 },
  151. { CX2072X_PORTC_GAIN_LEFT, 0x00000000 },
  152. { CX2072X_PORTD_POWER_STATE, 0x00000433 },
  153. { CX2072X_PORTD_PIN_CTRL, 0x00000020 },
  154. { CX2072X_PORTD_UNSOLICITED_RESPONSE, 0x00000000 },
  155. { CX2072X_PORTD_PIN_SENSE, 0x00000000 },
  156. { CX2072X_PORTD_GAIN_RIGHT, 0x00000000 },
  157. { CX2072X_PORTD_GAIN_LEFT, 0x00000000 },
  158. { CX2072X_PORTE_CONNECTION_SELECT_CTRL, 0x00000000 },
  159. { CX2072X_PORTE_POWER_STATE, 0x00000433 },
  160. { CX2072X_PORTE_PIN_CTRL, 0x00000040 },
  161. { CX2072X_PORTE_UNSOLICITED_RESPONSE, 0x00000000 },
  162. { CX2072X_PORTE_PIN_SENSE, 0x00000000 },
  163. { CX2072X_PORTE_EAPD_BTL, 0x00000002 },
  164. { CX2072X_PORTE_GAIN_RIGHT, 0x00000000 },
  165. { CX2072X_PORTE_GAIN_LEFT, 0x00000000 },
  166. { CX2072X_PORTF_POWER_STATE, 0x00000433 },
  167. { CX2072X_PORTF_PIN_CTRL, 0x00000000 },
  168. { CX2072X_PORTF_UNSOLICITED_RESPONSE, 0x00000000 },
  169. { CX2072X_PORTF_PIN_SENSE, 0x00000000 },
  170. { CX2072X_PORTF_GAIN_RIGHT, 0x00000000 },
  171. { CX2072X_PORTF_GAIN_LEFT, 0x00000000 },
  172. { CX2072X_PORTG_POWER_STATE, 0x00000433 },
  173. { CX2072X_PORTG_PIN_CTRL, 0x00000040 },
  174. { CX2072X_PORTG_CONNECTION_SELECT_CTRL, 0x00000000 },
  175. { CX2072X_PORTG_EAPD_BTL, 0x00000002 },
  176. { CX2072X_PORTM_POWER_STATE, 0x00000433 },
  177. { CX2072X_PORTM_PIN_CTRL, 0x00000000 },
  178. { CX2072X_PORTM_CONNECTION_SELECT_CTRL, 0x00000000 },
  179. { CX2072X_PORTM_EAPD_BTL, 0x00000002 },
  180. { CX2072X_MIXER_POWER_STATE, 0x00000433 },
  181. { CX2072X_MIXER_GAIN_RIGHT_0, 0x0000004a },
  182. { CX2072X_MIXER_GAIN_LEFT_0, 0x0000004a },
  183. { CX2072X_MIXER_GAIN_RIGHT_1, 0x0000004a },
  184. { CX2072X_MIXER_GAIN_LEFT_1, 0x0000004a },
  185. { CX2072X_SPKR_DRC_ENABLE_STEP, 0x040065a4 },
  186. { CX2072X_SPKR_DRC_CONTROL, 0x007b0024 },
  187. { CX2072X_SPKR_DRC_TEST, 0x00000000 },
  188. { CX2072X_DIGITAL_BIOS_TEST0, 0x001f008a },
  189. { CX2072X_DIGITAL_BIOS_TEST2, 0x00990026 },
  190. { CX2072X_I2SPCM_CONTROL1, 0x00010001 },
  191. { CX2072X_I2SPCM_CONTROL2, 0x00000000 },
  192. { CX2072X_I2SPCM_CONTROL3, 0x00000000 },
  193. { CX2072X_I2SPCM_CONTROL4, 0x00000000 },
  194. { CX2072X_I2SPCM_CONTROL5, 0x00000000 },
  195. { CX2072X_I2SPCM_CONTROL6, 0x00000000 },
  196. { CX2072X_UM_INTERRUPT_CRTL_E, 0x00000000 },
  197. { CX2072X_CODEC_TEST2, 0x00000000 },
  198. { CX2072X_CODEC_TEST9, 0x00000004 },
  199. { CX2072X_CODEC_TEST20, 0x00000600 },
  200. { CX2072X_CODEC_TEST26, 0x00000208 },
  201. { CX2072X_ANALOG_TEST4, 0x00000000 },
  202. { CX2072X_ANALOG_TEST5, 0x00000000 },
  203. { CX2072X_ANALOG_TEST6, 0x0000059a },
  204. { CX2072X_ANALOG_TEST7, 0x000000a7 },
  205. { CX2072X_ANALOG_TEST8, 0x00000017 },
  206. { CX2072X_ANALOG_TEST9, 0x00000000 },
  207. { CX2072X_ANALOG_TEST10, 0x00000285 },
  208. { CX2072X_ANALOG_TEST11, 0x00000000 },
  209. { CX2072X_ANALOG_TEST12, 0x00000000 },
  210. { CX2072X_ANALOG_TEST13, 0x00000000 },
  211. { CX2072X_DIGITAL_TEST1, 0x00000242 },
  212. { CX2072X_DIGITAL_TEST11, 0x00000000 },
  213. { CX2072X_DIGITAL_TEST12, 0x00000084 },
  214. { CX2072X_DIGITAL_TEST15, 0x00000077 },
  215. { CX2072X_DIGITAL_TEST16, 0x00000021 },
  216. { CX2072X_DIGITAL_TEST17, 0x00000018 },
  217. { CX2072X_DIGITAL_TEST18, 0x00000024 },
  218. { CX2072X_DIGITAL_TEST19, 0x00000001 },
  219. { CX2072X_DIGITAL_TEST20, 0x00000002 },
  220. };
  221. /*
  222. * register initialization
  223. */
  224. static const struct reg_sequence cx2072x_reg_init[] = {
  225. { CX2072X_ANALOG_TEST9, 0x080 }, /* DC offset Calibration */
  226. { CX2072X_CODEC_TEST26, 0x65f }, /* Disable the PA */
  227. { CX2072X_ANALOG_TEST10, 0x289 }, /* Set the speaker output gain */
  228. { CX2072X_CODEC_TEST20, 0xf05 },
  229. { CX2072X_CODEC_TESTXX, 0x380 },
  230. { CX2072X_CODEC_TEST26, 0xb90 },
  231. { CX2072X_CODEC_TEST9, 0x001 }, /* Enable 30 Hz High pass filter */
  232. { CX2072X_ANALOG_TEST3, 0x300 }, /* Disable PCBEEP pad */
  233. { CX2072X_CODEC_TEST24, 0x100 }, /* Disable SnM mode */
  234. { CX2072X_PORTD_PIN_CTRL, 0x020 }, /* Enable PortD input */
  235. { CX2072X_GPIO_ENABLE, 0x040 }, /* Enable GPIO7 pin for button */
  236. { CX2072X_GPIO_UM_ENABLE, 0x040 }, /* Enable UM for GPIO7 */
  237. { CX2072X_UM_RESPONSE, 0x080 }, /* Enable button response */
  238. { CX2072X_DIGITAL_TEST12, 0x0c4 }, /* Enable headset button */
  239. { CX2072X_DIGITAL_TEST0, 0x415 }, /* Power down class-D during idle */
  240. { CX2072X_I2SPCM_CONTROL2, 0x00f }, /* Enable I2S TX */
  241. { CX2072X_I2SPCM_CONTROL3, 0x00f }, /* Enable I2S RX */
  242. };
  243. static unsigned int cx2072x_register_size(unsigned int reg)
  244. {
  245. switch (reg) {
  246. case CX2072X_VENDOR_ID:
  247. case CX2072X_REVISION_ID:
  248. case CX2072X_PORTA_PIN_SENSE:
  249. case CX2072X_PORTB_PIN_SENSE:
  250. case CX2072X_PORTD_PIN_SENSE:
  251. case CX2072X_PORTE_PIN_SENSE:
  252. case CX2072X_PORTF_PIN_SENSE:
  253. case CX2072X_I2SPCM_CONTROL1:
  254. case CX2072X_I2SPCM_CONTROL2:
  255. case CX2072X_I2SPCM_CONTROL3:
  256. case CX2072X_I2SPCM_CONTROL4:
  257. case CX2072X_I2SPCM_CONTROL5:
  258. case CX2072X_I2SPCM_CONTROL6:
  259. case CX2072X_UM_INTERRUPT_CRTL_E:
  260. case CX2072X_EQ_G_COEFF:
  261. case CX2072X_SPKR_DRC_CONTROL:
  262. case CX2072X_SPKR_DRC_TEST:
  263. case CX2072X_DIGITAL_BIOS_TEST0:
  264. case CX2072X_DIGITAL_BIOS_TEST2:
  265. return 4;
  266. case CX2072X_EQ_ENABLE_BYPASS:
  267. case CX2072X_EQ_B0_COEFF:
  268. case CX2072X_EQ_B1_COEFF:
  269. case CX2072X_EQ_B2_COEFF:
  270. case CX2072X_EQ_A1_COEFF:
  271. case CX2072X_EQ_A2_COEFF:
  272. case CX2072X_DAC1_CONVERTER_FORMAT:
  273. case CX2072X_DAC2_CONVERTER_FORMAT:
  274. case CX2072X_ADC1_CONVERTER_FORMAT:
  275. case CX2072X_ADC2_CONVERTER_FORMAT:
  276. case CX2072X_CODEC_TEST2:
  277. case CX2072X_CODEC_TEST9:
  278. case CX2072X_CODEC_TEST20:
  279. case CX2072X_CODEC_TEST26:
  280. case CX2072X_ANALOG_TEST3:
  281. case CX2072X_ANALOG_TEST4:
  282. case CX2072X_ANALOG_TEST5:
  283. case CX2072X_ANALOG_TEST6:
  284. case CX2072X_ANALOG_TEST7:
  285. case CX2072X_ANALOG_TEST8:
  286. case CX2072X_ANALOG_TEST9:
  287. case CX2072X_ANALOG_TEST10:
  288. case CX2072X_ANALOG_TEST11:
  289. case CX2072X_ANALOG_TEST12:
  290. case CX2072X_ANALOG_TEST13:
  291. case CX2072X_DIGITAL_TEST0:
  292. case CX2072X_DIGITAL_TEST1:
  293. case CX2072X_DIGITAL_TEST11:
  294. case CX2072X_DIGITAL_TEST12:
  295. case CX2072X_DIGITAL_TEST15:
  296. case CX2072X_DIGITAL_TEST16:
  297. case CX2072X_DIGITAL_TEST17:
  298. case CX2072X_DIGITAL_TEST18:
  299. case CX2072X_DIGITAL_TEST19:
  300. case CX2072X_DIGITAL_TEST20:
  301. return 2;
  302. default:
  303. return 1;
  304. }
  305. }
  306. static bool cx2072x_readable_register(struct device *dev, unsigned int reg)
  307. {
  308. switch (reg) {
  309. case CX2072X_VENDOR_ID:
  310. case CX2072X_REVISION_ID:
  311. case CX2072X_CURRENT_BCLK_FREQUENCY:
  312. case CX2072X_AFG_POWER_STATE:
  313. case CX2072X_UM_RESPONSE:
  314. case CX2072X_GPIO_DATA:
  315. case CX2072X_GPIO_ENABLE:
  316. case CX2072X_GPIO_DIRECTION:
  317. case CX2072X_GPIO_WAKE:
  318. case CX2072X_GPIO_UM_ENABLE:
  319. case CX2072X_GPIO_STICKY_MASK:
  320. case CX2072X_DAC1_CONVERTER_FORMAT:
  321. case CX2072X_DAC1_AMP_GAIN_RIGHT:
  322. case CX2072X_DAC1_AMP_GAIN_LEFT:
  323. case CX2072X_DAC1_POWER_STATE:
  324. case CX2072X_DAC1_CONVERTER_STREAM_CHANNEL:
  325. case CX2072X_DAC1_EAPD_ENABLE:
  326. case CX2072X_DAC2_CONVERTER_FORMAT:
  327. case CX2072X_DAC2_AMP_GAIN_RIGHT:
  328. case CX2072X_DAC2_AMP_GAIN_LEFT:
  329. case CX2072X_DAC2_POWER_STATE:
  330. case CX2072X_DAC2_CONVERTER_STREAM_CHANNEL:
  331. case CX2072X_ADC1_CONVERTER_FORMAT:
  332. case CX2072X_ADC1_AMP_GAIN_RIGHT_0:
  333. case CX2072X_ADC1_AMP_GAIN_LEFT_0:
  334. case CX2072X_ADC1_AMP_GAIN_RIGHT_1:
  335. case CX2072X_ADC1_AMP_GAIN_LEFT_1:
  336. case CX2072X_ADC1_AMP_GAIN_RIGHT_2:
  337. case CX2072X_ADC1_AMP_GAIN_LEFT_2:
  338. case CX2072X_ADC1_AMP_GAIN_RIGHT_3:
  339. case CX2072X_ADC1_AMP_GAIN_LEFT_3:
  340. case CX2072X_ADC1_AMP_GAIN_RIGHT_4:
  341. case CX2072X_ADC1_AMP_GAIN_LEFT_4:
  342. case CX2072X_ADC1_AMP_GAIN_RIGHT_5:
  343. case CX2072X_ADC1_AMP_GAIN_LEFT_5:
  344. case CX2072X_ADC1_AMP_GAIN_RIGHT_6:
  345. case CX2072X_ADC1_AMP_GAIN_LEFT_6:
  346. case CX2072X_ADC1_CONNECTION_SELECT_CONTROL:
  347. case CX2072X_ADC1_POWER_STATE:
  348. case CX2072X_ADC1_CONVERTER_STREAM_CHANNEL:
  349. case CX2072X_ADC2_CONVERTER_FORMAT:
  350. case CX2072X_ADC2_AMP_GAIN_RIGHT_0:
  351. case CX2072X_ADC2_AMP_GAIN_LEFT_0:
  352. case CX2072X_ADC2_AMP_GAIN_RIGHT_1:
  353. case CX2072X_ADC2_AMP_GAIN_LEFT_1:
  354. case CX2072X_ADC2_AMP_GAIN_RIGHT_2:
  355. case CX2072X_ADC2_AMP_GAIN_LEFT_2:
  356. case CX2072X_ADC2_CONNECTION_SELECT_CONTROL:
  357. case CX2072X_ADC2_POWER_STATE:
  358. case CX2072X_ADC2_CONVERTER_STREAM_CHANNEL:
  359. case CX2072X_PORTA_CONNECTION_SELECT_CTRL:
  360. case CX2072X_PORTA_POWER_STATE:
  361. case CX2072X_PORTA_PIN_CTRL:
  362. case CX2072X_PORTA_UNSOLICITED_RESPONSE:
  363. case CX2072X_PORTA_PIN_SENSE:
  364. case CX2072X_PORTA_EAPD_BTL:
  365. case CX2072X_PORTB_POWER_STATE:
  366. case CX2072X_PORTB_PIN_CTRL:
  367. case CX2072X_PORTB_UNSOLICITED_RESPONSE:
  368. case CX2072X_PORTB_PIN_SENSE:
  369. case CX2072X_PORTB_EAPD_BTL:
  370. case CX2072X_PORTB_GAIN_RIGHT:
  371. case CX2072X_PORTB_GAIN_LEFT:
  372. case CX2072X_PORTC_POWER_STATE:
  373. case CX2072X_PORTC_PIN_CTRL:
  374. case CX2072X_PORTC_GAIN_RIGHT:
  375. case CX2072X_PORTC_GAIN_LEFT:
  376. case CX2072X_PORTD_POWER_STATE:
  377. case CX2072X_PORTD_PIN_CTRL:
  378. case CX2072X_PORTD_UNSOLICITED_RESPONSE:
  379. case CX2072X_PORTD_PIN_SENSE:
  380. case CX2072X_PORTD_GAIN_RIGHT:
  381. case CX2072X_PORTD_GAIN_LEFT:
  382. case CX2072X_PORTE_CONNECTION_SELECT_CTRL:
  383. case CX2072X_PORTE_POWER_STATE:
  384. case CX2072X_PORTE_PIN_CTRL:
  385. case CX2072X_PORTE_UNSOLICITED_RESPONSE:
  386. case CX2072X_PORTE_PIN_SENSE:
  387. case CX2072X_PORTE_EAPD_BTL:
  388. case CX2072X_PORTE_GAIN_RIGHT:
  389. case CX2072X_PORTE_GAIN_LEFT:
  390. case CX2072X_PORTF_POWER_STATE:
  391. case CX2072X_PORTF_PIN_CTRL:
  392. case CX2072X_PORTF_UNSOLICITED_RESPONSE:
  393. case CX2072X_PORTF_PIN_SENSE:
  394. case CX2072X_PORTF_GAIN_RIGHT:
  395. case CX2072X_PORTF_GAIN_LEFT:
  396. case CX2072X_PORTG_POWER_STATE:
  397. case CX2072X_PORTG_PIN_CTRL:
  398. case CX2072X_PORTG_CONNECTION_SELECT_CTRL:
  399. case CX2072X_PORTG_EAPD_BTL:
  400. case CX2072X_PORTM_POWER_STATE:
  401. case CX2072X_PORTM_PIN_CTRL:
  402. case CX2072X_PORTM_CONNECTION_SELECT_CTRL:
  403. case CX2072X_PORTM_EAPD_BTL:
  404. case CX2072X_MIXER_POWER_STATE:
  405. case CX2072X_MIXER_GAIN_RIGHT_0:
  406. case CX2072X_MIXER_GAIN_LEFT_0:
  407. case CX2072X_MIXER_GAIN_RIGHT_1:
  408. case CX2072X_MIXER_GAIN_LEFT_1:
  409. case CX2072X_EQ_ENABLE_BYPASS:
  410. case CX2072X_EQ_B0_COEFF:
  411. case CX2072X_EQ_B1_COEFF:
  412. case CX2072X_EQ_B2_COEFF:
  413. case CX2072X_EQ_A1_COEFF:
  414. case CX2072X_EQ_A2_COEFF:
  415. case CX2072X_EQ_G_COEFF:
  416. case CX2072X_SPKR_DRC_ENABLE_STEP:
  417. case CX2072X_SPKR_DRC_CONTROL:
  418. case CX2072X_SPKR_DRC_TEST:
  419. case CX2072X_DIGITAL_BIOS_TEST0:
  420. case CX2072X_DIGITAL_BIOS_TEST2:
  421. case CX2072X_I2SPCM_CONTROL1:
  422. case CX2072X_I2SPCM_CONTROL2:
  423. case CX2072X_I2SPCM_CONTROL3:
  424. case CX2072X_I2SPCM_CONTROL4:
  425. case CX2072X_I2SPCM_CONTROL5:
  426. case CX2072X_I2SPCM_CONTROL6:
  427. case CX2072X_UM_INTERRUPT_CRTL_E:
  428. case CX2072X_CODEC_TEST2:
  429. case CX2072X_CODEC_TEST9:
  430. case CX2072X_CODEC_TEST20:
  431. case CX2072X_CODEC_TEST26:
  432. case CX2072X_ANALOG_TEST4:
  433. case CX2072X_ANALOG_TEST5:
  434. case CX2072X_ANALOG_TEST6:
  435. case CX2072X_ANALOG_TEST7:
  436. case CX2072X_ANALOG_TEST8:
  437. case CX2072X_ANALOG_TEST9:
  438. case CX2072X_ANALOG_TEST10:
  439. case CX2072X_ANALOG_TEST11:
  440. case CX2072X_ANALOG_TEST12:
  441. case CX2072X_ANALOG_TEST13:
  442. case CX2072X_DIGITAL_TEST0:
  443. case CX2072X_DIGITAL_TEST1:
  444. case CX2072X_DIGITAL_TEST11:
  445. case CX2072X_DIGITAL_TEST12:
  446. case CX2072X_DIGITAL_TEST15:
  447. case CX2072X_DIGITAL_TEST16:
  448. case CX2072X_DIGITAL_TEST17:
  449. case CX2072X_DIGITAL_TEST18:
  450. case CX2072X_DIGITAL_TEST19:
  451. case CX2072X_DIGITAL_TEST20:
  452. return true;
  453. default:
  454. return false;
  455. }
  456. }
  457. static bool cx2072x_volatile_register(struct device *dev, unsigned int reg)
  458. {
  459. switch (reg) {
  460. case CX2072X_VENDOR_ID:
  461. case CX2072X_REVISION_ID:
  462. case CX2072X_UM_INTERRUPT_CRTL_E:
  463. case CX2072X_DIGITAL_TEST11:
  464. case CX2072X_PORTA_PIN_SENSE:
  465. case CX2072X_PORTB_PIN_SENSE:
  466. case CX2072X_PORTD_PIN_SENSE:
  467. case CX2072X_PORTE_PIN_SENSE:
  468. case CX2072X_PORTF_PIN_SENSE:
  469. case CX2072X_EQ_G_COEFF:
  470. case CX2072X_EQ_BAND:
  471. return true;
  472. default:
  473. return false;
  474. }
  475. }
  476. static int cx2072x_reg_raw_write(struct i2c_client *client,
  477. unsigned int reg,
  478. const void *val, size_t val_count)
  479. {
  480. struct device *dev = &client->dev;
  481. u8 buf[2 + CX2072X_MAX_EQ_COEFF];
  482. int ret;
  483. if (WARN_ON(val_count + 2 > sizeof(buf)))
  484. return -EINVAL;
  485. buf[0] = reg >> 8;
  486. buf[1] = reg & 0xff;
  487. memcpy(buf + 2, val, val_count);
  488. ret = i2c_master_send(client, buf, val_count + 2);
  489. if (ret != val_count + 2) {
  490. dev_err(dev, "I2C write failed, ret = %d\n", ret);
  491. return ret < 0 ? ret : -EIO;
  492. }
  493. return 0;
  494. }
  495. static int cx2072x_reg_write(void *context, unsigned int reg,
  496. unsigned int value)
  497. {
  498. __le32 raw_value;
  499. unsigned int size;
  500. size = cx2072x_register_size(reg);
  501. if (reg == CX2072X_UM_INTERRUPT_CRTL_E) {
  502. /* Update the MSB byte only */
  503. reg += 3;
  504. size = 1;
  505. value >>= 24;
  506. }
  507. raw_value = cpu_to_le32(value);
  508. return cx2072x_reg_raw_write(context, reg, &raw_value, size);
  509. }
  510. static int cx2072x_reg_read(void *context, unsigned int reg,
  511. unsigned int *value)
  512. {
  513. struct i2c_client *client = context;
  514. struct device *dev = &client->dev;
  515. __le32 recv_buf = 0;
  516. struct i2c_msg msgs[2];
  517. unsigned int size;
  518. u8 send_buf[2];
  519. int ret;
  520. size = cx2072x_register_size(reg);
  521. send_buf[0] = reg >> 8;
  522. send_buf[1] = reg & 0xff;
  523. msgs[0].addr = client->addr;
  524. msgs[0].len = sizeof(send_buf);
  525. msgs[0].buf = send_buf;
  526. msgs[0].flags = 0;
  527. msgs[1].addr = client->addr;
  528. msgs[1].len = size;
  529. msgs[1].buf = (u8 *)&recv_buf;
  530. msgs[1].flags = I2C_M_RD;
  531. ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
  532. if (ret != ARRAY_SIZE(msgs)) {
  533. dev_err(dev, "Failed to read register, ret = %d\n", ret);
  534. return ret < 0 ? ret : -EIO;
  535. }
  536. *value = le32_to_cpu(recv_buf);
  537. return 0;
  538. }
  539. /* get suggested pre_div valuce from mclk frequency */
  540. static unsigned int get_div_from_mclk(unsigned int mclk)
  541. {
  542. unsigned int div = 8;
  543. int i;
  544. for (i = 0; i < ARRAY_SIZE(mclk_pre_div); i++) {
  545. if (mclk <= mclk_pre_div[i].mclk) {
  546. div = mclk_pre_div[i].div;
  547. break;
  548. }
  549. }
  550. return div;
  551. }
  552. static int cx2072x_config_pll(struct cx2072x_priv *cx2072x)
  553. {
  554. struct device *dev = cx2072x->dev;
  555. unsigned int pre_div;
  556. unsigned int pre_div_val;
  557. unsigned int pll_input;
  558. unsigned int pll_output;
  559. unsigned int int_div;
  560. unsigned int frac_div;
  561. u64 frac_num;
  562. unsigned int frac;
  563. unsigned int sample_rate = cx2072x->sample_rate;
  564. int pt_sample_per_sync = 2;
  565. int pt_clock_per_sample = 96;
  566. switch (sample_rate) {
  567. case 48000:
  568. case 32000:
  569. case 24000:
  570. case 16000:
  571. break;
  572. case 96000:
  573. pt_sample_per_sync = 1;
  574. pt_clock_per_sample = 48;
  575. break;
  576. case 192000:
  577. pt_sample_per_sync = 0;
  578. pt_clock_per_sample = 24;
  579. break;
  580. default:
  581. dev_err(dev, "Unsupported sample rate %d\n", sample_rate);
  582. return -EINVAL;
  583. }
  584. /* Configure PLL settings */
  585. pre_div = get_div_from_mclk(cx2072x->mclk_rate);
  586. pll_input = cx2072x->mclk_rate / pre_div;
  587. pll_output = sample_rate * 3072;
  588. int_div = pll_output / pll_input;
  589. frac_div = pll_output - (int_div * pll_input);
  590. if (frac_div) {
  591. frac_div *= 1000;
  592. frac_div /= pll_input;
  593. frac_num = (u64)(4000 + frac_div) * ((1 << 20) - 4);
  594. do_div(frac_num, 7);
  595. frac = ((u32)frac_num + 499) / 1000;
  596. }
  597. pre_div_val = (pre_div - 1) * 2;
  598. regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST4,
  599. 0x40 | (pre_div_val << 8));
  600. if (frac_div == 0) {
  601. /* Int mode */
  602. regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST7, 0x100);
  603. } else {
  604. /* frac mode */
  605. regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST6,
  606. frac & 0xfff);
  607. regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST7,
  608. (u8)(frac >> 12));
  609. }
  610. int_div--;
  611. regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST8, int_div);
  612. /* configure PLL tracking */
  613. if (frac_div == 0) {
  614. /* disable PLL tracking */
  615. regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST16, 0x00);
  616. } else {
  617. /* configure and enable PLL tracking */
  618. regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST16,
  619. (pt_sample_per_sync << 4) & 0xf0);
  620. regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST17,
  621. pt_clock_per_sample);
  622. regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST18,
  623. pt_clock_per_sample * 3 / 2);
  624. regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST19, 0x01);
  625. regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST20, 0x02);
  626. regmap_update_bits(cx2072x->regmap, CX2072X_DIGITAL_TEST16,
  627. 0x01, 0x01);
  628. }
  629. return 0;
  630. }
  631. static int cx2072x_config_i2spcm(struct cx2072x_priv *cx2072x)
  632. {
  633. struct device *dev = cx2072x->dev;
  634. unsigned int bclk_rate = 0;
  635. int is_i2s = 0;
  636. int has_one_bit_delay = 0;
  637. int is_frame_inv = 0;
  638. int is_bclk_inv = 0;
  639. int pulse_len;
  640. int frame_len = cx2072x->frame_size;
  641. int sample_size = cx2072x->sample_size;
  642. int i2s_right_slot;
  643. int i2s_right_pause_interval = 0;
  644. int i2s_right_pause_pos;
  645. int is_big_endian = 1;
  646. u64 div;
  647. unsigned int mod;
  648. union cx2072x_reg_i2spcm_ctrl_reg1 reg1;
  649. union cx2072x_reg_i2spcm_ctrl_reg2 reg2;
  650. union cx2072x_reg_i2spcm_ctrl_reg3 reg3;
  651. union cx2072x_reg_i2spcm_ctrl_reg4 reg4;
  652. union cx2072x_reg_i2spcm_ctrl_reg5 reg5;
  653. union cx2072x_reg_i2spcm_ctrl_reg6 reg6;
  654. union cx2072x_reg_digital_bios_test2 regdbt2;
  655. const unsigned int fmt = cx2072x->dai_fmt;
  656. if (frame_len <= 0) {
  657. dev_err(dev, "Incorrect frame len %d\n", frame_len);
  658. return -EINVAL;
  659. }
  660. if (sample_size <= 0) {
  661. dev_err(dev, "Incorrect sample size %d\n", sample_size);
  662. return -EINVAL;
  663. }
  664. dev_dbg(dev, "config_i2spcm set_dai_fmt- %08x\n", fmt);
  665. regdbt2.ulval = 0xac;
  666. switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
  667. case SND_SOC_DAIFMT_CBP_CFP:
  668. reg2.r.tx_master = 1;
  669. reg3.r.rx_master = 1;
  670. break;
  671. case SND_SOC_DAIFMT_CBC_CFC:
  672. reg2.r.tx_master = 0;
  673. reg3.r.rx_master = 0;
  674. break;
  675. default:
  676. dev_err(dev, "Unsupported DAI clocking mode\n");
  677. return -EINVAL;
  678. }
  679. /* set format */
  680. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  681. case SND_SOC_DAIFMT_I2S:
  682. is_i2s = 1;
  683. has_one_bit_delay = 1;
  684. pulse_len = frame_len / 2;
  685. break;
  686. case SND_SOC_DAIFMT_RIGHT_J:
  687. is_i2s = 1;
  688. pulse_len = frame_len / 2;
  689. break;
  690. case SND_SOC_DAIFMT_LEFT_J:
  691. is_i2s = 1;
  692. pulse_len = frame_len / 2;
  693. break;
  694. default:
  695. dev_err(dev, "Unsupported DAI format\n");
  696. return -EINVAL;
  697. }
  698. /* clock inversion */
  699. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  700. case SND_SOC_DAIFMT_NB_NF:
  701. is_frame_inv = is_i2s;
  702. is_bclk_inv = is_i2s;
  703. break;
  704. case SND_SOC_DAIFMT_IB_IF:
  705. is_frame_inv = !is_i2s;
  706. is_bclk_inv = !is_i2s;
  707. break;
  708. case SND_SOC_DAIFMT_IB_NF:
  709. is_frame_inv = is_i2s;
  710. is_bclk_inv = !is_i2s;
  711. break;
  712. case SND_SOC_DAIFMT_NB_IF:
  713. is_frame_inv = !is_i2s;
  714. is_bclk_inv = is_i2s;
  715. break;
  716. default:
  717. dev_err(dev, "Unsupported DAI clock inversion\n");
  718. return -EINVAL;
  719. }
  720. reg1.r.rx_data_one_line = 1;
  721. reg1.r.tx_data_one_line = 1;
  722. if (is_i2s) {
  723. i2s_right_slot = (frame_len / 2) / BITS_PER_SLOT;
  724. i2s_right_pause_interval = (frame_len / 2) % BITS_PER_SLOT;
  725. i2s_right_pause_pos = i2s_right_slot * BITS_PER_SLOT;
  726. }
  727. reg1.r.rx_ws_pol = is_frame_inv;
  728. reg1.r.rx_ws_wid = pulse_len - 1;
  729. reg1.r.rx_frm_len = frame_len / BITS_PER_SLOT - 1;
  730. reg1.r.rx_sa_size = (sample_size / BITS_PER_SLOT) - 1;
  731. reg1.r.tx_ws_pol = reg1.r.rx_ws_pol;
  732. reg1.r.tx_ws_wid = pulse_len - 1;
  733. reg1.r.tx_frm_len = reg1.r.rx_frm_len;
  734. reg1.r.tx_sa_size = reg1.r.rx_sa_size;
  735. reg2.r.tx_endian_sel = !is_big_endian;
  736. reg2.r.tx_dstart_dly = has_one_bit_delay;
  737. if (cx2072x->en_aec_ref)
  738. reg2.r.tx_dstart_dly = 0;
  739. reg3.r.rx_endian_sel = !is_big_endian;
  740. reg3.r.rx_dstart_dly = has_one_bit_delay;
  741. reg4.ulval = 0;
  742. if (is_i2s) {
  743. reg2.r.tx_slot_1 = 0;
  744. reg2.r.tx_slot_2 = i2s_right_slot;
  745. reg3.r.rx_slot_1 = 0;
  746. if (cx2072x->en_aec_ref)
  747. reg3.r.rx_slot_2 = 0;
  748. else
  749. reg3.r.rx_slot_2 = i2s_right_slot;
  750. reg6.r.rx_pause_start_pos = i2s_right_pause_pos;
  751. reg6.r.rx_pause_cycles = i2s_right_pause_interval;
  752. reg6.r.tx_pause_start_pos = i2s_right_pause_pos;
  753. reg6.r.tx_pause_cycles = i2s_right_pause_interval;
  754. } else {
  755. dev_err(dev, "TDM mode is not implemented yet\n");
  756. return -EINVAL;
  757. }
  758. regdbt2.r.i2s_bclk_invert = is_bclk_inv;
  759. /* Configures the BCLK output */
  760. bclk_rate = cx2072x->sample_rate * frame_len;
  761. reg5.r.i2s_pcm_clk_div_chan_en = 0;
  762. /* Disables bclk output before setting new value */
  763. regmap_write(cx2072x->regmap, CX2072X_I2SPCM_CONTROL5, 0);
  764. if (reg2.r.tx_master) {
  765. /* Configures BCLK rate */
  766. div = PLL_OUT_HZ_48;
  767. mod = do_div(div, bclk_rate);
  768. if (mod) {
  769. dev_err(dev, "Unsupported BCLK %dHz\n", bclk_rate);
  770. return -EINVAL;
  771. }
  772. dev_dbg(dev, "enables BCLK %dHz output\n", bclk_rate);
  773. reg5.r.i2s_pcm_clk_div = (u32)div - 1;
  774. reg5.r.i2s_pcm_clk_div_chan_en = 1;
  775. }
  776. regmap_write(cx2072x->regmap, CX2072X_I2SPCM_CONTROL1, reg1.ulval);
  777. regmap_update_bits(cx2072x->regmap, CX2072X_I2SPCM_CONTROL2, 0xffffffc0,
  778. reg2.ulval);
  779. regmap_update_bits(cx2072x->regmap, CX2072X_I2SPCM_CONTROL3, 0xffffffc0,
  780. reg3.ulval);
  781. regmap_write(cx2072x->regmap, CX2072X_I2SPCM_CONTROL4, reg4.ulval);
  782. regmap_write(cx2072x->regmap, CX2072X_I2SPCM_CONTROL6, reg6.ulval);
  783. regmap_write(cx2072x->regmap, CX2072X_I2SPCM_CONTROL5, reg5.ulval);
  784. regmap_write(cx2072x->regmap, CX2072X_DIGITAL_BIOS_TEST2,
  785. regdbt2.ulval);
  786. return 0;
  787. }
  788. static int afg_power_ev(struct snd_soc_dapm_widget *w,
  789. struct snd_kcontrol *kcontrol, int event)
  790. {
  791. struct snd_soc_component *codec = snd_soc_dapm_to_component(w->dapm);
  792. struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
  793. switch (event) {
  794. case SND_SOC_DAPM_POST_PMU:
  795. regmap_update_bits(cx2072x->regmap, CX2072X_DIGITAL_BIOS_TEST0,
  796. 0x00, 0x10);
  797. break;
  798. case SND_SOC_DAPM_PRE_PMD:
  799. regmap_update_bits(cx2072x->regmap, CX2072X_DIGITAL_BIOS_TEST0,
  800. 0x10, 0x10);
  801. break;
  802. }
  803. return 0;
  804. }
  805. static const struct snd_kcontrol_new cx2072x_snd_controls[] = {
  806. SOC_DOUBLE_R_TLV("PortD Boost Volume", CX2072X_PORTD_GAIN_LEFT,
  807. CX2072X_PORTD_GAIN_RIGHT, 0, 3, 0, boost_tlv),
  808. SOC_DOUBLE_R_TLV("PortC Boost Volume", CX2072X_PORTC_GAIN_LEFT,
  809. CX2072X_PORTC_GAIN_RIGHT, 0, 3, 0, boost_tlv),
  810. SOC_DOUBLE_R_TLV("PortB Boost Volume", CX2072X_PORTB_GAIN_LEFT,
  811. CX2072X_PORTB_GAIN_RIGHT, 0, 3, 0, boost_tlv),
  812. SOC_DOUBLE_R_TLV("PortD ADC1 Volume", CX2072X_ADC1_AMP_GAIN_LEFT_1,
  813. CX2072X_ADC1_AMP_GAIN_RIGHT_1, 0, 0x4a, 0, adc_tlv),
  814. SOC_DOUBLE_R_TLV("PortC ADC1 Volume", CX2072X_ADC1_AMP_GAIN_LEFT_2,
  815. CX2072X_ADC1_AMP_GAIN_RIGHT_2, 0, 0x4a, 0, adc_tlv),
  816. SOC_DOUBLE_R_TLV("PortB ADC1 Volume", CX2072X_ADC1_AMP_GAIN_LEFT_0,
  817. CX2072X_ADC1_AMP_GAIN_RIGHT_0, 0, 0x4a, 0, adc_tlv),
  818. SOC_DOUBLE_R_TLV("DAC1 Volume", CX2072X_DAC1_AMP_GAIN_LEFT,
  819. CX2072X_DAC1_AMP_GAIN_RIGHT, 0, 0x4a, 0, dac_tlv),
  820. SOC_DOUBLE_R("DAC1 Switch", CX2072X_DAC1_AMP_GAIN_LEFT,
  821. CX2072X_DAC1_AMP_GAIN_RIGHT, 7, 1, 0),
  822. SOC_DOUBLE_R_TLV("DAC2 Volume", CX2072X_DAC2_AMP_GAIN_LEFT,
  823. CX2072X_DAC2_AMP_GAIN_RIGHT, 0, 0x4a, 0, dac_tlv),
  824. SOC_SINGLE_TLV("HPF Freq", CX2072X_CODEC_TEST9, 0, 0x3f, 0, hpf_tlv),
  825. SOC_DOUBLE("HPF Switch", CX2072X_CODEC_TEST9, 8, 9, 1, 1),
  826. SOC_SINGLE("PortA HP Amp Switch", CX2072X_PORTA_PIN_CTRL, 7, 1, 0),
  827. };
  828. static int cx2072x_hw_params(struct snd_pcm_substream *substream,
  829. struct snd_pcm_hw_params *params,
  830. struct snd_soc_dai *dai)
  831. {
  832. struct snd_soc_component *codec = dai->component;
  833. struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
  834. struct device *dev = codec->dev;
  835. const unsigned int sample_rate = params_rate(params);
  836. int sample_size, frame_size;
  837. /* Data sizes if not using TDM */
  838. sample_size = params_width(params);
  839. if (sample_size < 0)
  840. return sample_size;
  841. frame_size = snd_soc_params_to_frame_size(params);
  842. if (frame_size < 0)
  843. return frame_size;
  844. if (cx2072x->mclk_rate == 0) {
  845. dev_err(dev, "Master clock rate is not configured\n");
  846. return -EINVAL;
  847. }
  848. if (cx2072x->bclk_ratio)
  849. frame_size = cx2072x->bclk_ratio;
  850. switch (sample_rate) {
  851. case 48000:
  852. case 32000:
  853. case 24000:
  854. case 16000:
  855. case 96000:
  856. case 192000:
  857. break;
  858. default:
  859. dev_err(dev, "Unsupported sample rate %d\n", sample_rate);
  860. return -EINVAL;
  861. }
  862. dev_dbg(dev, "Sample size %d bits, frame = %d bits, rate = %d Hz\n",
  863. sample_size, frame_size, sample_rate);
  864. cx2072x->frame_size = frame_size;
  865. cx2072x->sample_size = sample_size;
  866. cx2072x->sample_rate = sample_rate;
  867. if (dai->id == CX2072X_DAI_DSP) {
  868. cx2072x->en_aec_ref = true;
  869. dev_dbg(cx2072x->dev, "enables aec reference\n");
  870. regmap_write(cx2072x->regmap,
  871. CX2072X_ADC1_CONNECTION_SELECT_CONTROL, 3);
  872. }
  873. if (cx2072x->pll_changed) {
  874. cx2072x_config_pll(cx2072x);
  875. cx2072x->pll_changed = false;
  876. }
  877. if (cx2072x->i2spcm_changed) {
  878. cx2072x_config_i2spcm(cx2072x);
  879. cx2072x->i2spcm_changed = false;
  880. }
  881. return 0;
  882. }
  883. static int cx2072x_set_dai_bclk_ratio(struct snd_soc_dai *dai,
  884. unsigned int ratio)
  885. {
  886. struct snd_soc_component *codec = dai->component;
  887. struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
  888. cx2072x->bclk_ratio = ratio;
  889. return 0;
  890. }
  891. static int cx2072x_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
  892. unsigned int freq, int dir)
  893. {
  894. struct snd_soc_component *codec = dai->component;
  895. struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
  896. if (clk_set_rate(cx2072x->mclk, freq)) {
  897. dev_err(codec->dev, "set clk rate failed\n");
  898. return -EINVAL;
  899. }
  900. cx2072x->mclk_rate = freq;
  901. return 0;
  902. }
  903. static int cx2072x_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  904. {
  905. struct snd_soc_component *codec = dai->component;
  906. struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
  907. struct device *dev = codec->dev;
  908. dev_dbg(dev, "set_dai_fmt- %08x\n", fmt);
  909. /* set master/slave */
  910. switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
  911. case SND_SOC_DAIFMT_CBP_CFP:
  912. case SND_SOC_DAIFMT_CBC_CFC:
  913. break;
  914. default:
  915. dev_err(dev, "Unsupported DAI master mode\n");
  916. return -EINVAL;
  917. }
  918. /* set format */
  919. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  920. case SND_SOC_DAIFMT_I2S:
  921. case SND_SOC_DAIFMT_RIGHT_J:
  922. case SND_SOC_DAIFMT_LEFT_J:
  923. break;
  924. default:
  925. dev_err(dev, "Unsupported DAI format\n");
  926. return -EINVAL;
  927. }
  928. /* clock inversion */
  929. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  930. case SND_SOC_DAIFMT_NB_NF:
  931. case SND_SOC_DAIFMT_IB_IF:
  932. case SND_SOC_DAIFMT_IB_NF:
  933. case SND_SOC_DAIFMT_NB_IF:
  934. break;
  935. default:
  936. dev_err(dev, "Unsupported DAI clock inversion\n");
  937. return -EINVAL;
  938. }
  939. cx2072x->dai_fmt = fmt;
  940. return 0;
  941. }
  942. static const struct snd_kcontrol_new portaouten_ctl =
  943. SOC_DAPM_SINGLE("Switch", CX2072X_PORTA_PIN_CTRL, 6, 1, 0);
  944. static const struct snd_kcontrol_new porteouten_ctl =
  945. SOC_DAPM_SINGLE("Switch", CX2072X_PORTE_PIN_CTRL, 6, 1, 0);
  946. static const struct snd_kcontrol_new portgouten_ctl =
  947. SOC_DAPM_SINGLE("Switch", CX2072X_PORTG_PIN_CTRL, 6, 1, 0);
  948. static const struct snd_kcontrol_new portmouten_ctl =
  949. SOC_DAPM_SINGLE("Switch", CX2072X_PORTM_PIN_CTRL, 6, 1, 0);
  950. static const struct snd_kcontrol_new portbinen_ctl =
  951. SOC_DAPM_SINGLE("Switch", CX2072X_PORTB_PIN_CTRL, 5, 1, 0);
  952. static const struct snd_kcontrol_new portcinen_ctl =
  953. SOC_DAPM_SINGLE("Switch", CX2072X_PORTC_PIN_CTRL, 5, 1, 0);
  954. static const struct snd_kcontrol_new portdinen_ctl =
  955. SOC_DAPM_SINGLE("Switch", CX2072X_PORTD_PIN_CTRL, 5, 1, 0);
  956. static const struct snd_kcontrol_new porteinen_ctl =
  957. SOC_DAPM_SINGLE("Switch", CX2072X_PORTE_PIN_CTRL, 5, 1, 0);
  958. static const struct snd_kcontrol_new i2sadc1l_ctl =
  959. SOC_DAPM_SINGLE("Switch", CX2072X_I2SPCM_CONTROL2, 0, 1, 0);
  960. static const struct snd_kcontrol_new i2sadc1r_ctl =
  961. SOC_DAPM_SINGLE("Switch", CX2072X_I2SPCM_CONTROL2, 1, 1, 0);
  962. static const struct snd_kcontrol_new i2sadc2l_ctl =
  963. SOC_DAPM_SINGLE("Switch", CX2072X_I2SPCM_CONTROL2, 2, 1, 0);
  964. static const struct snd_kcontrol_new i2sadc2r_ctl =
  965. SOC_DAPM_SINGLE("Switch", CX2072X_I2SPCM_CONTROL2, 3, 1, 0);
  966. static const struct snd_kcontrol_new i2sdac1l_ctl =
  967. SOC_DAPM_SINGLE("Switch", CX2072X_I2SPCM_CONTROL3, 0, 1, 0);
  968. static const struct snd_kcontrol_new i2sdac1r_ctl =
  969. SOC_DAPM_SINGLE("Switch", CX2072X_I2SPCM_CONTROL3, 1, 1, 0);
  970. static const struct snd_kcontrol_new i2sdac2l_ctl =
  971. SOC_DAPM_SINGLE("Switch", CX2072X_I2SPCM_CONTROL3, 2, 1, 0);
  972. static const struct snd_kcontrol_new i2sdac2r_ctl =
  973. SOC_DAPM_SINGLE("Switch", CX2072X_I2SPCM_CONTROL3, 3, 1, 0);
  974. static const char * const dac_enum_text[] = {
  975. "DAC1 Switch", "DAC2 Switch",
  976. };
  977. static const struct soc_enum porta_dac_enum =
  978. SOC_ENUM_SINGLE(CX2072X_PORTA_CONNECTION_SELECT_CTRL, 0, 2, dac_enum_text);
  979. static const struct snd_kcontrol_new porta_mux =
  980. SOC_DAPM_ENUM("PortA Mux", porta_dac_enum);
  981. static const struct soc_enum portg_dac_enum =
  982. SOC_ENUM_SINGLE(CX2072X_PORTG_CONNECTION_SELECT_CTRL, 0, 2, dac_enum_text);
  983. static const struct snd_kcontrol_new portg_mux =
  984. SOC_DAPM_ENUM("PortG Mux", portg_dac_enum);
  985. static const struct soc_enum porte_dac_enum =
  986. SOC_ENUM_SINGLE(CX2072X_PORTE_CONNECTION_SELECT_CTRL, 0, 2, dac_enum_text);
  987. static const struct snd_kcontrol_new porte_mux =
  988. SOC_DAPM_ENUM("PortE Mux", porte_dac_enum);
  989. static const struct soc_enum portm_dac_enum =
  990. SOC_ENUM_SINGLE(CX2072X_PORTM_CONNECTION_SELECT_CTRL, 0, 2, dac_enum_text);
  991. static const struct snd_kcontrol_new portm_mux =
  992. SOC_DAPM_ENUM("PortM Mux", portm_dac_enum);
  993. static const char * const adc1in_sel_text[] = {
  994. "PortB Switch", "PortD Switch", "PortC Switch", "Widget15 Switch",
  995. "PortE Switch", "PortF Switch", "PortH Switch"
  996. };
  997. static const struct soc_enum adc1in_sel_enum =
  998. SOC_ENUM_SINGLE(CX2072X_ADC1_CONNECTION_SELECT_CONTROL, 0, 7, adc1in_sel_text);
  999. static const struct snd_kcontrol_new adc1_mux =
  1000. SOC_DAPM_ENUM("ADC1 Mux", adc1in_sel_enum);
  1001. static const char * const adc2in_sel_text[] = {
  1002. "PortC Switch", "Widget15 Switch", "PortH Switch"
  1003. };
  1004. static const struct soc_enum adc2in_sel_enum =
  1005. SOC_ENUM_SINGLE(CX2072X_ADC2_CONNECTION_SELECT_CONTROL, 0, 3, adc2in_sel_text);
  1006. static const struct snd_kcontrol_new adc2_mux =
  1007. SOC_DAPM_ENUM("ADC2 Mux", adc2in_sel_enum);
  1008. static const struct snd_kcontrol_new wid15_mix[] = {
  1009. SOC_DAPM_SINGLE("DAC1L Switch", CX2072X_MIXER_GAIN_LEFT_0, 7, 1, 1),
  1010. SOC_DAPM_SINGLE("DAC1R Switch", CX2072X_MIXER_GAIN_RIGHT_0, 7, 1, 1),
  1011. SOC_DAPM_SINGLE("DAC2L Switch", CX2072X_MIXER_GAIN_LEFT_1, 7, 1, 1),
  1012. SOC_DAPM_SINGLE("DAC2R Switch", CX2072X_MIXER_GAIN_RIGHT_1, 7, 1, 1),
  1013. };
  1014. #define CX2072X_DAPM_SUPPLY_S(wname, wsubseq, wreg, wshift, wmask, won_val, \
  1015. woff_val, wevent, wflags) \
  1016. {.id = snd_soc_dapm_supply, .name = wname, .kcontrol_news = NULL, \
  1017. .num_kcontrols = 0, .reg = wreg, .shift = wshift, .mask = wmask, \
  1018. .on_val = won_val, .off_val = woff_val, \
  1019. .subseq = wsubseq, .event = wevent, .event_flags = wflags}
  1020. #define CX2072X_DAPM_SWITCH(wname, wreg, wshift, wmask, won_val, woff_val, \
  1021. wevent, wflags) \
  1022. {.id = snd_soc_dapm_switch, .name = wname, .kcontrol_news = NULL, \
  1023. .num_kcontrols = 0, .reg = wreg, .shift = wshift, .mask = wmask, \
  1024. .on_val = won_val, .off_val = woff_val, \
  1025. .event = wevent, .event_flags = wflags}
  1026. #define CX2072X_DAPM_SWITCH(wname, wreg, wshift, wmask, won_val, woff_val, \
  1027. wevent, wflags) \
  1028. {.id = snd_soc_dapm_switch, .name = wname, .kcontrol_news = NULL, \
  1029. .num_kcontrols = 0, .reg = wreg, .shift = wshift, .mask = wmask, \
  1030. .on_val = won_val, .off_val = woff_val, \
  1031. .event = wevent, .event_flags = wflags}
  1032. #define CX2072X_DAPM_REG_E(wid, wname, wreg, wshift, wmask, won_val, woff_val, \
  1033. wevent, wflags) \
  1034. {.id = wid, .name = wname, .kcontrol_news = NULL, .num_kcontrols = 0, \
  1035. .reg = wreg, .shift = wshift, .mask = wmask, \
  1036. .on_val = won_val, .off_val = woff_val, \
  1037. .event = wevent, .event_flags = wflags}
  1038. static const struct snd_soc_dapm_widget cx2072x_dapm_widgets[] = {
  1039. /*Playback*/
  1040. SND_SOC_DAPM_AIF_IN("In AIF", "Playback", 0, SND_SOC_NOPM, 0, 0),
  1041. SND_SOC_DAPM_SWITCH("I2S DAC1L", SND_SOC_NOPM, 0, 0, &i2sdac1l_ctl),
  1042. SND_SOC_DAPM_SWITCH("I2S DAC1R", SND_SOC_NOPM, 0, 0, &i2sdac1r_ctl),
  1043. SND_SOC_DAPM_SWITCH("I2S DAC2L", SND_SOC_NOPM, 0, 0, &i2sdac2l_ctl),
  1044. SND_SOC_DAPM_SWITCH("I2S DAC2R", SND_SOC_NOPM, 0, 0, &i2sdac2r_ctl),
  1045. SND_SOC_DAPM_REG(snd_soc_dapm_dac, "DAC1", CX2072X_DAC1_POWER_STATE,
  1046. 0, 0xfff, 0x00, 0x03),
  1047. SND_SOC_DAPM_REG(snd_soc_dapm_dac, "DAC2", CX2072X_DAC2_POWER_STATE,
  1048. 0, 0xfff, 0x00, 0x03),
  1049. SND_SOC_DAPM_MUX("PortA Mux", SND_SOC_NOPM, 0, 0, &porta_mux),
  1050. SND_SOC_DAPM_MUX("PortG Mux", SND_SOC_NOPM, 0, 0, &portg_mux),
  1051. SND_SOC_DAPM_MUX("PortE Mux", SND_SOC_NOPM, 0, 0, &porte_mux),
  1052. SND_SOC_DAPM_MUX("PortM Mux", SND_SOC_NOPM, 0, 0, &portm_mux),
  1053. SND_SOC_DAPM_REG(snd_soc_dapm_supply, "PortA Power",
  1054. CX2072X_PORTA_POWER_STATE, 0, 0xfff, 0x00, 0x03),
  1055. SND_SOC_DAPM_REG(snd_soc_dapm_supply, "PortM Power",
  1056. CX2072X_PORTM_POWER_STATE, 0, 0xfff, 0x00, 0x03),
  1057. SND_SOC_DAPM_REG(snd_soc_dapm_supply, "PortG Power",
  1058. CX2072X_PORTG_POWER_STATE, 0, 0xfff, 0x00, 0x03),
  1059. CX2072X_DAPM_SUPPLY_S("AFG Power", 0, CX2072X_AFG_POWER_STATE,
  1060. 0, 0xfff, 0x00, 0x03, afg_power_ev,
  1061. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1062. SND_SOC_DAPM_SWITCH("PortA Out En", SND_SOC_NOPM, 0, 0,
  1063. &portaouten_ctl),
  1064. SND_SOC_DAPM_SWITCH("PortE Out En", SND_SOC_NOPM, 0, 0,
  1065. &porteouten_ctl),
  1066. SND_SOC_DAPM_SWITCH("PortG Out En", SND_SOC_NOPM, 0, 0,
  1067. &portgouten_ctl),
  1068. SND_SOC_DAPM_SWITCH("PortM Out En", SND_SOC_NOPM, 0, 0,
  1069. &portmouten_ctl),
  1070. SND_SOC_DAPM_OUTPUT("PORTA"),
  1071. SND_SOC_DAPM_OUTPUT("PORTG"),
  1072. SND_SOC_DAPM_OUTPUT("PORTE"),
  1073. SND_SOC_DAPM_OUTPUT("PORTM"),
  1074. SND_SOC_DAPM_OUTPUT("AEC REF"),
  1075. /*Capture*/
  1076. SND_SOC_DAPM_AIF_OUT("Out AIF", "Capture", 0, SND_SOC_NOPM, 0, 0),
  1077. SND_SOC_DAPM_SWITCH("I2S ADC1L", SND_SOC_NOPM, 0, 0, &i2sadc1l_ctl),
  1078. SND_SOC_DAPM_SWITCH("I2S ADC1R", SND_SOC_NOPM, 0, 0, &i2sadc1r_ctl),
  1079. SND_SOC_DAPM_SWITCH("I2S ADC2L", SND_SOC_NOPM, 0, 0, &i2sadc2l_ctl),
  1080. SND_SOC_DAPM_SWITCH("I2S ADC2R", SND_SOC_NOPM, 0, 0, &i2sadc2r_ctl),
  1081. SND_SOC_DAPM_REG(snd_soc_dapm_adc, "ADC1", CX2072X_ADC1_POWER_STATE,
  1082. 0, 0xff, 0x00, 0x03),
  1083. SND_SOC_DAPM_REG(snd_soc_dapm_adc, "ADC2", CX2072X_ADC2_POWER_STATE,
  1084. 0, 0xff, 0x00, 0x03),
  1085. SND_SOC_DAPM_MUX("ADC1 Mux", SND_SOC_NOPM, 0, 0, &adc1_mux),
  1086. SND_SOC_DAPM_MUX("ADC2 Mux", SND_SOC_NOPM, 0, 0, &adc2_mux),
  1087. SND_SOC_DAPM_REG(snd_soc_dapm_supply, "PortB Power",
  1088. CX2072X_PORTB_POWER_STATE, 0, 0xfff, 0x00, 0x03),
  1089. SND_SOC_DAPM_REG(snd_soc_dapm_supply, "PortC Power",
  1090. CX2072X_PORTC_POWER_STATE, 0, 0xfff, 0x00, 0x03),
  1091. SND_SOC_DAPM_REG(snd_soc_dapm_supply, "PortD Power",
  1092. CX2072X_PORTD_POWER_STATE, 0, 0xfff, 0x00, 0x03),
  1093. SND_SOC_DAPM_REG(snd_soc_dapm_supply, "PortE Power",
  1094. CX2072X_PORTE_POWER_STATE, 0, 0xfff, 0x00, 0x03),
  1095. SND_SOC_DAPM_REG(snd_soc_dapm_supply, "Widget15 Power",
  1096. CX2072X_MIXER_POWER_STATE, 0, 0xfff, 0x00, 0x03),
  1097. SND_SOC_DAPM_MIXER("Widget15 Mixer", SND_SOC_NOPM, 0, 0,
  1098. wid15_mix, ARRAY_SIZE(wid15_mix)),
  1099. SND_SOC_DAPM_SWITCH("PortB In En", SND_SOC_NOPM, 0, 0, &portbinen_ctl),
  1100. SND_SOC_DAPM_SWITCH("PortC In En", SND_SOC_NOPM, 0, 0, &portcinen_ctl),
  1101. SND_SOC_DAPM_SWITCH("PortD In En", SND_SOC_NOPM, 0, 0, &portdinen_ctl),
  1102. SND_SOC_DAPM_SWITCH("PortE In En", SND_SOC_NOPM, 0, 0, &porteinen_ctl),
  1103. SND_SOC_DAPM_MICBIAS("Headset Bias", CX2072X_ANALOG_TEST11, 1, 0),
  1104. SND_SOC_DAPM_MICBIAS("PortB Mic Bias", CX2072X_PORTB_PIN_CTRL, 2, 0),
  1105. SND_SOC_DAPM_MICBIAS("PortD Mic Bias", CX2072X_PORTD_PIN_CTRL, 2, 0),
  1106. SND_SOC_DAPM_MICBIAS("PortE Mic Bias", CX2072X_PORTE_PIN_CTRL, 2, 0),
  1107. SND_SOC_DAPM_INPUT("PORTB"),
  1108. SND_SOC_DAPM_INPUT("PORTC"),
  1109. SND_SOC_DAPM_INPUT("PORTD"),
  1110. SND_SOC_DAPM_INPUT("PORTEIN"),
  1111. };
  1112. static const struct snd_soc_dapm_route cx2072x_intercon[] = {
  1113. /* Playback */
  1114. {"In AIF", NULL, "AFG Power"},
  1115. {"I2S DAC1L", "Switch", "In AIF"},
  1116. {"I2S DAC1R", "Switch", "In AIF"},
  1117. {"I2S DAC2L", "Switch", "In AIF"},
  1118. {"I2S DAC2R", "Switch", "In AIF"},
  1119. {"DAC1", NULL, "I2S DAC1L"},
  1120. {"DAC1", NULL, "I2S DAC1R"},
  1121. {"DAC2", NULL, "I2S DAC2L"},
  1122. {"DAC2", NULL, "I2S DAC2R"},
  1123. {"PortA Mux", "DAC1 Switch", "DAC1"},
  1124. {"PortA Mux", "DAC2 Switch", "DAC2"},
  1125. {"PortG Mux", "DAC1 Switch", "DAC1"},
  1126. {"PortG Mux", "DAC2 Switch", "DAC2"},
  1127. {"PortE Mux", "DAC1 Switch", "DAC1"},
  1128. {"PortE Mux", "DAC2 Switch", "DAC2"},
  1129. {"PortM Mux", "DAC1 Switch", "DAC1"},
  1130. {"PortM Mux", "DAC2 Switch", "DAC2"},
  1131. {"Widget15 Mixer", "DAC1L Switch", "DAC1"},
  1132. {"Widget15 Mixer", "DAC1R Switch", "DAC2"},
  1133. {"Widget15 Mixer", "DAC2L Switch", "DAC1"},
  1134. {"Widget15 Mixer", "DAC2R Switch", "DAC2"},
  1135. {"Widget15 Mixer", NULL, "Widget15 Power"},
  1136. {"PortA Out En", "Switch", "PortA Mux"},
  1137. {"PortG Out En", "Switch", "PortG Mux"},
  1138. {"PortE Out En", "Switch", "PortE Mux"},
  1139. {"PortM Out En", "Switch", "PortM Mux"},
  1140. {"PortA Mux", NULL, "PortA Power"},
  1141. {"PortG Mux", NULL, "PortG Power"},
  1142. {"PortE Mux", NULL, "PortE Power"},
  1143. {"PortM Mux", NULL, "PortM Power"},
  1144. {"PortA Out En", NULL, "PortA Power"},
  1145. {"PortG Out En", NULL, "PortG Power"},
  1146. {"PortE Out En", NULL, "PortE Power"},
  1147. {"PortM Out En", NULL, "PortM Power"},
  1148. {"PORTA", NULL, "PortA Out En"},
  1149. {"PORTG", NULL, "PortG Out En"},
  1150. {"PORTE", NULL, "PortE Out En"},
  1151. {"PORTM", NULL, "PortM Out En"},
  1152. /* Capture */
  1153. {"PORTD", NULL, "Headset Bias"},
  1154. {"PortB In En", "Switch", "PORTB"},
  1155. {"PortC In En", "Switch", "PORTC"},
  1156. {"PortD In En", "Switch", "PORTD"},
  1157. {"PortE In En", "Switch", "PORTEIN"},
  1158. {"ADC1 Mux", "PortB Switch", "PortB In En"},
  1159. {"ADC1 Mux", "PortC Switch", "PortC In En"},
  1160. {"ADC1 Mux", "PortD Switch", "PortD In En"},
  1161. {"ADC1 Mux", "PortE Switch", "PortE In En"},
  1162. {"ADC1 Mux", "Widget15 Switch", "Widget15 Mixer"},
  1163. {"ADC2 Mux", "PortC Switch", "PortC In En"},
  1164. {"ADC2 Mux", "Widget15 Switch", "Widget15 Mixer"},
  1165. {"ADC1", NULL, "ADC1 Mux"},
  1166. {"ADC2", NULL, "ADC2 Mux"},
  1167. {"I2S ADC1L", "Switch", "ADC1"},
  1168. {"I2S ADC1R", "Switch", "ADC1"},
  1169. {"I2S ADC2L", "Switch", "ADC2"},
  1170. {"I2S ADC2R", "Switch", "ADC2"},
  1171. {"Out AIF", NULL, "I2S ADC1L"},
  1172. {"Out AIF", NULL, "I2S ADC1R"},
  1173. {"Out AIF", NULL, "I2S ADC2L"},
  1174. {"Out AIF", NULL, "I2S ADC2R"},
  1175. {"Out AIF", NULL, "AFG Power"},
  1176. {"AEC REF", NULL, "Out AIF"},
  1177. {"PortB In En", NULL, "PortB Power"},
  1178. {"PortC In En", NULL, "PortC Power"},
  1179. {"PortD In En", NULL, "PortD Power"},
  1180. {"PortE In En", NULL, "PortE Power"},
  1181. };
  1182. static int cx2072x_set_bias_level(struct snd_soc_component *codec,
  1183. enum snd_soc_bias_level level)
  1184. {
  1185. struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
  1186. const enum snd_soc_bias_level old_level =
  1187. snd_soc_component_get_bias_level(codec);
  1188. if (level == SND_SOC_BIAS_STANDBY && old_level == SND_SOC_BIAS_OFF)
  1189. regmap_write(cx2072x->regmap, CX2072X_AFG_POWER_STATE, 0);
  1190. else if (level == SND_SOC_BIAS_OFF && old_level != SND_SOC_BIAS_OFF)
  1191. regmap_write(cx2072x->regmap, CX2072X_AFG_POWER_STATE, 3);
  1192. return 0;
  1193. }
  1194. /*
  1195. * FIXME: the whole jack detection code below is pretty platform-specific;
  1196. * it has lots of implicit assumptions about the pins, etc.
  1197. * However, since we have no other code and reference, take this hard-coded
  1198. * setup for now. Once when we have different platform implementations,
  1199. * this needs to be rewritten in a more generic form, or moving into the
  1200. * platform data.
  1201. */
  1202. static void cx2072x_enable_jack_detect(struct snd_soc_component *codec)
  1203. {
  1204. struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
  1205. struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(codec);
  1206. /* No-sticky input type */
  1207. regmap_write(cx2072x->regmap, CX2072X_GPIO_STICKY_MASK, 0x1f);
  1208. /* Use GPOI0 as interrupt pin */
  1209. regmap_write(cx2072x->regmap, CX2072X_UM_INTERRUPT_CRTL_E, 0x12 << 24);
  1210. /* Enables unsolitited message on PortA */
  1211. regmap_write(cx2072x->regmap, CX2072X_PORTA_UNSOLICITED_RESPONSE, 0x80);
  1212. /* support both nokia and apple headset set. Monitor time = 275 ms */
  1213. regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST15, 0x73);
  1214. /* Disable TIP detection */
  1215. regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST12, 0x300);
  1216. /* Switch MusicD3Live pin to GPIO */
  1217. regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST1, 0);
  1218. snd_soc_dapm_mutex_lock(dapm);
  1219. snd_soc_dapm_force_enable_pin_unlocked(dapm, "PORTD");
  1220. snd_soc_dapm_force_enable_pin_unlocked(dapm, "Headset Bias");
  1221. snd_soc_dapm_force_enable_pin_unlocked(dapm, "PortD Mic Bias");
  1222. snd_soc_dapm_mutex_unlock(dapm);
  1223. }
  1224. static void cx2072x_disable_jack_detect(struct snd_soc_component *codec)
  1225. {
  1226. struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
  1227. regmap_write(cx2072x->regmap, CX2072X_UM_INTERRUPT_CRTL_E, 0);
  1228. regmap_write(cx2072x->regmap, CX2072X_PORTA_UNSOLICITED_RESPONSE, 0);
  1229. }
  1230. static int cx2072x_jack_status_check(void *data)
  1231. {
  1232. struct snd_soc_component *codec = data;
  1233. struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
  1234. unsigned int jack;
  1235. unsigned int type = 0;
  1236. int state = 0;
  1237. mutex_lock(&cx2072x->lock);
  1238. regmap_read(cx2072x->regmap, CX2072X_PORTA_PIN_SENSE, &jack);
  1239. jack = jack >> 24;
  1240. regmap_read(cx2072x->regmap, CX2072X_DIGITAL_TEST11, &type);
  1241. if (jack == 0x80) {
  1242. type = type >> 8;
  1243. if (type & 0x8) {
  1244. /* Apple headset */
  1245. state |= SND_JACK_HEADSET;
  1246. if (type & 0x2)
  1247. state |= SND_JACK_BTN_0;
  1248. } else {
  1249. /*
  1250. * Nokia headset (type & 0x4) and
  1251. * regular Headphone
  1252. */
  1253. state |= SND_JACK_HEADPHONE;
  1254. }
  1255. }
  1256. /* clear interrupt */
  1257. regmap_write(cx2072x->regmap, CX2072X_UM_INTERRUPT_CRTL_E, 0x12 << 24);
  1258. mutex_unlock(&cx2072x->lock);
  1259. dev_dbg(codec->dev, "CX2072X_HSDETECT type=0x%X,Jack state = %x\n",
  1260. type, state);
  1261. return state;
  1262. }
  1263. static const struct snd_soc_jack_gpio cx2072x_jack_gpio = {
  1264. .name = "headset",
  1265. .report = SND_JACK_HEADSET | SND_JACK_BTN_0,
  1266. .debounce_time = 150,
  1267. .wake = true,
  1268. .jack_status_check = cx2072x_jack_status_check,
  1269. };
  1270. static int cx2072x_set_jack(struct snd_soc_component *codec,
  1271. struct snd_soc_jack *jack, void *data)
  1272. {
  1273. struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
  1274. int err;
  1275. if (!jack) {
  1276. cx2072x_disable_jack_detect(codec);
  1277. return 0;
  1278. }
  1279. if (!cx2072x->jack_gpio.gpiod_dev) {
  1280. cx2072x->jack_gpio = cx2072x_jack_gpio;
  1281. cx2072x->jack_gpio.gpiod_dev = codec->dev;
  1282. cx2072x->jack_gpio.data = codec;
  1283. err = snd_soc_jack_add_gpios(jack, 1, &cx2072x->jack_gpio);
  1284. if (err) {
  1285. cx2072x->jack_gpio.gpiod_dev = NULL;
  1286. return err;
  1287. }
  1288. }
  1289. cx2072x_enable_jack_detect(codec);
  1290. return 0;
  1291. }
  1292. static int cx2072x_probe(struct snd_soc_component *codec)
  1293. {
  1294. struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
  1295. cx2072x->codec = codec;
  1296. /*
  1297. * FIXME: below is, again, a very platform-specific init sequence,
  1298. * but we keep the code here just for simplicity. It seems that all
  1299. * existing hardware implementations require this, so there is no very
  1300. * much reason to move this out of the codec driver to the platform
  1301. * data.
  1302. * But of course it's no "right" thing; if you are a good boy, don't
  1303. * read and follow the code like this!
  1304. */
  1305. pm_runtime_get_sync(codec->dev);
  1306. regmap_write(cx2072x->regmap, CX2072X_AFG_POWER_STATE, 0);
  1307. regmap_multi_reg_write(cx2072x->regmap, cx2072x_reg_init,
  1308. ARRAY_SIZE(cx2072x_reg_init));
  1309. /* configure PortC as input device */
  1310. regmap_update_bits(cx2072x->regmap, CX2072X_PORTC_PIN_CTRL,
  1311. 0x20, 0x20);
  1312. regmap_update_bits(cx2072x->regmap, CX2072X_DIGITAL_BIOS_TEST2,
  1313. 0x84, 0xff);
  1314. regmap_write(cx2072x->regmap, CX2072X_AFG_POWER_STATE, 3);
  1315. pm_runtime_put(codec->dev);
  1316. return 0;
  1317. }
  1318. static const struct snd_soc_component_driver soc_codec_driver_cx2072x = {
  1319. .probe = cx2072x_probe,
  1320. .set_bias_level = cx2072x_set_bias_level,
  1321. .set_jack = cx2072x_set_jack,
  1322. .controls = cx2072x_snd_controls,
  1323. .num_controls = ARRAY_SIZE(cx2072x_snd_controls),
  1324. .dapm_widgets = cx2072x_dapm_widgets,
  1325. .num_dapm_widgets = ARRAY_SIZE(cx2072x_dapm_widgets),
  1326. .dapm_routes = cx2072x_intercon,
  1327. .num_dapm_routes = ARRAY_SIZE(cx2072x_intercon),
  1328. .endianness = 1,
  1329. };
  1330. /*
  1331. * DAI ops
  1332. */
  1333. static const struct snd_soc_dai_ops cx2072x_dai_ops = {
  1334. .set_sysclk = cx2072x_set_dai_sysclk,
  1335. .set_fmt = cx2072x_set_dai_fmt,
  1336. .hw_params = cx2072x_hw_params,
  1337. .set_bclk_ratio = cx2072x_set_dai_bclk_ratio,
  1338. };
  1339. static int cx2072x_dsp_dai_probe(struct snd_soc_dai *dai)
  1340. {
  1341. struct cx2072x_priv *cx2072x =
  1342. snd_soc_component_get_drvdata(dai->component);
  1343. cx2072x->en_aec_ref = true;
  1344. return 0;
  1345. }
  1346. #define CX2072X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
  1347. static struct snd_soc_dai_driver soc_codec_cx2072x_dai[] = {
  1348. { /* playback and capture */
  1349. .name = "cx2072x-hifi",
  1350. .id = CX2072X_DAI_HIFI,
  1351. .playback = {
  1352. .stream_name = "Playback",
  1353. .channels_min = 1,
  1354. .channels_max = 2,
  1355. .rates = CX2072X_RATES_DSP,
  1356. .formats = CX2072X_FORMATS,
  1357. },
  1358. .capture = {
  1359. .stream_name = "Capture",
  1360. .channels_min = 1,
  1361. .channels_max = 2,
  1362. .rates = CX2072X_RATES_DSP,
  1363. .formats = CX2072X_FORMATS,
  1364. },
  1365. .ops = &cx2072x_dai_ops,
  1366. .symmetric_rate = 1,
  1367. },
  1368. { /* plabayck only, return echo reference to Conexant DSP chip */
  1369. .name = "cx2072x-dsp",
  1370. .id = CX2072X_DAI_DSP,
  1371. .probe = cx2072x_dsp_dai_probe,
  1372. .playback = {
  1373. .stream_name = "DSP Playback",
  1374. .channels_min = 2,
  1375. .channels_max = 2,
  1376. .rates = CX2072X_RATES_DSP,
  1377. .formats = CX2072X_FORMATS,
  1378. },
  1379. .ops = &cx2072x_dai_ops,
  1380. },
  1381. { /* plabayck only, return echo reference through I2S TX */
  1382. .name = "cx2072x-aec",
  1383. .id = 3,
  1384. .capture = {
  1385. .stream_name = "AEC Capture",
  1386. .channels_min = 2,
  1387. .channels_max = 2,
  1388. .rates = CX2072X_RATES_DSP,
  1389. .formats = CX2072X_FORMATS,
  1390. },
  1391. },
  1392. };
  1393. static const struct regmap_config cx2072x_regmap = {
  1394. .reg_bits = 16,
  1395. .val_bits = 32,
  1396. .max_register = CX2072X_REG_MAX,
  1397. .reg_defaults = cx2072x_reg_defaults,
  1398. .num_reg_defaults = ARRAY_SIZE(cx2072x_reg_defaults),
  1399. .cache_type = REGCACHE_RBTREE,
  1400. .readable_reg = cx2072x_readable_register,
  1401. .volatile_reg = cx2072x_volatile_register,
  1402. /* Needs custom read/write functions for various register lengths */
  1403. .reg_read = cx2072x_reg_read,
  1404. .reg_write = cx2072x_reg_write,
  1405. };
  1406. static int __maybe_unused cx2072x_runtime_suspend(struct device *dev)
  1407. {
  1408. struct cx2072x_priv *cx2072x = dev_get_drvdata(dev);
  1409. clk_disable_unprepare(cx2072x->mclk);
  1410. return 0;
  1411. }
  1412. static int __maybe_unused cx2072x_runtime_resume(struct device *dev)
  1413. {
  1414. struct cx2072x_priv *cx2072x = dev_get_drvdata(dev);
  1415. return clk_prepare_enable(cx2072x->mclk);
  1416. }
  1417. static int cx2072x_i2c_probe(struct i2c_client *i2c)
  1418. {
  1419. struct cx2072x_priv *cx2072x;
  1420. unsigned int ven_id, rev_id;
  1421. int ret;
  1422. cx2072x = devm_kzalloc(&i2c->dev, sizeof(struct cx2072x_priv),
  1423. GFP_KERNEL);
  1424. if (!cx2072x)
  1425. return -ENOMEM;
  1426. cx2072x->regmap = devm_regmap_init(&i2c->dev, NULL, i2c,
  1427. &cx2072x_regmap);
  1428. if (IS_ERR(cx2072x->regmap))
  1429. return PTR_ERR(cx2072x->regmap);
  1430. mutex_init(&cx2072x->lock);
  1431. i2c_set_clientdata(i2c, cx2072x);
  1432. cx2072x->dev = &i2c->dev;
  1433. cx2072x->pll_changed = true;
  1434. cx2072x->i2spcm_changed = true;
  1435. cx2072x->bclk_ratio = 0;
  1436. cx2072x->mclk = devm_clk_get(cx2072x->dev, "mclk");
  1437. if (IS_ERR(cx2072x->mclk)) {
  1438. dev_err(cx2072x->dev, "Failed to get MCLK\n");
  1439. return PTR_ERR(cx2072x->mclk);
  1440. }
  1441. regmap_read(cx2072x->regmap, CX2072X_VENDOR_ID, &ven_id);
  1442. regmap_read(cx2072x->regmap, CX2072X_REVISION_ID, &rev_id);
  1443. dev_info(cx2072x->dev, "codec version: %08x,%08x\n", ven_id, rev_id);
  1444. ret = devm_snd_soc_register_component(cx2072x->dev,
  1445. &soc_codec_driver_cx2072x,
  1446. soc_codec_cx2072x_dai,
  1447. ARRAY_SIZE(soc_codec_cx2072x_dai));
  1448. if (ret < 0)
  1449. return ret;
  1450. pm_runtime_use_autosuspend(cx2072x->dev);
  1451. pm_runtime_enable(cx2072x->dev);
  1452. return 0;
  1453. }
  1454. static void cx2072x_i2c_remove(struct i2c_client *i2c)
  1455. {
  1456. pm_runtime_disable(&i2c->dev);
  1457. }
  1458. static const struct i2c_device_id cx2072x_i2c_id[] = {
  1459. { "cx20721", 0 },
  1460. { "cx20723", 0 },
  1461. {}
  1462. };
  1463. MODULE_DEVICE_TABLE(i2c, cx2072x_i2c_id);
  1464. #ifdef CONFIG_ACPI
  1465. static struct acpi_device_id cx2072x_acpi_match[] = {
  1466. { "14F10720", 0 },
  1467. {},
  1468. };
  1469. MODULE_DEVICE_TABLE(acpi, cx2072x_acpi_match);
  1470. #endif
  1471. static const struct dev_pm_ops cx2072x_runtime_pm = {
  1472. SET_RUNTIME_PM_OPS(cx2072x_runtime_suspend, cx2072x_runtime_resume,
  1473. NULL)
  1474. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  1475. pm_runtime_force_resume)
  1476. };
  1477. static struct i2c_driver cx2072x_i2c_driver = {
  1478. .driver = {
  1479. .name = "cx2072x",
  1480. .acpi_match_table = ACPI_PTR(cx2072x_acpi_match),
  1481. .pm = &cx2072x_runtime_pm,
  1482. },
  1483. .probe_new = cx2072x_i2c_probe,
  1484. .remove = cx2072x_i2c_remove,
  1485. .id_table = cx2072x_i2c_id,
  1486. };
  1487. module_i2c_driver(cx2072x_i2c_driver);
  1488. MODULE_DESCRIPTION("ASoC cx2072x Codec Driver");
  1489. MODULE_AUTHOR("Simon Ho <[email protected]>");
  1490. MODULE_LICENSE("GPL");