cs42l73.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * cs42l73.c -- CS42L73 ALSA Soc Audio driver
  4. *
  5. * Copyright 2011 Cirrus Logic, Inc.
  6. *
  7. * Authors: Georgi Vlaev, Nucleus Systems Ltd, <[email protected]>
  8. * Brian Austin, Cirrus Logic Inc, <[email protected]>
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/delay.h>
  15. #include <linux/of_gpio.h>
  16. #include <linux/pm.h>
  17. #include <linux/i2c.h>
  18. #include <linux/regmap.h>
  19. #include <linux/slab.h>
  20. #include <sound/core.h>
  21. #include <sound/pcm.h>
  22. #include <sound/pcm_params.h>
  23. #include <sound/soc.h>
  24. #include <sound/soc-dapm.h>
  25. #include <sound/initval.h>
  26. #include <sound/tlv.h>
  27. #include <sound/cs42l73.h>
  28. #include "cs42l73.h"
  29. #include "cirrus_legacy.h"
  30. struct sp_config {
  31. u8 spc, mmcc, spfs;
  32. u32 srate;
  33. };
  34. struct cs42l73_private {
  35. struct cs42l73_platform_data pdata;
  36. struct sp_config config[3];
  37. struct regmap *regmap;
  38. u32 sysclk;
  39. u8 mclksel;
  40. u32 mclk;
  41. int shutdwn_delay;
  42. };
  43. static const struct reg_default cs42l73_reg_defaults[] = {
  44. { 6, 0xF1 }, /* r06 - Power Ctl 1 */
  45. { 7, 0xDF }, /* r07 - Power Ctl 2 */
  46. { 8, 0x3F }, /* r08 - Power Ctl 3 */
  47. { 9, 0x50 }, /* r09 - Charge Pump Freq */
  48. { 10, 0x53 }, /* r0A - Output Load MicBias Short Detect */
  49. { 11, 0x00 }, /* r0B - DMIC Master Clock Ctl */
  50. { 12, 0x00 }, /* r0C - Aux PCM Ctl */
  51. { 13, 0x15 }, /* r0D - Aux PCM Master Clock Ctl */
  52. { 14, 0x00 }, /* r0E - Audio PCM Ctl */
  53. { 15, 0x15 }, /* r0F - Audio PCM Master Clock Ctl */
  54. { 16, 0x00 }, /* r10 - Voice PCM Ctl */
  55. { 17, 0x15 }, /* r11 - Voice PCM Master Clock Ctl */
  56. { 18, 0x00 }, /* r12 - Voice/Aux Sample Rate */
  57. { 19, 0x06 }, /* r13 - Misc I/O Path Ctl */
  58. { 20, 0x00 }, /* r14 - ADC Input Path Ctl */
  59. { 21, 0x00 }, /* r15 - MICA Preamp, PGA Volume */
  60. { 22, 0x00 }, /* r16 - MICB Preamp, PGA Volume */
  61. { 23, 0x00 }, /* r17 - Input Path A Digital Volume */
  62. { 24, 0x00 }, /* r18 - Input Path B Digital Volume */
  63. { 25, 0x00 }, /* r19 - Playback Digital Ctl */
  64. { 26, 0x00 }, /* r1A - HP/LO Left Digital Volume */
  65. { 27, 0x00 }, /* r1B - HP/LO Right Digital Volume */
  66. { 28, 0x00 }, /* r1C - Speakerphone Digital Volume */
  67. { 29, 0x00 }, /* r1D - Ear/SPKLO Digital Volume */
  68. { 30, 0x00 }, /* r1E - HP Left Analog Volume */
  69. { 31, 0x00 }, /* r1F - HP Right Analog Volume */
  70. { 32, 0x00 }, /* r20 - LO Left Analog Volume */
  71. { 33, 0x00 }, /* r21 - LO Right Analog Volume */
  72. { 34, 0x00 }, /* r22 - Stereo Input Path Advisory Volume */
  73. { 35, 0x00 }, /* r23 - Aux PCM Input Advisory Volume */
  74. { 36, 0x00 }, /* r24 - Audio PCM Input Advisory Volume */
  75. { 37, 0x00 }, /* r25 - Voice PCM Input Advisory Volume */
  76. { 38, 0x00 }, /* r26 - Limiter Attack Rate HP/LO */
  77. { 39, 0x7F }, /* r27 - Limter Ctl, Release Rate HP/LO */
  78. { 40, 0x00 }, /* r28 - Limter Threshold HP/LO */
  79. { 41, 0x00 }, /* r29 - Limiter Attack Rate Speakerphone */
  80. { 42, 0x3F }, /* r2A - Limter Ctl, Release Rate Speakerphone */
  81. { 43, 0x00 }, /* r2B - Limter Threshold Speakerphone */
  82. { 44, 0x00 }, /* r2C - Limiter Attack Rate Ear/SPKLO */
  83. { 45, 0x3F }, /* r2D - Limter Ctl, Release Rate Ear/SPKLO */
  84. { 46, 0x00 }, /* r2E - Limter Threshold Ear/SPKLO */
  85. { 47, 0x00 }, /* r2F - ALC Enable, Attack Rate Left/Right */
  86. { 48, 0x3F }, /* r30 - ALC Release Rate Left/Right */
  87. { 49, 0x00 }, /* r31 - ALC Threshold Left/Right */
  88. { 50, 0x00 }, /* r32 - Noise Gate Ctl Left/Right */
  89. { 51, 0x00 }, /* r33 - ALC/NG Misc Ctl */
  90. { 52, 0x18 }, /* r34 - Mixer Ctl */
  91. { 53, 0x3F }, /* r35 - HP/LO Left Mixer Input Path Volume */
  92. { 54, 0x3F }, /* r36 - HP/LO Right Mixer Input Path Volume */
  93. { 55, 0x3F }, /* r37 - HP/LO Left Mixer Aux PCM Volume */
  94. { 56, 0x3F }, /* r38 - HP/LO Right Mixer Aux PCM Volume */
  95. { 57, 0x3F }, /* r39 - HP/LO Left Mixer Audio PCM Volume */
  96. { 58, 0x3F }, /* r3A - HP/LO Right Mixer Audio PCM Volume */
  97. { 59, 0x3F }, /* r3B - HP/LO Left Mixer Voice PCM Mono Volume */
  98. { 60, 0x3F }, /* r3C - HP/LO Right Mixer Voice PCM Mono Volume */
  99. { 61, 0x3F }, /* r3D - Aux PCM Left Mixer Input Path Volume */
  100. { 62, 0x3F }, /* r3E - Aux PCM Right Mixer Input Path Volume */
  101. { 63, 0x3F }, /* r3F - Aux PCM Left Mixer Volume */
  102. { 64, 0x3F }, /* r40 - Aux PCM Left Mixer Volume */
  103. { 65, 0x3F }, /* r41 - Aux PCM Left Mixer Audio PCM L Volume */
  104. { 66, 0x3F }, /* r42 - Aux PCM Right Mixer Audio PCM R Volume */
  105. { 67, 0x3F }, /* r43 - Aux PCM Left Mixer Voice PCM Volume */
  106. { 68, 0x3F }, /* r44 - Aux PCM Right Mixer Voice PCM Volume */
  107. { 69, 0x3F }, /* r45 - Audio PCM Left Input Path Volume */
  108. { 70, 0x3F }, /* r46 - Audio PCM Right Input Path Volume */
  109. { 71, 0x3F }, /* r47 - Audio PCM Left Mixer Aux PCM L Volume */
  110. { 72, 0x3F }, /* r48 - Audio PCM Right Mixer Aux PCM R Volume */
  111. { 73, 0x3F }, /* r49 - Audio PCM Left Mixer Volume */
  112. { 74, 0x3F }, /* r4A - Audio PCM Right Mixer Volume */
  113. { 75, 0x3F }, /* r4B - Audio PCM Left Mixer Voice PCM Volume */
  114. { 76, 0x3F }, /* r4C - Audio PCM Right Mixer Voice PCM Volume */
  115. { 77, 0x3F }, /* r4D - Voice PCM Left Input Path Volume */
  116. { 78, 0x3F }, /* r4E - Voice PCM Right Input Path Volume */
  117. { 79, 0x3F }, /* r4F - Voice PCM Left Mixer Aux PCM L Volume */
  118. { 80, 0x3F }, /* r50 - Voice PCM Right Mixer Aux PCM R Volume */
  119. { 81, 0x3F }, /* r51 - Voice PCM Left Mixer Audio PCM L Volume */
  120. { 82, 0x3F }, /* r52 - Voice PCM Right Mixer Audio PCM R Volume */
  121. { 83, 0x3F }, /* r53 - Voice PCM Left Mixer Voice PCM Volume */
  122. { 84, 0x3F }, /* r54 - Voice PCM Right Mixer Voice PCM Volume */
  123. { 85, 0xAA }, /* r55 - Mono Mixer Ctl */
  124. { 86, 0x3F }, /* r56 - SPK Mono Mixer Input Path Volume */
  125. { 87, 0x3F }, /* r57 - SPK Mono Mixer Aux PCM Mono/L/R Volume */
  126. { 88, 0x3F }, /* r58 - SPK Mono Mixer Audio PCM Mono/L/R Volume */
  127. { 89, 0x3F }, /* r59 - SPK Mono Mixer Voice PCM Mono Volume */
  128. { 90, 0x3F }, /* r5A - SPKLO Mono Mixer Input Path Mono Volume */
  129. { 91, 0x3F }, /* r5B - SPKLO Mono Mixer Aux Mono/L/R Volume */
  130. { 92, 0x3F }, /* r5C - SPKLO Mono Mixer Audio Mono/L/R Volume */
  131. { 93, 0x3F }, /* r5D - SPKLO Mono Mixer Voice Mono Volume */
  132. { 94, 0x00 }, /* r5E - Interrupt Mask 1 */
  133. { 95, 0x00 }, /* r5F - Interrupt Mask 2 */
  134. };
  135. static bool cs42l73_volatile_register(struct device *dev, unsigned int reg)
  136. {
  137. switch (reg) {
  138. case CS42L73_IS1:
  139. case CS42L73_IS2:
  140. return true;
  141. default:
  142. return false;
  143. }
  144. }
  145. static bool cs42l73_readable_register(struct device *dev, unsigned int reg)
  146. {
  147. switch (reg) {
  148. case CS42L73_DEVID_AB ... CS42L73_DEVID_E:
  149. case CS42L73_REVID ... CS42L73_IM2:
  150. return true;
  151. default:
  152. return false;
  153. }
  154. }
  155. static const DECLARE_TLV_DB_RANGE(hpaloa_tlv,
  156. 0, 13, TLV_DB_SCALE_ITEM(-7600, 200, 0),
  157. 14, 75, TLV_DB_SCALE_ITEM(-4900, 100, 0)
  158. );
  159. static DECLARE_TLV_DB_SCALE(adc_boost_tlv, 0, 2500, 0);
  160. static DECLARE_TLV_DB_SCALE(hl_tlv, -10200, 50, 0);
  161. static DECLARE_TLV_DB_SCALE(ipd_tlv, -9600, 100, 0);
  162. static DECLARE_TLV_DB_SCALE(micpga_tlv, -600, 50, 0);
  163. static const DECLARE_TLV_DB_RANGE(limiter_tlv,
  164. 0, 2, TLV_DB_SCALE_ITEM(-3000, 600, 0),
  165. 3, 7, TLV_DB_SCALE_ITEM(-1200, 300, 0)
  166. );
  167. static const DECLARE_TLV_DB_SCALE(attn_tlv, -6300, 100, 1);
  168. static const char * const cs42l73_pgaa_text[] = { "Line A", "Mic 1" };
  169. static const char * const cs42l73_pgab_text[] = { "Line B", "Mic 2" };
  170. static SOC_ENUM_SINGLE_DECL(pgaa_enum,
  171. CS42L73_ADCIPC, 3,
  172. cs42l73_pgaa_text);
  173. static SOC_ENUM_SINGLE_DECL(pgab_enum,
  174. CS42L73_ADCIPC, 7,
  175. cs42l73_pgab_text);
  176. static const struct snd_kcontrol_new pgaa_mux =
  177. SOC_DAPM_ENUM("Left Analog Input Capture Mux", pgaa_enum);
  178. static const struct snd_kcontrol_new pgab_mux =
  179. SOC_DAPM_ENUM("Right Analog Input Capture Mux", pgab_enum);
  180. static const struct snd_kcontrol_new input_left_mixer[] = {
  181. SOC_DAPM_SINGLE("ADC Left Input", CS42L73_PWRCTL1,
  182. 5, 1, 1),
  183. SOC_DAPM_SINGLE("DMIC Left Input", CS42L73_PWRCTL1,
  184. 4, 1, 1),
  185. };
  186. static const struct snd_kcontrol_new input_right_mixer[] = {
  187. SOC_DAPM_SINGLE("ADC Right Input", CS42L73_PWRCTL1,
  188. 7, 1, 1),
  189. SOC_DAPM_SINGLE("DMIC Right Input", CS42L73_PWRCTL1,
  190. 6, 1, 1),
  191. };
  192. static const char * const cs42l73_ng_delay_text[] = {
  193. "50ms", "100ms", "150ms", "200ms" };
  194. static SOC_ENUM_SINGLE_DECL(ng_delay_enum,
  195. CS42L73_NGCAB, 0,
  196. cs42l73_ng_delay_text);
  197. static const char * const cs42l73_mono_mix_texts[] = {
  198. "Left", "Right", "Mono Mix"};
  199. static const unsigned int cs42l73_mono_mix_values[] = { 0, 1, 2 };
  200. static const struct soc_enum spk_asp_enum =
  201. SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 6, 3,
  202. ARRAY_SIZE(cs42l73_mono_mix_texts),
  203. cs42l73_mono_mix_texts,
  204. cs42l73_mono_mix_values);
  205. static const struct snd_kcontrol_new spk_asp_mixer =
  206. SOC_DAPM_ENUM("Route", spk_asp_enum);
  207. static const struct soc_enum spk_xsp_enum =
  208. SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 4, 3,
  209. ARRAY_SIZE(cs42l73_mono_mix_texts),
  210. cs42l73_mono_mix_texts,
  211. cs42l73_mono_mix_values);
  212. static const struct snd_kcontrol_new spk_xsp_mixer =
  213. SOC_DAPM_ENUM("Route", spk_xsp_enum);
  214. static const struct soc_enum esl_asp_enum =
  215. SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 2, 3,
  216. ARRAY_SIZE(cs42l73_mono_mix_texts),
  217. cs42l73_mono_mix_texts,
  218. cs42l73_mono_mix_values);
  219. static const struct snd_kcontrol_new esl_asp_mixer =
  220. SOC_DAPM_ENUM("Route", esl_asp_enum);
  221. static const struct soc_enum esl_xsp_enum =
  222. SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 0, 3,
  223. ARRAY_SIZE(cs42l73_mono_mix_texts),
  224. cs42l73_mono_mix_texts,
  225. cs42l73_mono_mix_values);
  226. static const struct snd_kcontrol_new esl_xsp_mixer =
  227. SOC_DAPM_ENUM("Route", esl_xsp_enum);
  228. static const char * const cs42l73_ip_swap_text[] = {
  229. "Stereo", "Mono A", "Mono B", "Swap A-B"};
  230. static SOC_ENUM_SINGLE_DECL(ip_swap_enum,
  231. CS42L73_MIOPC, 6,
  232. cs42l73_ip_swap_text);
  233. static const char * const cs42l73_spo_mixer_text[] = {"Mono", "Stereo"};
  234. static SOC_ENUM_SINGLE_DECL(vsp_output_mux_enum,
  235. CS42L73_MIXERCTL, 5,
  236. cs42l73_spo_mixer_text);
  237. static SOC_ENUM_SINGLE_DECL(xsp_output_mux_enum,
  238. CS42L73_MIXERCTL, 4,
  239. cs42l73_spo_mixer_text);
  240. static const struct snd_kcontrol_new hp_amp_ctl =
  241. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 0, 1, 1);
  242. static const struct snd_kcontrol_new lo_amp_ctl =
  243. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 1, 1, 1);
  244. static const struct snd_kcontrol_new spk_amp_ctl =
  245. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 2, 1, 1);
  246. static const struct snd_kcontrol_new spklo_amp_ctl =
  247. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 4, 1, 1);
  248. static const struct snd_kcontrol_new ear_amp_ctl =
  249. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 3, 1, 1);
  250. static const struct snd_kcontrol_new cs42l73_snd_controls[] = {
  251. SOC_DOUBLE_R_SX_TLV("Headphone Analog Playback Volume",
  252. CS42L73_HPAAVOL, CS42L73_HPBAVOL, 0,
  253. 0x41, 0x4B, hpaloa_tlv),
  254. SOC_DOUBLE_R_SX_TLV("LineOut Analog Playback Volume", CS42L73_LOAAVOL,
  255. CS42L73_LOBAVOL, 0, 0x41, 0x4B, hpaloa_tlv),
  256. SOC_DOUBLE_R_SX_TLV("Input PGA Analog Volume", CS42L73_MICAPREPGAAVOL,
  257. CS42L73_MICBPREPGABVOL, 0, 0x34,
  258. 0x24, micpga_tlv),
  259. SOC_DOUBLE_R("MIC Preamp Switch", CS42L73_MICAPREPGAAVOL,
  260. CS42L73_MICBPREPGABVOL, 6, 1, 1),
  261. SOC_DOUBLE_R_SX_TLV("Input Path Digital Volume", CS42L73_IPADVOL,
  262. CS42L73_IPBDVOL, 0, 0xA0, 0x6C, ipd_tlv),
  263. SOC_DOUBLE_R_SX_TLV("HL Digital Playback Volume",
  264. CS42L73_HLADVOL, CS42L73_HLBDVOL,
  265. 0, 0x34, 0xE4, hl_tlv),
  266. SOC_SINGLE_TLV("ADC A Boost Volume",
  267. CS42L73_ADCIPC, 2, 0x01, 1, adc_boost_tlv),
  268. SOC_SINGLE_TLV("ADC B Boost Volume",
  269. CS42L73_ADCIPC, 6, 0x01, 1, adc_boost_tlv),
  270. SOC_SINGLE_SX_TLV("Speakerphone Digital Volume",
  271. CS42L73_SPKDVOL, 0, 0x34, 0xE4, hl_tlv),
  272. SOC_SINGLE_SX_TLV("Ear Speaker Digital Volume",
  273. CS42L73_ESLDVOL, 0, 0x34, 0xE4, hl_tlv),
  274. SOC_DOUBLE_R("Headphone Analog Playback Switch", CS42L73_HPAAVOL,
  275. CS42L73_HPBAVOL, 7, 1, 1),
  276. SOC_DOUBLE_R("LineOut Analog Playback Switch", CS42L73_LOAAVOL,
  277. CS42L73_LOBAVOL, 7, 1, 1),
  278. SOC_DOUBLE("Input Path Digital Switch", CS42L73_ADCIPC, 0, 4, 1, 1),
  279. SOC_DOUBLE("HL Digital Playback Switch", CS42L73_PBDC, 0,
  280. 1, 1, 1),
  281. SOC_SINGLE("Speakerphone Digital Playback Switch", CS42L73_PBDC, 2, 1,
  282. 1),
  283. SOC_SINGLE("Ear Speaker Digital Playback Switch", CS42L73_PBDC, 3, 1,
  284. 1),
  285. SOC_SINGLE("PGA Soft-Ramp Switch", CS42L73_MIOPC, 3, 1, 0),
  286. SOC_SINGLE("Analog Zero Cross Switch", CS42L73_MIOPC, 2, 1, 0),
  287. SOC_SINGLE("Digital Soft-Ramp Switch", CS42L73_MIOPC, 1, 1, 0),
  288. SOC_SINGLE("Analog Output Soft-Ramp Switch", CS42L73_MIOPC, 0, 1, 0),
  289. SOC_DOUBLE("ADC Signal Polarity Switch", CS42L73_ADCIPC, 1, 5, 1,
  290. 0),
  291. SOC_SINGLE("HL Limiter Attack Rate", CS42L73_LIMARATEHL, 0, 0x3F,
  292. 0),
  293. SOC_SINGLE("HL Limiter Release Rate", CS42L73_LIMRRATEHL, 0,
  294. 0x3F, 0),
  295. SOC_SINGLE("HL Limiter Switch", CS42L73_LIMRRATEHL, 7, 1, 0),
  296. SOC_SINGLE("HL Limiter All Channels Switch", CS42L73_LIMRRATEHL, 6, 1,
  297. 0),
  298. SOC_SINGLE_TLV("HL Limiter Max Threshold Volume", CS42L73_LMAXHL, 5, 7,
  299. 1, limiter_tlv),
  300. SOC_SINGLE_TLV("HL Limiter Cushion Volume", CS42L73_LMAXHL, 2, 7, 1,
  301. limiter_tlv),
  302. SOC_SINGLE("SPK Limiter Attack Rate Volume", CS42L73_LIMARATESPK, 0,
  303. 0x3F, 0),
  304. SOC_SINGLE("SPK Limiter Release Rate Volume", CS42L73_LIMRRATESPK, 0,
  305. 0x3F, 0),
  306. SOC_SINGLE("SPK Limiter Switch", CS42L73_LIMRRATESPK, 7, 1, 0),
  307. SOC_SINGLE("SPK Limiter All Channels Switch", CS42L73_LIMRRATESPK,
  308. 6, 1, 0),
  309. SOC_SINGLE_TLV("SPK Limiter Max Threshold Volume", CS42L73_LMAXSPK, 5,
  310. 7, 1, limiter_tlv),
  311. SOC_SINGLE_TLV("SPK Limiter Cushion Volume", CS42L73_LMAXSPK, 2, 7, 1,
  312. limiter_tlv),
  313. SOC_SINGLE("ESL Limiter Attack Rate Volume", CS42L73_LIMARATEESL, 0,
  314. 0x3F, 0),
  315. SOC_SINGLE("ESL Limiter Release Rate Volume", CS42L73_LIMRRATEESL, 0,
  316. 0x3F, 0),
  317. SOC_SINGLE("ESL Limiter Switch", CS42L73_LIMRRATEESL, 7, 1, 0),
  318. SOC_SINGLE_TLV("ESL Limiter Max Threshold Volume", CS42L73_LMAXESL, 5,
  319. 7, 1, limiter_tlv),
  320. SOC_SINGLE_TLV("ESL Limiter Cushion Volume", CS42L73_LMAXESL, 2, 7, 1,
  321. limiter_tlv),
  322. SOC_SINGLE("ALC Attack Rate Volume", CS42L73_ALCARATE, 0, 0x3F, 0),
  323. SOC_SINGLE("ALC Release Rate Volume", CS42L73_ALCRRATE, 0, 0x3F, 0),
  324. SOC_DOUBLE("ALC Switch", CS42L73_ALCARATE, 6, 7, 1, 0),
  325. SOC_SINGLE_TLV("ALC Max Threshold Volume", CS42L73_ALCMINMAX, 5, 7, 0,
  326. limiter_tlv),
  327. SOC_SINGLE_TLV("ALC Min Threshold Volume", CS42L73_ALCMINMAX, 2, 7, 0,
  328. limiter_tlv),
  329. SOC_DOUBLE("NG Enable Switch", CS42L73_NGCAB, 6, 7, 1, 0),
  330. SOC_SINGLE("NG Boost Switch", CS42L73_NGCAB, 5, 1, 0),
  331. /*
  332. NG Threshold depends on NG_BOOTSAB, which selects
  333. between two threshold scales in decibels.
  334. Set linear values for now ..
  335. */
  336. SOC_SINGLE("NG Threshold", CS42L73_NGCAB, 2, 7, 0),
  337. SOC_ENUM("NG Delay", ng_delay_enum),
  338. SOC_DOUBLE_R_TLV("XSP-IP Volume",
  339. CS42L73_XSPAIPAA, CS42L73_XSPBIPBA, 0, 0x3F, 1,
  340. attn_tlv),
  341. SOC_DOUBLE_R_TLV("XSP-XSP Volume",
  342. CS42L73_XSPAXSPAA, CS42L73_XSPBXSPBA, 0, 0x3F, 1,
  343. attn_tlv),
  344. SOC_DOUBLE_R_TLV("XSP-ASP Volume",
  345. CS42L73_XSPAASPAA, CS42L73_XSPAASPBA, 0, 0x3F, 1,
  346. attn_tlv),
  347. SOC_DOUBLE_R_TLV("XSP-VSP Volume",
  348. CS42L73_XSPAVSPMA, CS42L73_XSPBVSPMA, 0, 0x3F, 1,
  349. attn_tlv),
  350. SOC_DOUBLE_R_TLV("ASP-IP Volume",
  351. CS42L73_ASPAIPAA, CS42L73_ASPBIPBA, 0, 0x3F, 1,
  352. attn_tlv),
  353. SOC_DOUBLE_R_TLV("ASP-XSP Volume",
  354. CS42L73_ASPAXSPAA, CS42L73_ASPBXSPBA, 0, 0x3F, 1,
  355. attn_tlv),
  356. SOC_DOUBLE_R_TLV("ASP-ASP Volume",
  357. CS42L73_ASPAASPAA, CS42L73_ASPBASPBA, 0, 0x3F, 1,
  358. attn_tlv),
  359. SOC_DOUBLE_R_TLV("ASP-VSP Volume",
  360. CS42L73_ASPAVSPMA, CS42L73_ASPBVSPMA, 0, 0x3F, 1,
  361. attn_tlv),
  362. SOC_DOUBLE_R_TLV("VSP-IP Volume",
  363. CS42L73_VSPAIPAA, CS42L73_VSPBIPBA, 0, 0x3F, 1,
  364. attn_tlv),
  365. SOC_DOUBLE_R_TLV("VSP-XSP Volume",
  366. CS42L73_VSPAXSPAA, CS42L73_VSPBXSPBA, 0, 0x3F, 1,
  367. attn_tlv),
  368. SOC_DOUBLE_R_TLV("VSP-ASP Volume",
  369. CS42L73_VSPAASPAA, CS42L73_VSPBASPBA, 0, 0x3F, 1,
  370. attn_tlv),
  371. SOC_DOUBLE_R_TLV("VSP-VSP Volume",
  372. CS42L73_VSPAVSPMA, CS42L73_VSPBVSPMA, 0, 0x3F, 1,
  373. attn_tlv),
  374. SOC_DOUBLE_R_TLV("HL-IP Volume",
  375. CS42L73_HLAIPAA, CS42L73_HLBIPBA, 0, 0x3F, 1,
  376. attn_tlv),
  377. SOC_DOUBLE_R_TLV("HL-XSP Volume",
  378. CS42L73_HLAXSPAA, CS42L73_HLBXSPBA, 0, 0x3F, 1,
  379. attn_tlv),
  380. SOC_DOUBLE_R_TLV("HL-ASP Volume",
  381. CS42L73_HLAASPAA, CS42L73_HLBASPBA, 0, 0x3F, 1,
  382. attn_tlv),
  383. SOC_DOUBLE_R_TLV("HL-VSP Volume",
  384. CS42L73_HLAVSPMA, CS42L73_HLBVSPMA, 0, 0x3F, 1,
  385. attn_tlv),
  386. SOC_SINGLE_TLV("SPK-IP Mono Volume",
  387. CS42L73_SPKMIPMA, 0, 0x3F, 1, attn_tlv),
  388. SOC_SINGLE_TLV("SPK-XSP Mono Volume",
  389. CS42L73_SPKMXSPA, 0, 0x3F, 1, attn_tlv),
  390. SOC_SINGLE_TLV("SPK-ASP Mono Volume",
  391. CS42L73_SPKMASPA, 0, 0x3F, 1, attn_tlv),
  392. SOC_SINGLE_TLV("SPK-VSP Mono Volume",
  393. CS42L73_SPKMVSPMA, 0, 0x3F, 1, attn_tlv),
  394. SOC_SINGLE_TLV("ESL-IP Mono Volume",
  395. CS42L73_ESLMIPMA, 0, 0x3F, 1, attn_tlv),
  396. SOC_SINGLE_TLV("ESL-XSP Mono Volume",
  397. CS42L73_ESLMXSPA, 0, 0x3F, 1, attn_tlv),
  398. SOC_SINGLE_TLV("ESL-ASP Mono Volume",
  399. CS42L73_ESLMASPA, 0, 0x3F, 1, attn_tlv),
  400. SOC_SINGLE_TLV("ESL-VSP Mono Volume",
  401. CS42L73_ESLMVSPMA, 0, 0x3F, 1, attn_tlv),
  402. SOC_ENUM("IP Digital Swap/Mono Select", ip_swap_enum),
  403. SOC_ENUM("VSPOUT Mono/Stereo Select", vsp_output_mux_enum),
  404. SOC_ENUM("XSPOUT Mono/Stereo Select", xsp_output_mux_enum),
  405. };
  406. static int cs42l73_spklo_spk_amp_event(struct snd_soc_dapm_widget *w,
  407. struct snd_kcontrol *kcontrol, int event)
  408. {
  409. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  410. struct cs42l73_private *priv = snd_soc_component_get_drvdata(component);
  411. switch (event) {
  412. case SND_SOC_DAPM_POST_PMD:
  413. /* 150 ms delay between setting PDN and MCLKDIS */
  414. priv->shutdwn_delay = 150;
  415. break;
  416. default:
  417. pr_err("Invalid event = 0x%x\n", event);
  418. }
  419. return 0;
  420. }
  421. static int cs42l73_ear_amp_event(struct snd_soc_dapm_widget *w,
  422. struct snd_kcontrol *kcontrol, int event)
  423. {
  424. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  425. struct cs42l73_private *priv = snd_soc_component_get_drvdata(component);
  426. switch (event) {
  427. case SND_SOC_DAPM_POST_PMD:
  428. /* 50 ms delay between setting PDN and MCLKDIS */
  429. if (priv->shutdwn_delay < 50)
  430. priv->shutdwn_delay = 50;
  431. break;
  432. default:
  433. pr_err("Invalid event = 0x%x\n", event);
  434. }
  435. return 0;
  436. }
  437. static int cs42l73_hp_amp_event(struct snd_soc_dapm_widget *w,
  438. struct snd_kcontrol *kcontrol, int event)
  439. {
  440. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  441. struct cs42l73_private *priv = snd_soc_component_get_drvdata(component);
  442. switch (event) {
  443. case SND_SOC_DAPM_POST_PMD:
  444. /* 30 ms delay between setting PDN and MCLKDIS */
  445. if (priv->shutdwn_delay < 30)
  446. priv->shutdwn_delay = 30;
  447. break;
  448. default:
  449. pr_err("Invalid event = 0x%x\n", event);
  450. }
  451. return 0;
  452. }
  453. static const struct snd_soc_dapm_widget cs42l73_dapm_widgets[] = {
  454. SND_SOC_DAPM_INPUT("DMICA"),
  455. SND_SOC_DAPM_INPUT("DMICB"),
  456. SND_SOC_DAPM_INPUT("LINEINA"),
  457. SND_SOC_DAPM_INPUT("LINEINB"),
  458. SND_SOC_DAPM_INPUT("MIC1"),
  459. SND_SOC_DAPM_SUPPLY("MIC1 Bias", CS42L73_PWRCTL2, 6, 1, NULL, 0),
  460. SND_SOC_DAPM_INPUT("MIC2"),
  461. SND_SOC_DAPM_SUPPLY("MIC2 Bias", CS42L73_PWRCTL2, 7, 1, NULL, 0),
  462. SND_SOC_DAPM_AIF_OUT("XSPOUTL", NULL, 0,
  463. CS42L73_PWRCTL2, 1, 1),
  464. SND_SOC_DAPM_AIF_OUT("XSPOUTR", NULL, 0,
  465. CS42L73_PWRCTL2, 1, 1),
  466. SND_SOC_DAPM_AIF_OUT("ASPOUTL", NULL, 0,
  467. CS42L73_PWRCTL2, 3, 1),
  468. SND_SOC_DAPM_AIF_OUT("ASPOUTR", NULL, 0,
  469. CS42L73_PWRCTL2, 3, 1),
  470. SND_SOC_DAPM_AIF_OUT("VSPINOUT", NULL, 0,
  471. CS42L73_PWRCTL2, 4, 1),
  472. SND_SOC_DAPM_PGA("PGA Left", SND_SOC_NOPM, 0, 0, NULL, 0),
  473. SND_SOC_DAPM_PGA("PGA Right", SND_SOC_NOPM, 0, 0, NULL, 0),
  474. SND_SOC_DAPM_MUX("PGA Left Mux", SND_SOC_NOPM, 0, 0, &pgaa_mux),
  475. SND_SOC_DAPM_MUX("PGA Right Mux", SND_SOC_NOPM, 0, 0, &pgab_mux),
  476. SND_SOC_DAPM_ADC("ADC Left", NULL, CS42L73_PWRCTL1, 7, 1),
  477. SND_SOC_DAPM_ADC("ADC Right", NULL, CS42L73_PWRCTL1, 5, 1),
  478. SND_SOC_DAPM_ADC("DMIC Left", NULL, CS42L73_PWRCTL1, 6, 1),
  479. SND_SOC_DAPM_ADC("DMIC Right", NULL, CS42L73_PWRCTL1, 4, 1),
  480. SND_SOC_DAPM_MIXER_NAMED_CTL("Input Left Capture", SND_SOC_NOPM,
  481. 0, 0, input_left_mixer,
  482. ARRAY_SIZE(input_left_mixer)),
  483. SND_SOC_DAPM_MIXER_NAMED_CTL("Input Right Capture", SND_SOC_NOPM,
  484. 0, 0, input_right_mixer,
  485. ARRAY_SIZE(input_right_mixer)),
  486. SND_SOC_DAPM_MIXER("ASPL Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  487. SND_SOC_DAPM_MIXER("ASPR Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  488. SND_SOC_DAPM_MIXER("XSPL Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  489. SND_SOC_DAPM_MIXER("XSPR Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  490. SND_SOC_DAPM_MIXER("VSP Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  491. SND_SOC_DAPM_AIF_IN("XSPINL", NULL, 0,
  492. CS42L73_PWRCTL2, 0, 1),
  493. SND_SOC_DAPM_AIF_IN("XSPINR", NULL, 0,
  494. CS42L73_PWRCTL2, 0, 1),
  495. SND_SOC_DAPM_AIF_IN("XSPINM", NULL, 0,
  496. CS42L73_PWRCTL2, 0, 1),
  497. SND_SOC_DAPM_AIF_IN("ASPINL", NULL, 0,
  498. CS42L73_PWRCTL2, 2, 1),
  499. SND_SOC_DAPM_AIF_IN("ASPINR", NULL, 0,
  500. CS42L73_PWRCTL2, 2, 1),
  501. SND_SOC_DAPM_AIF_IN("ASPINM", NULL, 0,
  502. CS42L73_PWRCTL2, 2, 1),
  503. SND_SOC_DAPM_AIF_IN("VSPINOUT", NULL, 0,
  504. CS42L73_PWRCTL2, 4, 1),
  505. SND_SOC_DAPM_MIXER("HL Left Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  506. SND_SOC_DAPM_MIXER("HL Right Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  507. SND_SOC_DAPM_MIXER("SPK Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  508. SND_SOC_DAPM_MIXER("ESL Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  509. SND_SOC_DAPM_MUX("ESL-XSP Mux", SND_SOC_NOPM,
  510. 0, 0, &esl_xsp_mixer),
  511. SND_SOC_DAPM_MUX("ESL-ASP Mux", SND_SOC_NOPM,
  512. 0, 0, &esl_asp_mixer),
  513. SND_SOC_DAPM_MUX("SPK-ASP Mux", SND_SOC_NOPM,
  514. 0, 0, &spk_asp_mixer),
  515. SND_SOC_DAPM_MUX("SPK-XSP Mux", SND_SOC_NOPM,
  516. 0, 0, &spk_xsp_mixer),
  517. SND_SOC_DAPM_PGA("HL Left DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  518. SND_SOC_DAPM_PGA("HL Right DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  519. SND_SOC_DAPM_PGA("SPK DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  520. SND_SOC_DAPM_PGA("ESL DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  521. SND_SOC_DAPM_SWITCH_E("HP Amp", CS42L73_PWRCTL3, 0, 1,
  522. &hp_amp_ctl, cs42l73_hp_amp_event,
  523. SND_SOC_DAPM_POST_PMD),
  524. SND_SOC_DAPM_SWITCH("LO Amp", CS42L73_PWRCTL3, 1, 1,
  525. &lo_amp_ctl),
  526. SND_SOC_DAPM_SWITCH_E("SPK Amp", CS42L73_PWRCTL3, 2, 1,
  527. &spk_amp_ctl, cs42l73_spklo_spk_amp_event,
  528. SND_SOC_DAPM_POST_PMD),
  529. SND_SOC_DAPM_SWITCH_E("EAR Amp", CS42L73_PWRCTL3, 3, 1,
  530. &ear_amp_ctl, cs42l73_ear_amp_event,
  531. SND_SOC_DAPM_POST_PMD),
  532. SND_SOC_DAPM_SWITCH_E("SPKLO Amp", CS42L73_PWRCTL3, 4, 1,
  533. &spklo_amp_ctl, cs42l73_spklo_spk_amp_event,
  534. SND_SOC_DAPM_POST_PMD),
  535. SND_SOC_DAPM_OUTPUT("HPOUTA"),
  536. SND_SOC_DAPM_OUTPUT("HPOUTB"),
  537. SND_SOC_DAPM_OUTPUT("LINEOUTA"),
  538. SND_SOC_DAPM_OUTPUT("LINEOUTB"),
  539. SND_SOC_DAPM_OUTPUT("EAROUT"),
  540. SND_SOC_DAPM_OUTPUT("SPKOUT"),
  541. SND_SOC_DAPM_OUTPUT("SPKLINEOUT"),
  542. };
  543. static const struct snd_soc_dapm_route cs42l73_audio_map[] = {
  544. /* SPKLO EARSPK Paths */
  545. {"EAROUT", NULL, "EAR Amp"},
  546. {"SPKLINEOUT", NULL, "SPKLO Amp"},
  547. {"EAR Amp", "Switch", "ESL DAC"},
  548. {"SPKLO Amp", "Switch", "ESL DAC"},
  549. {"ESL DAC", "ESL-ASP Mono Volume", "ESL Mixer"},
  550. {"ESL DAC", "ESL-XSP Mono Volume", "ESL Mixer"},
  551. {"ESL DAC", "ESL-VSP Mono Volume", "VSPINOUT"},
  552. /* Loopback */
  553. {"ESL DAC", "ESL-IP Mono Volume", "Input Left Capture"},
  554. {"ESL DAC", "ESL-IP Mono Volume", "Input Right Capture"},
  555. {"ESL Mixer", NULL, "ESL-ASP Mux"},
  556. {"ESL Mixer", NULL, "ESL-XSP Mux"},
  557. {"ESL-ASP Mux", "Left", "ASPINL"},
  558. {"ESL-ASP Mux", "Right", "ASPINR"},
  559. {"ESL-ASP Mux", "Mono Mix", "ASPINM"},
  560. {"ESL-XSP Mux", "Left", "XSPINL"},
  561. {"ESL-XSP Mux", "Right", "XSPINR"},
  562. {"ESL-XSP Mux", "Mono Mix", "XSPINM"},
  563. /* Speakerphone Paths */
  564. {"SPKOUT", NULL, "SPK Amp"},
  565. {"SPK Amp", "Switch", "SPK DAC"},
  566. {"SPK DAC", "SPK-ASP Mono Volume", "SPK Mixer"},
  567. {"SPK DAC", "SPK-XSP Mono Volume", "SPK Mixer"},
  568. {"SPK DAC", "SPK-VSP Mono Volume", "VSPINOUT"},
  569. /* Loopback */
  570. {"SPK DAC", "SPK-IP Mono Volume", "Input Left Capture"},
  571. {"SPK DAC", "SPK-IP Mono Volume", "Input Right Capture"},
  572. {"SPK Mixer", NULL, "SPK-ASP Mux"},
  573. {"SPK Mixer", NULL, "SPK-XSP Mux"},
  574. {"SPK-ASP Mux", "Left", "ASPINL"},
  575. {"SPK-ASP Mux", "Mono Mix", "ASPINM"},
  576. {"SPK-ASP Mux", "Right", "ASPINR"},
  577. {"SPK-XSP Mux", "Left", "XSPINL"},
  578. {"SPK-XSP Mux", "Mono Mix", "XSPINM"},
  579. {"SPK-XSP Mux", "Right", "XSPINR"},
  580. /* HP LineOUT Paths */
  581. {"HPOUTA", NULL, "HP Amp"},
  582. {"HPOUTB", NULL, "HP Amp"},
  583. {"LINEOUTA", NULL, "LO Amp"},
  584. {"LINEOUTB", NULL, "LO Amp"},
  585. {"HP Amp", "Switch", "HL Left DAC"},
  586. {"HP Amp", "Switch", "HL Right DAC"},
  587. {"LO Amp", "Switch", "HL Left DAC"},
  588. {"LO Amp", "Switch", "HL Right DAC"},
  589. {"HL Left DAC", "HL-XSP Volume", "HL Left Mixer"},
  590. {"HL Right DAC", "HL-XSP Volume", "HL Right Mixer"},
  591. {"HL Left DAC", "HL-ASP Volume", "HL Left Mixer"},
  592. {"HL Right DAC", "HL-ASP Volume", "HL Right Mixer"},
  593. {"HL Left DAC", "HL-VSP Volume", "HL Left Mixer"},
  594. {"HL Right DAC", "HL-VSP Volume", "HL Right Mixer"},
  595. /* Loopback */
  596. {"HL Left DAC", "HL-IP Volume", "HL Left Mixer"},
  597. {"HL Right DAC", "HL-IP Volume", "HL Right Mixer"},
  598. {"HL Left Mixer", NULL, "Input Left Capture"},
  599. {"HL Right Mixer", NULL, "Input Right Capture"},
  600. {"HL Left Mixer", NULL, "ASPINL"},
  601. {"HL Right Mixer", NULL, "ASPINR"},
  602. {"HL Left Mixer", NULL, "XSPINL"},
  603. {"HL Right Mixer", NULL, "XSPINR"},
  604. {"HL Left Mixer", NULL, "VSPINOUT"},
  605. {"HL Right Mixer", NULL, "VSPINOUT"},
  606. {"ASPINL", NULL, "ASP Playback"},
  607. {"ASPINM", NULL, "ASP Playback"},
  608. {"ASPINR", NULL, "ASP Playback"},
  609. {"XSPINL", NULL, "XSP Playback"},
  610. {"XSPINM", NULL, "XSP Playback"},
  611. {"XSPINR", NULL, "XSP Playback"},
  612. {"VSPINOUT", NULL, "VSP Playback"},
  613. /* Capture Paths */
  614. {"MIC1", NULL, "MIC1 Bias"},
  615. {"PGA Left Mux", "Mic 1", "MIC1"},
  616. {"MIC2", NULL, "MIC2 Bias"},
  617. {"PGA Right Mux", "Mic 2", "MIC2"},
  618. {"PGA Left Mux", "Line A", "LINEINA"},
  619. {"PGA Right Mux", "Line B", "LINEINB"},
  620. {"PGA Left", NULL, "PGA Left Mux"},
  621. {"PGA Right", NULL, "PGA Right Mux"},
  622. {"ADC Left", NULL, "PGA Left"},
  623. {"ADC Right", NULL, "PGA Right"},
  624. {"DMIC Left", NULL, "DMICA"},
  625. {"DMIC Right", NULL, "DMICB"},
  626. {"Input Left Capture", "ADC Left Input", "ADC Left"},
  627. {"Input Right Capture", "ADC Right Input", "ADC Right"},
  628. {"Input Left Capture", "DMIC Left Input", "DMIC Left"},
  629. {"Input Right Capture", "DMIC Right Input", "DMIC Right"},
  630. /* Audio Capture */
  631. {"ASPL Output Mixer", NULL, "Input Left Capture"},
  632. {"ASPR Output Mixer", NULL, "Input Right Capture"},
  633. {"ASPOUTL", "ASP-IP Volume", "ASPL Output Mixer"},
  634. {"ASPOUTR", "ASP-IP Volume", "ASPR Output Mixer"},
  635. /* Auxillary Capture */
  636. {"XSPL Output Mixer", NULL, "Input Left Capture"},
  637. {"XSPR Output Mixer", NULL, "Input Right Capture"},
  638. {"XSPOUTL", "XSP-IP Volume", "XSPL Output Mixer"},
  639. {"XSPOUTR", "XSP-IP Volume", "XSPR Output Mixer"},
  640. {"XSPOUTL", NULL, "XSPL Output Mixer"},
  641. {"XSPOUTR", NULL, "XSPR Output Mixer"},
  642. /* Voice Capture */
  643. {"VSP Output Mixer", NULL, "Input Left Capture"},
  644. {"VSP Output Mixer", NULL, "Input Right Capture"},
  645. {"VSPINOUT", "VSP-IP Volume", "VSP Output Mixer"},
  646. {"VSPINOUT", NULL, "VSP Output Mixer"},
  647. {"ASP Capture", NULL, "ASPOUTL"},
  648. {"ASP Capture", NULL, "ASPOUTR"},
  649. {"XSP Capture", NULL, "XSPOUTL"},
  650. {"XSP Capture", NULL, "XSPOUTR"},
  651. {"VSP Capture", NULL, "VSPINOUT"},
  652. };
  653. struct cs42l73_mclk_div {
  654. u32 mclk;
  655. u32 srate;
  656. u8 mmcc;
  657. };
  658. static const struct cs42l73_mclk_div cs42l73_mclk_coeffs[] = {
  659. /* MCLK, Sample Rate, xMMCC[5:0] */
  660. {5644800, 11025, 0x30},
  661. {5644800, 22050, 0x20},
  662. {5644800, 44100, 0x10},
  663. {6000000, 8000, 0x39},
  664. {6000000, 11025, 0x33},
  665. {6000000, 12000, 0x31},
  666. {6000000, 16000, 0x29},
  667. {6000000, 22050, 0x23},
  668. {6000000, 24000, 0x21},
  669. {6000000, 32000, 0x19},
  670. {6000000, 44100, 0x13},
  671. {6000000, 48000, 0x11},
  672. {6144000, 8000, 0x38},
  673. {6144000, 12000, 0x30},
  674. {6144000, 16000, 0x28},
  675. {6144000, 24000, 0x20},
  676. {6144000, 32000, 0x18},
  677. {6144000, 48000, 0x10},
  678. {6500000, 8000, 0x3C},
  679. {6500000, 11025, 0x35},
  680. {6500000, 12000, 0x34},
  681. {6500000, 16000, 0x2C},
  682. {6500000, 22050, 0x25},
  683. {6500000, 24000, 0x24},
  684. {6500000, 32000, 0x1C},
  685. {6500000, 44100, 0x15},
  686. {6500000, 48000, 0x14},
  687. {6400000, 8000, 0x3E},
  688. {6400000, 11025, 0x37},
  689. {6400000, 12000, 0x36},
  690. {6400000, 16000, 0x2E},
  691. {6400000, 22050, 0x27},
  692. {6400000, 24000, 0x26},
  693. {6400000, 32000, 0x1E},
  694. {6400000, 44100, 0x17},
  695. {6400000, 48000, 0x16},
  696. };
  697. struct cs42l73_mclkx_div {
  698. u32 mclkx;
  699. u8 ratio;
  700. u8 mclkdiv;
  701. };
  702. static const struct cs42l73_mclkx_div cs42l73_mclkx_coeffs[] = {
  703. {5644800, 1, 0}, /* 5644800 */
  704. {6000000, 1, 0}, /* 6000000 */
  705. {6144000, 1, 0}, /* 6144000 */
  706. {11289600, 2, 2}, /* 5644800 */
  707. {12288000, 2, 2}, /* 6144000 */
  708. {12000000, 2, 2}, /* 6000000 */
  709. {13000000, 2, 2}, /* 6500000 */
  710. {19200000, 3, 3}, /* 6400000 */
  711. {24000000, 4, 4}, /* 6000000 */
  712. {26000000, 4, 4}, /* 6500000 */
  713. {38400000, 6, 5} /* 6400000 */
  714. };
  715. static int cs42l73_get_mclkx_coeff(int mclkx)
  716. {
  717. int i;
  718. for (i = 0; i < ARRAY_SIZE(cs42l73_mclkx_coeffs); i++) {
  719. if (cs42l73_mclkx_coeffs[i].mclkx == mclkx)
  720. return i;
  721. }
  722. return -EINVAL;
  723. }
  724. static int cs42l73_get_mclk_coeff(int mclk, int srate)
  725. {
  726. int i;
  727. for (i = 0; i < ARRAY_SIZE(cs42l73_mclk_coeffs); i++) {
  728. if (cs42l73_mclk_coeffs[i].mclk == mclk &&
  729. cs42l73_mclk_coeffs[i].srate == srate)
  730. return i;
  731. }
  732. return -EINVAL;
  733. }
  734. static int cs42l73_set_mclk(struct snd_soc_dai *dai, unsigned int freq)
  735. {
  736. struct snd_soc_component *component = dai->component;
  737. struct cs42l73_private *priv = snd_soc_component_get_drvdata(component);
  738. int mclkx_coeff;
  739. u32 mclk = 0;
  740. u8 dmmcc = 0;
  741. /* MCLKX -> MCLK */
  742. mclkx_coeff = cs42l73_get_mclkx_coeff(freq);
  743. if (mclkx_coeff < 0)
  744. return mclkx_coeff;
  745. mclk = cs42l73_mclkx_coeffs[mclkx_coeff].mclkx /
  746. cs42l73_mclkx_coeffs[mclkx_coeff].ratio;
  747. dev_dbg(component->dev, "MCLK%u %u <-> internal MCLK %u\n",
  748. priv->mclksel + 1, cs42l73_mclkx_coeffs[mclkx_coeff].mclkx,
  749. mclk);
  750. dmmcc = (priv->mclksel << 4) |
  751. (cs42l73_mclkx_coeffs[mclkx_coeff].mclkdiv << 1);
  752. snd_soc_component_write(component, CS42L73_DMMCC, dmmcc);
  753. priv->sysclk = mclkx_coeff;
  754. priv->mclk = mclk;
  755. return 0;
  756. }
  757. static int cs42l73_set_sysclk(struct snd_soc_dai *dai,
  758. int clk_id, unsigned int freq, int dir)
  759. {
  760. struct snd_soc_component *component = dai->component;
  761. struct cs42l73_private *priv = snd_soc_component_get_drvdata(component);
  762. switch (clk_id) {
  763. case CS42L73_CLKID_MCLK1:
  764. break;
  765. case CS42L73_CLKID_MCLK2:
  766. break;
  767. default:
  768. return -EINVAL;
  769. }
  770. if ((cs42l73_set_mclk(dai, freq)) < 0) {
  771. dev_err(component->dev, "Unable to set MCLK for dai %s\n",
  772. dai->name);
  773. return -EINVAL;
  774. }
  775. priv->mclksel = clk_id;
  776. return 0;
  777. }
  778. static int cs42l73_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  779. {
  780. struct snd_soc_component *component = codec_dai->component;
  781. struct cs42l73_private *priv = snd_soc_component_get_drvdata(component);
  782. u8 id = codec_dai->id;
  783. unsigned int inv, format;
  784. u8 spc, mmcc;
  785. spc = snd_soc_component_read(component, CS42L73_SPC(id));
  786. mmcc = snd_soc_component_read(component, CS42L73_MMCC(id));
  787. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  788. case SND_SOC_DAIFMT_CBM_CFM:
  789. mmcc |= CS42L73_MS_MASTER;
  790. break;
  791. case SND_SOC_DAIFMT_CBS_CFS:
  792. mmcc &= ~CS42L73_MS_MASTER;
  793. break;
  794. default:
  795. return -EINVAL;
  796. }
  797. format = (fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  798. inv = (fmt & SND_SOC_DAIFMT_INV_MASK);
  799. switch (format) {
  800. case SND_SOC_DAIFMT_I2S:
  801. spc &= ~CS42L73_SPDIF_PCM;
  802. break;
  803. case SND_SOC_DAIFMT_DSP_A:
  804. case SND_SOC_DAIFMT_DSP_B:
  805. if (mmcc & CS42L73_MS_MASTER) {
  806. dev_err(component->dev,
  807. "PCM format in slave mode only\n");
  808. return -EINVAL;
  809. }
  810. if (id == CS42L73_ASP) {
  811. dev_err(component->dev,
  812. "PCM format is not supported on ASP port\n");
  813. return -EINVAL;
  814. }
  815. spc |= CS42L73_SPDIF_PCM;
  816. break;
  817. default:
  818. return -EINVAL;
  819. }
  820. if (spc & CS42L73_SPDIF_PCM) {
  821. /* Clear PCM mode, clear PCM_BIT_ORDER bit for MSB->LSB */
  822. spc &= ~(CS42L73_PCM_MODE_MASK | CS42L73_PCM_BIT_ORDER);
  823. switch (format) {
  824. case SND_SOC_DAIFMT_DSP_B:
  825. if (inv == SND_SOC_DAIFMT_IB_IF)
  826. spc |= CS42L73_PCM_MODE0;
  827. if (inv == SND_SOC_DAIFMT_IB_NF)
  828. spc |= CS42L73_PCM_MODE1;
  829. break;
  830. case SND_SOC_DAIFMT_DSP_A:
  831. if (inv == SND_SOC_DAIFMT_IB_IF)
  832. spc |= CS42L73_PCM_MODE1;
  833. break;
  834. default:
  835. return -EINVAL;
  836. }
  837. }
  838. priv->config[id].spc = spc;
  839. priv->config[id].mmcc = mmcc;
  840. return 0;
  841. }
  842. static const unsigned int cs42l73_asrc_rates[] = {
  843. 8000, 11025, 12000, 16000, 22050,
  844. 24000, 32000, 44100, 48000
  845. };
  846. static unsigned int cs42l73_get_xspfs_coeff(u32 rate)
  847. {
  848. int i;
  849. for (i = 0; i < ARRAY_SIZE(cs42l73_asrc_rates); i++) {
  850. if (cs42l73_asrc_rates[i] == rate)
  851. return i + 1;
  852. }
  853. return 0; /* 0 = Don't know */
  854. }
  855. static void cs42l73_update_asrc(struct snd_soc_component *component, int id, int srate)
  856. {
  857. u8 spfs = 0;
  858. if (srate > 0)
  859. spfs = cs42l73_get_xspfs_coeff(srate);
  860. switch (id) {
  861. case CS42L73_XSP:
  862. snd_soc_component_update_bits(component, CS42L73_VXSPFS, 0x0f, spfs);
  863. break;
  864. case CS42L73_ASP:
  865. snd_soc_component_update_bits(component, CS42L73_ASPC, 0x3c, spfs << 2);
  866. break;
  867. case CS42L73_VSP:
  868. snd_soc_component_update_bits(component, CS42L73_VXSPFS, 0xf0, spfs << 4);
  869. break;
  870. default:
  871. break;
  872. }
  873. }
  874. static int cs42l73_pcm_hw_params(struct snd_pcm_substream *substream,
  875. struct snd_pcm_hw_params *params,
  876. struct snd_soc_dai *dai)
  877. {
  878. struct snd_soc_component *component = dai->component;
  879. struct cs42l73_private *priv = snd_soc_component_get_drvdata(component);
  880. int id = dai->id;
  881. int mclk_coeff;
  882. int srate = params_rate(params);
  883. if (priv->config[id].mmcc & CS42L73_MS_MASTER) {
  884. /* CS42L73 Master */
  885. /* MCLK -> srate */
  886. mclk_coeff =
  887. cs42l73_get_mclk_coeff(priv->mclk, srate);
  888. if (mclk_coeff < 0)
  889. return -EINVAL;
  890. dev_dbg(component->dev,
  891. "DAI[%d]: MCLK %u, srate %u, MMCC[5:0] = %x\n",
  892. id, priv->mclk, srate,
  893. cs42l73_mclk_coeffs[mclk_coeff].mmcc);
  894. priv->config[id].mmcc &= 0xC0;
  895. priv->config[id].mmcc |= cs42l73_mclk_coeffs[mclk_coeff].mmcc;
  896. priv->config[id].spc &= 0xFC;
  897. /* Use SCLK=64*Fs if internal MCLK >= 6.4MHz */
  898. if (priv->mclk >= 6400000)
  899. priv->config[id].spc |= CS42L73_MCK_SCLK_64FS;
  900. else
  901. priv->config[id].spc |= CS42L73_MCK_SCLK_MCLK;
  902. } else {
  903. /* CS42L73 Slave */
  904. priv->config[id].spc &= 0xFC;
  905. priv->config[id].spc |= CS42L73_MCK_SCLK_64FS;
  906. }
  907. /* Update ASRCs */
  908. priv->config[id].srate = srate;
  909. snd_soc_component_write(component, CS42L73_SPC(id), priv->config[id].spc);
  910. snd_soc_component_write(component, CS42L73_MMCC(id), priv->config[id].mmcc);
  911. cs42l73_update_asrc(component, id, srate);
  912. return 0;
  913. }
  914. static int cs42l73_set_bias_level(struct snd_soc_component *component,
  915. enum snd_soc_bias_level level)
  916. {
  917. struct cs42l73_private *cs42l73 = snd_soc_component_get_drvdata(component);
  918. switch (level) {
  919. case SND_SOC_BIAS_ON:
  920. snd_soc_component_update_bits(component, CS42L73_DMMCC, CS42L73_MCLKDIS, 0);
  921. snd_soc_component_update_bits(component, CS42L73_PWRCTL1, CS42L73_PDN, 0);
  922. break;
  923. case SND_SOC_BIAS_PREPARE:
  924. break;
  925. case SND_SOC_BIAS_STANDBY:
  926. if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
  927. regcache_cache_only(cs42l73->regmap, false);
  928. regcache_sync(cs42l73->regmap);
  929. }
  930. snd_soc_component_update_bits(component, CS42L73_PWRCTL1, CS42L73_PDN, 1);
  931. break;
  932. case SND_SOC_BIAS_OFF:
  933. snd_soc_component_update_bits(component, CS42L73_PWRCTL1, CS42L73_PDN, 1);
  934. if (cs42l73->shutdwn_delay > 0) {
  935. mdelay(cs42l73->shutdwn_delay);
  936. cs42l73->shutdwn_delay = 0;
  937. } else {
  938. mdelay(15); /* Min amount of time requred to power
  939. * down.
  940. */
  941. }
  942. snd_soc_component_update_bits(component, CS42L73_DMMCC, CS42L73_MCLKDIS, 1);
  943. break;
  944. }
  945. return 0;
  946. }
  947. static int cs42l73_set_tristate(struct snd_soc_dai *dai, int tristate)
  948. {
  949. struct snd_soc_component *component = dai->component;
  950. int id = dai->id;
  951. return snd_soc_component_update_bits(component, CS42L73_SPC(id), CS42L73_SP_3ST,
  952. tristate << 7);
  953. }
  954. static const struct snd_pcm_hw_constraint_list constraints_12_24 = {
  955. .count = ARRAY_SIZE(cs42l73_asrc_rates),
  956. .list = cs42l73_asrc_rates,
  957. };
  958. static int cs42l73_pcm_startup(struct snd_pcm_substream *substream,
  959. struct snd_soc_dai *dai)
  960. {
  961. snd_pcm_hw_constraint_list(substream->runtime, 0,
  962. SNDRV_PCM_HW_PARAM_RATE,
  963. &constraints_12_24);
  964. return 0;
  965. }
  966. #define CS42L73_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  967. SNDRV_PCM_FMTBIT_S24_LE)
  968. static const struct snd_soc_dai_ops cs42l73_ops = {
  969. .startup = cs42l73_pcm_startup,
  970. .hw_params = cs42l73_pcm_hw_params,
  971. .set_fmt = cs42l73_set_dai_fmt,
  972. .set_sysclk = cs42l73_set_sysclk,
  973. .set_tristate = cs42l73_set_tristate,
  974. };
  975. static struct snd_soc_dai_driver cs42l73_dai[] = {
  976. {
  977. .name = "cs42l73-xsp",
  978. .id = CS42L73_XSP,
  979. .playback = {
  980. .stream_name = "XSP Playback",
  981. .channels_min = 1,
  982. .channels_max = 2,
  983. .rates = SNDRV_PCM_RATE_KNOT,
  984. .formats = CS42L73_FORMATS,
  985. },
  986. .capture = {
  987. .stream_name = "XSP Capture",
  988. .channels_min = 1,
  989. .channels_max = 2,
  990. .rates = SNDRV_PCM_RATE_KNOT,
  991. .formats = CS42L73_FORMATS,
  992. },
  993. .ops = &cs42l73_ops,
  994. .symmetric_rate = 1,
  995. },
  996. {
  997. .name = "cs42l73-asp",
  998. .id = CS42L73_ASP,
  999. .playback = {
  1000. .stream_name = "ASP Playback",
  1001. .channels_min = 2,
  1002. .channels_max = 2,
  1003. .rates = SNDRV_PCM_RATE_KNOT,
  1004. .formats = CS42L73_FORMATS,
  1005. },
  1006. .capture = {
  1007. .stream_name = "ASP Capture",
  1008. .channels_min = 2,
  1009. .channels_max = 2,
  1010. .rates = SNDRV_PCM_RATE_KNOT,
  1011. .formats = CS42L73_FORMATS,
  1012. },
  1013. .ops = &cs42l73_ops,
  1014. .symmetric_rate = 1,
  1015. },
  1016. {
  1017. .name = "cs42l73-vsp",
  1018. .id = CS42L73_VSP,
  1019. .playback = {
  1020. .stream_name = "VSP Playback",
  1021. .channels_min = 1,
  1022. .channels_max = 2,
  1023. .rates = SNDRV_PCM_RATE_KNOT,
  1024. .formats = CS42L73_FORMATS,
  1025. },
  1026. .capture = {
  1027. .stream_name = "VSP Capture",
  1028. .channels_min = 1,
  1029. .channels_max = 2,
  1030. .rates = SNDRV_PCM_RATE_KNOT,
  1031. .formats = CS42L73_FORMATS,
  1032. },
  1033. .ops = &cs42l73_ops,
  1034. .symmetric_rate = 1,
  1035. }
  1036. };
  1037. static int cs42l73_probe(struct snd_soc_component *component)
  1038. {
  1039. struct cs42l73_private *cs42l73 = snd_soc_component_get_drvdata(component);
  1040. /* Set Charge Pump Frequency */
  1041. if (cs42l73->pdata.chgfreq)
  1042. snd_soc_component_update_bits(component, CS42L73_CPFCHC,
  1043. CS42L73_CHARGEPUMP_MASK,
  1044. cs42l73->pdata.chgfreq << 4);
  1045. /* MCLK1 as master clk */
  1046. cs42l73->mclksel = CS42L73_CLKID_MCLK1;
  1047. cs42l73->mclk = 0;
  1048. return 0;
  1049. }
  1050. static const struct snd_soc_component_driver soc_component_dev_cs42l73 = {
  1051. .probe = cs42l73_probe,
  1052. .set_bias_level = cs42l73_set_bias_level,
  1053. .controls = cs42l73_snd_controls,
  1054. .num_controls = ARRAY_SIZE(cs42l73_snd_controls),
  1055. .dapm_widgets = cs42l73_dapm_widgets,
  1056. .num_dapm_widgets = ARRAY_SIZE(cs42l73_dapm_widgets),
  1057. .dapm_routes = cs42l73_audio_map,
  1058. .num_dapm_routes = ARRAY_SIZE(cs42l73_audio_map),
  1059. .suspend_bias_off = 1,
  1060. .idle_bias_on = 1,
  1061. .use_pmdown_time = 1,
  1062. .endianness = 1,
  1063. };
  1064. static const struct regmap_config cs42l73_regmap = {
  1065. .reg_bits = 8,
  1066. .val_bits = 8,
  1067. .max_register = CS42L73_MAX_REGISTER,
  1068. .reg_defaults = cs42l73_reg_defaults,
  1069. .num_reg_defaults = ARRAY_SIZE(cs42l73_reg_defaults),
  1070. .volatile_reg = cs42l73_volatile_register,
  1071. .readable_reg = cs42l73_readable_register,
  1072. .cache_type = REGCACHE_RBTREE,
  1073. .use_single_read = true,
  1074. .use_single_write = true,
  1075. };
  1076. static int cs42l73_i2c_probe(struct i2c_client *i2c_client)
  1077. {
  1078. struct cs42l73_private *cs42l73;
  1079. struct cs42l73_platform_data *pdata = dev_get_platdata(&i2c_client->dev);
  1080. int ret, devid;
  1081. unsigned int reg;
  1082. u32 val32;
  1083. cs42l73 = devm_kzalloc(&i2c_client->dev, sizeof(*cs42l73), GFP_KERNEL);
  1084. if (!cs42l73)
  1085. return -ENOMEM;
  1086. cs42l73->regmap = devm_regmap_init_i2c(i2c_client, &cs42l73_regmap);
  1087. if (IS_ERR(cs42l73->regmap)) {
  1088. ret = PTR_ERR(cs42l73->regmap);
  1089. dev_err(&i2c_client->dev, "regmap_init() failed: %d\n", ret);
  1090. return ret;
  1091. }
  1092. if (pdata) {
  1093. cs42l73->pdata = *pdata;
  1094. } else {
  1095. pdata = devm_kzalloc(&i2c_client->dev, sizeof(*pdata),
  1096. GFP_KERNEL);
  1097. if (!pdata)
  1098. return -ENOMEM;
  1099. if (i2c_client->dev.of_node) {
  1100. if (of_property_read_u32(i2c_client->dev.of_node,
  1101. "chgfreq", &val32) >= 0)
  1102. pdata->chgfreq = val32;
  1103. }
  1104. pdata->reset_gpio = of_get_named_gpio(i2c_client->dev.of_node,
  1105. "reset-gpio", 0);
  1106. cs42l73->pdata = *pdata;
  1107. }
  1108. i2c_set_clientdata(i2c_client, cs42l73);
  1109. if (cs42l73->pdata.reset_gpio) {
  1110. ret = devm_gpio_request_one(&i2c_client->dev,
  1111. cs42l73->pdata.reset_gpio,
  1112. GPIOF_OUT_INIT_HIGH,
  1113. "CS42L73 /RST");
  1114. if (ret < 0) {
  1115. dev_err(&i2c_client->dev, "Failed to request /RST %d: %d\n",
  1116. cs42l73->pdata.reset_gpio, ret);
  1117. return ret;
  1118. }
  1119. gpio_set_value_cansleep(cs42l73->pdata.reset_gpio, 0);
  1120. gpio_set_value_cansleep(cs42l73->pdata.reset_gpio, 1);
  1121. }
  1122. /* initialize codec */
  1123. devid = cirrus_read_device_id(cs42l73->regmap, CS42L73_DEVID_AB);
  1124. if (devid < 0) {
  1125. ret = devid;
  1126. dev_err(&i2c_client->dev, "Failed to read device ID: %d\n", ret);
  1127. goto err_reset;
  1128. }
  1129. if (devid != CS42L73_DEVID) {
  1130. ret = -ENODEV;
  1131. dev_err(&i2c_client->dev,
  1132. "CS42L73 Device ID (%X). Expected %X\n",
  1133. devid, CS42L73_DEVID);
  1134. goto err_reset;
  1135. }
  1136. ret = regmap_read(cs42l73->regmap, CS42L73_REVID, &reg);
  1137. if (ret < 0) {
  1138. dev_err(&i2c_client->dev, "Get Revision ID failed\n");
  1139. goto err_reset;
  1140. }
  1141. dev_info(&i2c_client->dev,
  1142. "Cirrus Logic CS42L73, Revision: %02X\n", reg & 0xFF);
  1143. ret = devm_snd_soc_register_component(&i2c_client->dev,
  1144. &soc_component_dev_cs42l73, cs42l73_dai,
  1145. ARRAY_SIZE(cs42l73_dai));
  1146. if (ret < 0)
  1147. goto err_reset;
  1148. return 0;
  1149. err_reset:
  1150. gpio_set_value_cansleep(cs42l73->pdata.reset_gpio, 0);
  1151. return ret;
  1152. }
  1153. static const struct of_device_id cs42l73_of_match[] = {
  1154. { .compatible = "cirrus,cs42l73", },
  1155. {},
  1156. };
  1157. MODULE_DEVICE_TABLE(of, cs42l73_of_match);
  1158. static const struct i2c_device_id cs42l73_id[] = {
  1159. {"cs42l73", 0},
  1160. {}
  1161. };
  1162. MODULE_DEVICE_TABLE(i2c, cs42l73_id);
  1163. static struct i2c_driver cs42l73_i2c_driver = {
  1164. .driver = {
  1165. .name = "cs42l73",
  1166. .of_match_table = cs42l73_of_match,
  1167. },
  1168. .id_table = cs42l73_id,
  1169. .probe_new = cs42l73_i2c_probe,
  1170. };
  1171. module_i2c_driver(cs42l73_i2c_driver);
  1172. MODULE_DESCRIPTION("ASoC CS42L73 driver");
  1173. MODULE_AUTHOR("Georgi Vlaev, Nucleus Systems Ltd, <[email protected]>");
  1174. MODULE_AUTHOR("Brian Austin, Cirrus Logic Inc, <[email protected]>");
  1175. MODULE_LICENSE("GPL");