cs42l51.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * cs42l51.c
  4. *
  5. * ASoC Driver for Cirrus Logic CS42L51 codecs
  6. *
  7. * Copyright (c) 2010 Arnaud Patard <[email protected]>
  8. *
  9. * Based on cs4270.c - Copyright (c) Freescale Semiconductor
  10. *
  11. * For now:
  12. * - Only I2C is support. Not SPI
  13. * - master mode *NOT* supported
  14. */
  15. #include <linux/clk.h>
  16. #include <linux/module.h>
  17. #include <linux/slab.h>
  18. #include <sound/core.h>
  19. #include <sound/soc.h>
  20. #include <sound/tlv.h>
  21. #include <sound/initval.h>
  22. #include <sound/pcm_params.h>
  23. #include <sound/pcm.h>
  24. #include <linux/gpio/consumer.h>
  25. #include <linux/regmap.h>
  26. #include <linux/regulator/consumer.h>
  27. #include "cs42l51.h"
  28. enum master_slave_mode {
  29. MODE_SLAVE,
  30. MODE_SLAVE_AUTO,
  31. MODE_MASTER,
  32. };
  33. static const char * const cs42l51_supply_names[] = {
  34. "VL",
  35. "VD",
  36. "VA",
  37. "VAHP",
  38. };
  39. struct cs42l51_private {
  40. unsigned int mclk;
  41. struct clk *mclk_handle;
  42. unsigned int audio_mode; /* The mode (I2S or left-justified) */
  43. enum master_slave_mode func;
  44. struct regulator_bulk_data supplies[ARRAY_SIZE(cs42l51_supply_names)];
  45. struct gpio_desc *reset_gpio;
  46. struct regmap *regmap;
  47. };
  48. #define CS42L51_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S18_3LE | \
  49. SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE)
  50. static int cs42l51_get_chan_mix(struct snd_kcontrol *kcontrol,
  51. struct snd_ctl_elem_value *ucontrol)
  52. {
  53. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  54. unsigned long value = snd_soc_component_read(component, CS42L51_PCM_MIXER)&3;
  55. switch (value) {
  56. default:
  57. case 0:
  58. ucontrol->value.enumerated.item[0] = 0;
  59. break;
  60. /* same value : (L+R)/2 and (R+L)/2 */
  61. case 1:
  62. case 2:
  63. ucontrol->value.enumerated.item[0] = 1;
  64. break;
  65. case 3:
  66. ucontrol->value.enumerated.item[0] = 2;
  67. break;
  68. }
  69. return 0;
  70. }
  71. #define CHAN_MIX_NORMAL 0x00
  72. #define CHAN_MIX_BOTH 0x55
  73. #define CHAN_MIX_SWAP 0xFF
  74. static int cs42l51_set_chan_mix(struct snd_kcontrol *kcontrol,
  75. struct snd_ctl_elem_value *ucontrol)
  76. {
  77. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  78. unsigned char val;
  79. switch (ucontrol->value.enumerated.item[0]) {
  80. default:
  81. case 0:
  82. val = CHAN_MIX_NORMAL;
  83. break;
  84. case 1:
  85. val = CHAN_MIX_BOTH;
  86. break;
  87. case 2:
  88. val = CHAN_MIX_SWAP;
  89. break;
  90. }
  91. snd_soc_component_write(component, CS42L51_PCM_MIXER, val);
  92. return 1;
  93. }
  94. static const DECLARE_TLV_DB_SCALE(adc_pcm_tlv, -5150, 50, 0);
  95. static const DECLARE_TLV_DB_SCALE(tone_tlv, -1050, 150, 0);
  96. static const DECLARE_TLV_DB_SCALE(aout_tlv, -10200, 50, 0);
  97. static const DECLARE_TLV_DB_SCALE(boost_tlv, 1600, 1600, 0);
  98. static const DECLARE_TLV_DB_SCALE(adc_boost_tlv, 2000, 2000, 0);
  99. static const char *chan_mix[] = {
  100. "L R",
  101. "L+R",
  102. "R L",
  103. };
  104. static const DECLARE_TLV_DB_SCALE(pga_tlv, -300, 50, 0);
  105. static const DECLARE_TLV_DB_SCALE(adc_att_tlv, -9600, 100, 0);
  106. static SOC_ENUM_SINGLE_EXT_DECL(cs42l51_chan_mix, chan_mix);
  107. static const struct snd_kcontrol_new cs42l51_snd_controls[] = {
  108. SOC_DOUBLE_R_SX_TLV("PCM Playback Volume",
  109. CS42L51_PCMA_VOL, CS42L51_PCMB_VOL,
  110. 0, 0x19, 0x7F, adc_pcm_tlv),
  111. SOC_DOUBLE_R("PCM Playback Switch",
  112. CS42L51_PCMA_VOL, CS42L51_PCMB_VOL, 7, 1, 1),
  113. SOC_DOUBLE_R_SX_TLV("Analog Playback Volume",
  114. CS42L51_AOUTA_VOL, CS42L51_AOUTB_VOL,
  115. 0, 0x34, 0xE4, aout_tlv),
  116. SOC_DOUBLE_R_SX_TLV("ADC Mixer Volume",
  117. CS42L51_ADCA_VOL, CS42L51_ADCB_VOL,
  118. 0, 0x19, 0x7F, adc_pcm_tlv),
  119. SOC_DOUBLE_R("ADC Mixer Switch",
  120. CS42L51_ADCA_VOL, CS42L51_ADCB_VOL, 7, 1, 1),
  121. SOC_DOUBLE_R_SX_TLV("ADC Attenuator Volume",
  122. CS42L51_ADCA_ATT, CS42L51_ADCB_ATT,
  123. 0, 0xA0, 96, adc_att_tlv),
  124. SOC_DOUBLE_R_SX_TLV("PGA Volume",
  125. CS42L51_ALC_PGA_CTL, CS42L51_ALC_PGB_CTL,
  126. 0, 0x1A, 30, pga_tlv),
  127. SOC_SINGLE("Playback Deemphasis Switch", CS42L51_DAC_CTL, 3, 1, 0),
  128. SOC_SINGLE("Auto-Mute Switch", CS42L51_DAC_CTL, 2, 1, 0),
  129. SOC_SINGLE("Soft Ramp Switch", CS42L51_DAC_CTL, 1, 1, 0),
  130. SOC_SINGLE("Zero Cross Switch", CS42L51_DAC_CTL, 0, 0, 0),
  131. SOC_DOUBLE_TLV("Mic Boost Volume",
  132. CS42L51_MIC_CTL, 0, 1, 1, 0, boost_tlv),
  133. SOC_DOUBLE_TLV("ADC Boost Volume",
  134. CS42L51_MIC_CTL, 5, 6, 1, 0, adc_boost_tlv),
  135. SOC_SINGLE_TLV("Bass Volume", CS42L51_TONE_CTL, 0, 0xf, 1, tone_tlv),
  136. SOC_SINGLE_TLV("Treble Volume", CS42L51_TONE_CTL, 4, 0xf, 1, tone_tlv),
  137. SOC_ENUM_EXT("PCM channel mixer",
  138. cs42l51_chan_mix,
  139. cs42l51_get_chan_mix, cs42l51_set_chan_mix),
  140. };
  141. /*
  142. * to power down, one must:
  143. * 1.) Enable the PDN bit
  144. * 2.) enable power-down for the select channels
  145. * 3.) disable the PDN bit.
  146. */
  147. static int cs42l51_pdn_event(struct snd_soc_dapm_widget *w,
  148. struct snd_kcontrol *kcontrol, int event)
  149. {
  150. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  151. switch (event) {
  152. case SND_SOC_DAPM_PRE_PMD:
  153. snd_soc_component_update_bits(component, CS42L51_POWER_CTL1,
  154. CS42L51_POWER_CTL1_PDN,
  155. CS42L51_POWER_CTL1_PDN);
  156. break;
  157. default:
  158. case SND_SOC_DAPM_POST_PMD:
  159. snd_soc_component_update_bits(component, CS42L51_POWER_CTL1,
  160. CS42L51_POWER_CTL1_PDN, 0);
  161. break;
  162. }
  163. return 0;
  164. }
  165. static const char *cs42l51_dac_names[] = {"Direct PCM",
  166. "DSP PCM", "ADC"};
  167. static SOC_ENUM_SINGLE_DECL(cs42l51_dac_mux_enum,
  168. CS42L51_DAC_CTL, 6, cs42l51_dac_names);
  169. static const struct snd_kcontrol_new cs42l51_dac_mux_controls =
  170. SOC_DAPM_ENUM("Route", cs42l51_dac_mux_enum);
  171. static const char *cs42l51_adcl_names[] = {"AIN1 Left", "AIN2 Left",
  172. "MIC Left", "MIC+preamp Left"};
  173. static SOC_ENUM_SINGLE_DECL(cs42l51_adcl_mux_enum,
  174. CS42L51_ADC_INPUT, 4, cs42l51_adcl_names);
  175. static const struct snd_kcontrol_new cs42l51_adcl_mux_controls =
  176. SOC_DAPM_ENUM("Route", cs42l51_adcl_mux_enum);
  177. static const char *cs42l51_adcr_names[] = {"AIN1 Right", "AIN2 Right",
  178. "MIC Right", "MIC+preamp Right"};
  179. static SOC_ENUM_SINGLE_DECL(cs42l51_adcr_mux_enum,
  180. CS42L51_ADC_INPUT, 6, cs42l51_adcr_names);
  181. static const struct snd_kcontrol_new cs42l51_adcr_mux_controls =
  182. SOC_DAPM_ENUM("Route", cs42l51_adcr_mux_enum);
  183. static const struct snd_soc_dapm_widget cs42l51_dapm_widgets[] = {
  184. SND_SOC_DAPM_SUPPLY("Mic Bias", CS42L51_MIC_POWER_CTL, 1, 1, NULL,
  185. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  186. SND_SOC_DAPM_PGA_E("Left PGA", CS42L51_POWER_CTL1, 3, 1, NULL, 0,
  187. cs42l51_pdn_event, SND_SOC_DAPM_PRE_POST_PMD),
  188. SND_SOC_DAPM_PGA_E("Right PGA", CS42L51_POWER_CTL1, 4, 1, NULL, 0,
  189. cs42l51_pdn_event, SND_SOC_DAPM_PRE_POST_PMD),
  190. SND_SOC_DAPM_ADC_E("Left ADC", "Left HiFi Capture",
  191. CS42L51_POWER_CTL1, 1, 1,
  192. cs42l51_pdn_event, SND_SOC_DAPM_PRE_POST_PMD),
  193. SND_SOC_DAPM_ADC_E("Right ADC", "Right HiFi Capture",
  194. CS42L51_POWER_CTL1, 2, 1,
  195. cs42l51_pdn_event, SND_SOC_DAPM_PRE_POST_PMD),
  196. SND_SOC_DAPM_DAC_E("Left DAC", NULL, CS42L51_POWER_CTL1, 5, 1,
  197. cs42l51_pdn_event, SND_SOC_DAPM_PRE_POST_PMD),
  198. SND_SOC_DAPM_DAC_E("Right DAC", NULL, CS42L51_POWER_CTL1, 6, 1,
  199. cs42l51_pdn_event, SND_SOC_DAPM_PRE_POST_PMD),
  200. /* analog/mic */
  201. SND_SOC_DAPM_INPUT("AIN1L"),
  202. SND_SOC_DAPM_INPUT("AIN1R"),
  203. SND_SOC_DAPM_INPUT("AIN2L"),
  204. SND_SOC_DAPM_INPUT("AIN2R"),
  205. SND_SOC_DAPM_INPUT("MICL"),
  206. SND_SOC_DAPM_INPUT("MICR"),
  207. SND_SOC_DAPM_MIXER("Mic Preamp Left",
  208. CS42L51_MIC_POWER_CTL, 2, 1, NULL, 0),
  209. SND_SOC_DAPM_MIXER("Mic Preamp Right",
  210. CS42L51_MIC_POWER_CTL, 3, 1, NULL, 0),
  211. /* HP */
  212. SND_SOC_DAPM_OUTPUT("HPL"),
  213. SND_SOC_DAPM_OUTPUT("HPR"),
  214. /* mux */
  215. SND_SOC_DAPM_MUX("DAC Mux", SND_SOC_NOPM, 0, 0,
  216. &cs42l51_dac_mux_controls),
  217. SND_SOC_DAPM_MUX("PGA-ADC Mux Left", SND_SOC_NOPM, 0, 0,
  218. &cs42l51_adcl_mux_controls),
  219. SND_SOC_DAPM_MUX("PGA-ADC Mux Right", SND_SOC_NOPM, 0, 0,
  220. &cs42l51_adcr_mux_controls),
  221. };
  222. static int mclk_event(struct snd_soc_dapm_widget *w,
  223. struct snd_kcontrol *kcontrol, int event)
  224. {
  225. struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
  226. struct cs42l51_private *cs42l51 = snd_soc_component_get_drvdata(comp);
  227. switch (event) {
  228. case SND_SOC_DAPM_PRE_PMU:
  229. return clk_prepare_enable(cs42l51->mclk_handle);
  230. case SND_SOC_DAPM_POST_PMD:
  231. /* Delay mclk shutdown to fulfill power-down sequence requirements */
  232. msleep(20);
  233. clk_disable_unprepare(cs42l51->mclk_handle);
  234. break;
  235. }
  236. return 0;
  237. }
  238. static const struct snd_soc_dapm_widget cs42l51_dapm_mclk_widgets[] = {
  239. SND_SOC_DAPM_SUPPLY("MCLK", SND_SOC_NOPM, 0, 0, mclk_event,
  240. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  241. };
  242. static const struct snd_soc_dapm_route cs42l51_routes[] = {
  243. {"HPL", NULL, "Left DAC"},
  244. {"HPR", NULL, "Right DAC"},
  245. {"Right DAC", NULL, "DAC Mux"},
  246. {"Left DAC", NULL, "DAC Mux"},
  247. {"DAC Mux", "Direct PCM", "Playback"},
  248. {"DAC Mux", "DSP PCM", "Playback"},
  249. {"Left ADC", NULL, "Left PGA"},
  250. {"Right ADC", NULL, "Right PGA"},
  251. {"Mic Preamp Left", NULL, "MICL"},
  252. {"Mic Preamp Right", NULL, "MICR"},
  253. {"PGA-ADC Mux Left", "AIN1 Left", "AIN1L" },
  254. {"PGA-ADC Mux Left", "AIN2 Left", "AIN2L" },
  255. {"PGA-ADC Mux Left", "MIC Left", "MICL" },
  256. {"PGA-ADC Mux Left", "MIC+preamp Left", "Mic Preamp Left" },
  257. {"PGA-ADC Mux Right", "AIN1 Right", "AIN1R" },
  258. {"PGA-ADC Mux Right", "AIN2 Right", "AIN2R" },
  259. {"PGA-ADC Mux Right", "MIC Right", "MICR" },
  260. {"PGA-ADC Mux Right", "MIC+preamp Right", "Mic Preamp Right" },
  261. {"Left PGA", NULL, "PGA-ADC Mux Left"},
  262. {"Right PGA", NULL, "PGA-ADC Mux Right"},
  263. };
  264. static int cs42l51_set_dai_fmt(struct snd_soc_dai *codec_dai,
  265. unsigned int format)
  266. {
  267. struct snd_soc_component *component = codec_dai->component;
  268. struct cs42l51_private *cs42l51 = snd_soc_component_get_drvdata(component);
  269. switch (format & SND_SOC_DAIFMT_FORMAT_MASK) {
  270. case SND_SOC_DAIFMT_I2S:
  271. case SND_SOC_DAIFMT_LEFT_J:
  272. case SND_SOC_DAIFMT_RIGHT_J:
  273. cs42l51->audio_mode = format & SND_SOC_DAIFMT_FORMAT_MASK;
  274. break;
  275. default:
  276. dev_err(component->dev, "invalid DAI format\n");
  277. return -EINVAL;
  278. }
  279. switch (format & SND_SOC_DAIFMT_MASTER_MASK) {
  280. case SND_SOC_DAIFMT_CBM_CFM:
  281. cs42l51->func = MODE_MASTER;
  282. break;
  283. case SND_SOC_DAIFMT_CBS_CFS:
  284. cs42l51->func = MODE_SLAVE_AUTO;
  285. break;
  286. default:
  287. dev_err(component->dev, "Unknown master/slave configuration\n");
  288. return -EINVAL;
  289. }
  290. return 0;
  291. }
  292. struct cs42l51_ratios {
  293. unsigned int ratio;
  294. unsigned char speed_mode;
  295. unsigned char mclk;
  296. };
  297. static struct cs42l51_ratios slave_ratios[] = {
  298. { 512, CS42L51_QSM_MODE, 0 }, { 768, CS42L51_QSM_MODE, 0 },
  299. { 1024, CS42L51_QSM_MODE, 0 }, { 1536, CS42L51_QSM_MODE, 0 },
  300. { 2048, CS42L51_QSM_MODE, 0 }, { 3072, CS42L51_QSM_MODE, 0 },
  301. { 256, CS42L51_HSM_MODE, 0 }, { 384, CS42L51_HSM_MODE, 0 },
  302. { 512, CS42L51_HSM_MODE, 0 }, { 768, CS42L51_HSM_MODE, 0 },
  303. { 1024, CS42L51_HSM_MODE, 0 }, { 1536, CS42L51_HSM_MODE, 0 },
  304. { 128, CS42L51_SSM_MODE, 0 }, { 192, CS42L51_SSM_MODE, 0 },
  305. { 256, CS42L51_SSM_MODE, 0 }, { 384, CS42L51_SSM_MODE, 0 },
  306. { 512, CS42L51_SSM_MODE, 0 }, { 768, CS42L51_SSM_MODE, 0 },
  307. { 128, CS42L51_DSM_MODE, 0 }, { 192, CS42L51_DSM_MODE, 0 },
  308. { 256, CS42L51_DSM_MODE, 0 }, { 384, CS42L51_DSM_MODE, 0 },
  309. };
  310. static struct cs42l51_ratios slave_auto_ratios[] = {
  311. { 1024, CS42L51_QSM_MODE, 0 }, { 1536, CS42L51_QSM_MODE, 0 },
  312. { 2048, CS42L51_QSM_MODE, 1 }, { 3072, CS42L51_QSM_MODE, 1 },
  313. { 512, CS42L51_HSM_MODE, 0 }, { 768, CS42L51_HSM_MODE, 0 },
  314. { 1024, CS42L51_HSM_MODE, 1 }, { 1536, CS42L51_HSM_MODE, 1 },
  315. { 256, CS42L51_SSM_MODE, 0 }, { 384, CS42L51_SSM_MODE, 0 },
  316. { 512, CS42L51_SSM_MODE, 1 }, { 768, CS42L51_SSM_MODE, 1 },
  317. { 128, CS42L51_DSM_MODE, 0 }, { 192, CS42L51_DSM_MODE, 0 },
  318. { 256, CS42L51_DSM_MODE, 1 }, { 384, CS42L51_DSM_MODE, 1 },
  319. };
  320. /*
  321. * Master mode mclk/fs ratios.
  322. * Recommended configurations are SSM for 4-50khz and DSM for 50-100kHz ranges
  323. * The table below provides support of following ratios:
  324. * 128: SSM (%128) with div2 disabled
  325. * 256: SSM (%128) with div2 enabled
  326. * In both cases, if sampling rate is above 50kHz, SSM is overridden
  327. * with DSM (%128) configuration
  328. */
  329. static struct cs42l51_ratios master_ratios[] = {
  330. { 128, CS42L51_SSM_MODE, 0 }, { 256, CS42L51_SSM_MODE, 1 },
  331. };
  332. static int cs42l51_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  333. int clk_id, unsigned int freq, int dir)
  334. {
  335. struct snd_soc_component *component = codec_dai->component;
  336. struct cs42l51_private *cs42l51 = snd_soc_component_get_drvdata(component);
  337. cs42l51->mclk = freq;
  338. return 0;
  339. }
  340. static int cs42l51_hw_params(struct snd_pcm_substream *substream,
  341. struct snd_pcm_hw_params *params,
  342. struct snd_soc_dai *dai)
  343. {
  344. struct snd_soc_component *component = dai->component;
  345. struct cs42l51_private *cs42l51 = snd_soc_component_get_drvdata(component);
  346. int ret;
  347. unsigned int i;
  348. unsigned int rate;
  349. unsigned int ratio;
  350. struct cs42l51_ratios *ratios = NULL;
  351. int nr_ratios = 0;
  352. int intf_ctl, power_ctl, fmt, mode;
  353. switch (cs42l51->func) {
  354. case MODE_MASTER:
  355. ratios = master_ratios;
  356. nr_ratios = ARRAY_SIZE(master_ratios);
  357. break;
  358. case MODE_SLAVE:
  359. ratios = slave_ratios;
  360. nr_ratios = ARRAY_SIZE(slave_ratios);
  361. break;
  362. case MODE_SLAVE_AUTO:
  363. ratios = slave_auto_ratios;
  364. nr_ratios = ARRAY_SIZE(slave_auto_ratios);
  365. break;
  366. }
  367. /* Figure out which MCLK/LRCK ratio to use */
  368. rate = params_rate(params); /* Sampling rate, in Hz */
  369. ratio = cs42l51->mclk / rate; /* MCLK/LRCK ratio */
  370. for (i = 0; i < nr_ratios; i++) {
  371. if (ratios[i].ratio == ratio)
  372. break;
  373. }
  374. if (i == nr_ratios) {
  375. /* We did not find a matching ratio */
  376. dev_err(component->dev, "could not find matching ratio\n");
  377. return -EINVAL;
  378. }
  379. intf_ctl = snd_soc_component_read(component, CS42L51_INTF_CTL);
  380. power_ctl = snd_soc_component_read(component, CS42L51_MIC_POWER_CTL);
  381. intf_ctl &= ~(CS42L51_INTF_CTL_MASTER | CS42L51_INTF_CTL_ADC_I2S
  382. | CS42L51_INTF_CTL_DAC_FORMAT(7));
  383. power_ctl &= ~(CS42L51_MIC_POWER_CTL_SPEED(3)
  384. | CS42L51_MIC_POWER_CTL_MCLK_DIV2);
  385. switch (cs42l51->func) {
  386. case MODE_MASTER:
  387. intf_ctl |= CS42L51_INTF_CTL_MASTER;
  388. mode = ratios[i].speed_mode;
  389. /* Force DSM mode if sampling rate is above 50kHz */
  390. if (rate > 50000)
  391. mode = CS42L51_DSM_MODE;
  392. power_ctl |= CS42L51_MIC_POWER_CTL_SPEED(mode);
  393. /*
  394. * Auto detect mode is not applicable for master mode and has to
  395. * be disabled. Otherwise SPEED[1:0] bits will be ignored.
  396. */
  397. power_ctl &= ~CS42L51_MIC_POWER_CTL_AUTO;
  398. break;
  399. case MODE_SLAVE:
  400. power_ctl |= CS42L51_MIC_POWER_CTL_SPEED(ratios[i].speed_mode);
  401. break;
  402. case MODE_SLAVE_AUTO:
  403. power_ctl |= CS42L51_MIC_POWER_CTL_AUTO;
  404. break;
  405. }
  406. switch (cs42l51->audio_mode) {
  407. case SND_SOC_DAIFMT_I2S:
  408. intf_ctl |= CS42L51_INTF_CTL_ADC_I2S;
  409. intf_ctl |= CS42L51_INTF_CTL_DAC_FORMAT(CS42L51_DAC_DIF_I2S);
  410. break;
  411. case SND_SOC_DAIFMT_LEFT_J:
  412. intf_ctl |= CS42L51_INTF_CTL_DAC_FORMAT(CS42L51_DAC_DIF_LJ24);
  413. break;
  414. case SND_SOC_DAIFMT_RIGHT_J:
  415. switch (params_width(params)) {
  416. case 16:
  417. fmt = CS42L51_DAC_DIF_RJ16;
  418. break;
  419. case 18:
  420. fmt = CS42L51_DAC_DIF_RJ18;
  421. break;
  422. case 20:
  423. fmt = CS42L51_DAC_DIF_RJ20;
  424. break;
  425. case 24:
  426. fmt = CS42L51_DAC_DIF_RJ24;
  427. break;
  428. default:
  429. dev_err(component->dev, "unknown format\n");
  430. return -EINVAL;
  431. }
  432. intf_ctl |= CS42L51_INTF_CTL_DAC_FORMAT(fmt);
  433. break;
  434. default:
  435. dev_err(component->dev, "unknown format\n");
  436. return -EINVAL;
  437. }
  438. if (ratios[i].mclk)
  439. power_ctl |= CS42L51_MIC_POWER_CTL_MCLK_DIV2;
  440. ret = snd_soc_component_write(component, CS42L51_INTF_CTL, intf_ctl);
  441. if (ret < 0)
  442. return ret;
  443. ret = snd_soc_component_write(component, CS42L51_MIC_POWER_CTL, power_ctl);
  444. if (ret < 0)
  445. return ret;
  446. return 0;
  447. }
  448. static int cs42l51_dai_mute(struct snd_soc_dai *dai, int mute, int direction)
  449. {
  450. struct snd_soc_component *component = dai->component;
  451. int reg;
  452. int mask = CS42L51_DAC_OUT_CTL_DACA_MUTE|CS42L51_DAC_OUT_CTL_DACB_MUTE;
  453. reg = snd_soc_component_read(component, CS42L51_DAC_OUT_CTL);
  454. if (mute)
  455. reg |= mask;
  456. else
  457. reg &= ~mask;
  458. return snd_soc_component_write(component, CS42L51_DAC_OUT_CTL, reg);
  459. }
  460. static int cs42l51_of_xlate_dai_id(struct snd_soc_component *component,
  461. struct device_node *endpoint)
  462. {
  463. /* return dai id 0, whatever the endpoint index */
  464. return 0;
  465. }
  466. static const struct snd_soc_dai_ops cs42l51_dai_ops = {
  467. .hw_params = cs42l51_hw_params,
  468. .set_sysclk = cs42l51_set_dai_sysclk,
  469. .set_fmt = cs42l51_set_dai_fmt,
  470. .mute_stream = cs42l51_dai_mute,
  471. .no_capture_mute = 1,
  472. };
  473. static struct snd_soc_dai_driver cs42l51_dai = {
  474. .name = "cs42l51-hifi",
  475. .playback = {
  476. .stream_name = "Playback",
  477. .channels_min = 1,
  478. .channels_max = 2,
  479. .rates = SNDRV_PCM_RATE_8000_96000,
  480. .formats = CS42L51_FORMATS,
  481. },
  482. .capture = {
  483. .stream_name = "Capture",
  484. .channels_min = 1,
  485. .channels_max = 2,
  486. .rates = SNDRV_PCM_RATE_8000_96000,
  487. .formats = CS42L51_FORMATS,
  488. },
  489. .ops = &cs42l51_dai_ops,
  490. };
  491. static int cs42l51_component_probe(struct snd_soc_component *component)
  492. {
  493. int ret, reg;
  494. struct snd_soc_dapm_context *dapm;
  495. struct cs42l51_private *cs42l51;
  496. cs42l51 = snd_soc_component_get_drvdata(component);
  497. dapm = snd_soc_component_get_dapm(component);
  498. if (cs42l51->mclk_handle)
  499. snd_soc_dapm_new_controls(dapm, cs42l51_dapm_mclk_widgets, 1);
  500. /*
  501. * DAC configuration
  502. * - Use signal processor
  503. * - auto mute
  504. * - vol changes immediate
  505. * - no de-emphasize
  506. */
  507. reg = CS42L51_DAC_CTL_DATA_SEL(1)
  508. | CS42L51_DAC_CTL_AMUTE | CS42L51_DAC_CTL_DACSZ(0);
  509. ret = snd_soc_component_write(component, CS42L51_DAC_CTL, reg);
  510. if (ret < 0)
  511. return ret;
  512. return 0;
  513. }
  514. static const struct snd_soc_component_driver soc_component_device_cs42l51 = {
  515. .probe = cs42l51_component_probe,
  516. .controls = cs42l51_snd_controls,
  517. .num_controls = ARRAY_SIZE(cs42l51_snd_controls),
  518. .dapm_widgets = cs42l51_dapm_widgets,
  519. .num_dapm_widgets = ARRAY_SIZE(cs42l51_dapm_widgets),
  520. .dapm_routes = cs42l51_routes,
  521. .num_dapm_routes = ARRAY_SIZE(cs42l51_routes),
  522. .of_xlate_dai_id = cs42l51_of_xlate_dai_id,
  523. .idle_bias_on = 1,
  524. .use_pmdown_time = 1,
  525. .endianness = 1,
  526. };
  527. static bool cs42l51_writeable_reg(struct device *dev, unsigned int reg)
  528. {
  529. switch (reg) {
  530. case CS42L51_POWER_CTL1:
  531. case CS42L51_MIC_POWER_CTL:
  532. case CS42L51_INTF_CTL:
  533. case CS42L51_MIC_CTL:
  534. case CS42L51_ADC_CTL:
  535. case CS42L51_ADC_INPUT:
  536. case CS42L51_DAC_OUT_CTL:
  537. case CS42L51_DAC_CTL:
  538. case CS42L51_ALC_PGA_CTL:
  539. case CS42L51_ALC_PGB_CTL:
  540. case CS42L51_ADCA_ATT:
  541. case CS42L51_ADCB_ATT:
  542. case CS42L51_ADCA_VOL:
  543. case CS42L51_ADCB_VOL:
  544. case CS42L51_PCMA_VOL:
  545. case CS42L51_PCMB_VOL:
  546. case CS42L51_BEEP_FREQ:
  547. case CS42L51_BEEP_VOL:
  548. case CS42L51_BEEP_CONF:
  549. case CS42L51_TONE_CTL:
  550. case CS42L51_AOUTA_VOL:
  551. case CS42L51_AOUTB_VOL:
  552. case CS42L51_PCM_MIXER:
  553. case CS42L51_LIMIT_THRES_DIS:
  554. case CS42L51_LIMIT_REL:
  555. case CS42L51_LIMIT_ATT:
  556. case CS42L51_ALC_EN:
  557. case CS42L51_ALC_REL:
  558. case CS42L51_ALC_THRES:
  559. case CS42L51_NOISE_CONF:
  560. case CS42L51_CHARGE_FREQ:
  561. return true;
  562. default:
  563. return false;
  564. }
  565. }
  566. static bool cs42l51_volatile_reg(struct device *dev, unsigned int reg)
  567. {
  568. switch (reg) {
  569. case CS42L51_STATUS:
  570. return true;
  571. default:
  572. return false;
  573. }
  574. }
  575. static bool cs42l51_readable_reg(struct device *dev, unsigned int reg)
  576. {
  577. switch (reg) {
  578. case CS42L51_CHIP_REV_ID:
  579. case CS42L51_POWER_CTL1:
  580. case CS42L51_MIC_POWER_CTL:
  581. case CS42L51_INTF_CTL:
  582. case CS42L51_MIC_CTL:
  583. case CS42L51_ADC_CTL:
  584. case CS42L51_ADC_INPUT:
  585. case CS42L51_DAC_OUT_CTL:
  586. case CS42L51_DAC_CTL:
  587. case CS42L51_ALC_PGA_CTL:
  588. case CS42L51_ALC_PGB_CTL:
  589. case CS42L51_ADCA_ATT:
  590. case CS42L51_ADCB_ATT:
  591. case CS42L51_ADCA_VOL:
  592. case CS42L51_ADCB_VOL:
  593. case CS42L51_PCMA_VOL:
  594. case CS42L51_PCMB_VOL:
  595. case CS42L51_BEEP_FREQ:
  596. case CS42L51_BEEP_VOL:
  597. case CS42L51_BEEP_CONF:
  598. case CS42L51_TONE_CTL:
  599. case CS42L51_AOUTA_VOL:
  600. case CS42L51_AOUTB_VOL:
  601. case CS42L51_PCM_MIXER:
  602. case CS42L51_LIMIT_THRES_DIS:
  603. case CS42L51_LIMIT_REL:
  604. case CS42L51_LIMIT_ATT:
  605. case CS42L51_ALC_EN:
  606. case CS42L51_ALC_REL:
  607. case CS42L51_ALC_THRES:
  608. case CS42L51_NOISE_CONF:
  609. case CS42L51_STATUS:
  610. case CS42L51_CHARGE_FREQ:
  611. return true;
  612. default:
  613. return false;
  614. }
  615. }
  616. const struct regmap_config cs42l51_regmap = {
  617. .reg_bits = 8,
  618. .reg_stride = 1,
  619. .val_bits = 8,
  620. .use_single_write = true,
  621. .readable_reg = cs42l51_readable_reg,
  622. .volatile_reg = cs42l51_volatile_reg,
  623. .writeable_reg = cs42l51_writeable_reg,
  624. .max_register = CS42L51_CHARGE_FREQ,
  625. .cache_type = REGCACHE_RBTREE,
  626. };
  627. EXPORT_SYMBOL_GPL(cs42l51_regmap);
  628. int cs42l51_probe(struct device *dev, struct regmap *regmap)
  629. {
  630. struct cs42l51_private *cs42l51;
  631. unsigned int val;
  632. int ret, i;
  633. if (IS_ERR(regmap))
  634. return PTR_ERR(regmap);
  635. cs42l51 = devm_kzalloc(dev, sizeof(struct cs42l51_private),
  636. GFP_KERNEL);
  637. if (!cs42l51)
  638. return -ENOMEM;
  639. dev_set_drvdata(dev, cs42l51);
  640. cs42l51->regmap = regmap;
  641. cs42l51->mclk_handle = devm_clk_get(dev, "MCLK");
  642. if (IS_ERR(cs42l51->mclk_handle)) {
  643. if (PTR_ERR(cs42l51->mclk_handle) != -ENOENT)
  644. return PTR_ERR(cs42l51->mclk_handle);
  645. cs42l51->mclk_handle = NULL;
  646. }
  647. for (i = 0; i < ARRAY_SIZE(cs42l51->supplies); i++)
  648. cs42l51->supplies[i].supply = cs42l51_supply_names[i];
  649. ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(cs42l51->supplies),
  650. cs42l51->supplies);
  651. if (ret != 0) {
  652. dev_err(dev, "Failed to request supplies: %d\n", ret);
  653. return ret;
  654. }
  655. ret = regulator_bulk_enable(ARRAY_SIZE(cs42l51->supplies),
  656. cs42l51->supplies);
  657. if (ret != 0) {
  658. dev_err(dev, "Failed to enable supplies: %d\n", ret);
  659. return ret;
  660. }
  661. cs42l51->reset_gpio = devm_gpiod_get_optional(dev, "reset",
  662. GPIOD_OUT_LOW);
  663. if (IS_ERR(cs42l51->reset_gpio))
  664. return PTR_ERR(cs42l51->reset_gpio);
  665. if (cs42l51->reset_gpio) {
  666. dev_dbg(dev, "Release reset gpio\n");
  667. gpiod_set_value_cansleep(cs42l51->reset_gpio, 0);
  668. mdelay(2);
  669. }
  670. /* Verify that we have a CS42L51 */
  671. ret = regmap_read(regmap, CS42L51_CHIP_REV_ID, &val);
  672. if (ret < 0) {
  673. dev_err(dev, "failed to read I2C\n");
  674. goto error;
  675. }
  676. if ((val != CS42L51_MK_CHIP_REV(CS42L51_CHIP_ID, CS42L51_CHIP_REV_A)) &&
  677. (val != CS42L51_MK_CHIP_REV(CS42L51_CHIP_ID, CS42L51_CHIP_REV_B))) {
  678. dev_err(dev, "Invalid chip id: %x\n", val);
  679. ret = -ENODEV;
  680. goto error;
  681. }
  682. dev_info(dev, "Cirrus Logic CS42L51, Revision: %02X\n",
  683. val & CS42L51_CHIP_REV_MASK);
  684. ret = devm_snd_soc_register_component(dev,
  685. &soc_component_device_cs42l51, &cs42l51_dai, 1);
  686. if (ret < 0)
  687. goto error;
  688. return 0;
  689. error:
  690. regulator_bulk_disable(ARRAY_SIZE(cs42l51->supplies),
  691. cs42l51->supplies);
  692. return ret;
  693. }
  694. EXPORT_SYMBOL_GPL(cs42l51_probe);
  695. void cs42l51_remove(struct device *dev)
  696. {
  697. struct cs42l51_private *cs42l51 = dev_get_drvdata(dev);
  698. int ret;
  699. gpiod_set_value_cansleep(cs42l51->reset_gpio, 1);
  700. ret = regulator_bulk_disable(ARRAY_SIZE(cs42l51->supplies),
  701. cs42l51->supplies);
  702. if (ret)
  703. dev_warn(dev, "Failed to disable all regulators (%pe)\n",
  704. ERR_PTR(ret));
  705. }
  706. EXPORT_SYMBOL_GPL(cs42l51_remove);
  707. int __maybe_unused cs42l51_suspend(struct device *dev)
  708. {
  709. struct cs42l51_private *cs42l51 = dev_get_drvdata(dev);
  710. regcache_cache_only(cs42l51->regmap, true);
  711. regcache_mark_dirty(cs42l51->regmap);
  712. return 0;
  713. }
  714. EXPORT_SYMBOL_GPL(cs42l51_suspend);
  715. int __maybe_unused cs42l51_resume(struct device *dev)
  716. {
  717. struct cs42l51_private *cs42l51 = dev_get_drvdata(dev);
  718. regcache_cache_only(cs42l51->regmap, false);
  719. return regcache_sync(cs42l51->regmap);
  720. }
  721. EXPORT_SYMBOL_GPL(cs42l51_resume);
  722. MODULE_AUTHOR("Arnaud Patard <[email protected]>");
  723. MODULE_DESCRIPTION("Cirrus Logic CS42L51 ALSA SoC Codec Driver");
  724. MODULE_LICENSE("GPL");