cs35l34.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * cs35l34.c -- CS35l34 ALSA SoC audio driver
  4. *
  5. * Copyright 2016 Cirrus Logic, Inc.
  6. *
  7. * Author: Paul Handrigan <[email protected]>
  8. */
  9. #include <linux/module.h>
  10. #include <linux/moduleparam.h>
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/delay.h>
  14. #include <linux/i2c.h>
  15. #include <linux/slab.h>
  16. #include <linux/workqueue.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/regulator/consumer.h>
  19. #include <linux/regulator/machine.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/of_device.h>
  22. #include <linux/of_gpio.h>
  23. #include <linux/of_irq.h>
  24. #include <sound/core.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/soc-dapm.h>
  29. #include <linux/gpio.h>
  30. #include <linux/gpio/consumer.h>
  31. #include <sound/initval.h>
  32. #include <sound/tlv.h>
  33. #include <sound/cs35l34.h>
  34. #include "cs35l34.h"
  35. #include "cirrus_legacy.h"
  36. #define PDN_DONE_ATTEMPTS 10
  37. #define CS35L34_START_DELAY 50
  38. struct cs35l34_private {
  39. struct snd_soc_component *component;
  40. struct cs35l34_platform_data pdata;
  41. struct regmap *regmap;
  42. struct regulator_bulk_data core_supplies[2];
  43. int num_core_supplies;
  44. int mclk_int;
  45. bool tdm_mode;
  46. struct gpio_desc *reset_gpio; /* Active-low reset GPIO */
  47. };
  48. static const struct reg_default cs35l34_reg[] = {
  49. {CS35L34_PWRCTL1, 0x01},
  50. {CS35L34_PWRCTL2, 0x19},
  51. {CS35L34_PWRCTL3, 0x01},
  52. {CS35L34_ADSP_CLK_CTL, 0x08},
  53. {CS35L34_MCLK_CTL, 0x11},
  54. {CS35L34_AMP_INP_DRV_CTL, 0x01},
  55. {CS35L34_AMP_DIG_VOL_CTL, 0x12},
  56. {CS35L34_AMP_DIG_VOL, 0x00},
  57. {CS35L34_AMP_ANLG_GAIN_CTL, 0x0F},
  58. {CS35L34_PROTECT_CTL, 0x06},
  59. {CS35L34_AMP_KEEP_ALIVE_CTL, 0x04},
  60. {CS35L34_BST_CVTR_V_CTL, 0x00},
  61. {CS35L34_BST_PEAK_I, 0x10},
  62. {CS35L34_BST_RAMP_CTL, 0x87},
  63. {CS35L34_BST_CONV_COEF_1, 0x24},
  64. {CS35L34_BST_CONV_COEF_2, 0x24},
  65. {CS35L34_BST_CONV_SLOPE_COMP, 0x4E},
  66. {CS35L34_BST_CONV_SW_FREQ, 0x08},
  67. {CS35L34_CLASS_H_CTL, 0x0D},
  68. {CS35L34_CLASS_H_HEADRM_CTL, 0x0D},
  69. {CS35L34_CLASS_H_RELEASE_RATE, 0x08},
  70. {CS35L34_CLASS_H_FET_DRIVE_CTL, 0x41},
  71. {CS35L34_CLASS_H_STATUS, 0x05},
  72. {CS35L34_VPBR_CTL, 0x0A},
  73. {CS35L34_VPBR_VOL_CTL, 0x90},
  74. {CS35L34_VPBR_TIMING_CTL, 0x6A},
  75. {CS35L34_PRED_MAX_ATTEN_SPK_LOAD, 0x95},
  76. {CS35L34_PRED_BROWNOUT_THRESH, 0x1C},
  77. {CS35L34_PRED_BROWNOUT_VOL_CTL, 0x00},
  78. {CS35L34_PRED_BROWNOUT_RATE_CTL, 0x10},
  79. {CS35L34_PRED_WAIT_CTL, 0x10},
  80. {CS35L34_PRED_ZVP_INIT_IMP_CTL, 0x08},
  81. {CS35L34_PRED_MAN_SAFE_VPI_CTL, 0x80},
  82. {CS35L34_VPBR_ATTEN_STATUS, 0x00},
  83. {CS35L34_PRED_BRWNOUT_ATT_STATUS, 0x00},
  84. {CS35L34_SPKR_MON_CTL, 0xC6},
  85. {CS35L34_ADSP_I2S_CTL, 0x00},
  86. {CS35L34_ADSP_TDM_CTL, 0x00},
  87. {CS35L34_TDM_TX_CTL_1_VMON, 0x00},
  88. {CS35L34_TDM_TX_CTL_2_IMON, 0x04},
  89. {CS35L34_TDM_TX_CTL_3_VPMON, 0x03},
  90. {CS35L34_TDM_TX_CTL_4_VBSTMON, 0x07},
  91. {CS35L34_TDM_TX_CTL_5_FLAG1, 0x08},
  92. {CS35L34_TDM_TX_CTL_6_FLAG2, 0x09},
  93. {CS35L34_TDM_TX_SLOT_EN_1, 0x00},
  94. {CS35L34_TDM_TX_SLOT_EN_2, 0x00},
  95. {CS35L34_TDM_TX_SLOT_EN_3, 0x00},
  96. {CS35L34_TDM_TX_SLOT_EN_4, 0x00},
  97. {CS35L34_TDM_RX_CTL_1_AUDIN, 0x40},
  98. {CS35L34_TDM_RX_CTL_3_ALIVE, 0x04},
  99. {CS35L34_MULT_DEV_SYNCH1, 0x00},
  100. {CS35L34_MULT_DEV_SYNCH2, 0x80},
  101. {CS35L34_PROT_RELEASE_CTL, 0x00},
  102. {CS35L34_DIAG_MODE_REG_LOCK, 0x00},
  103. {CS35L34_DIAG_MODE_CTL_1, 0x00},
  104. {CS35L34_DIAG_MODE_CTL_2, 0x00},
  105. {CS35L34_INT_MASK_1, 0xFF},
  106. {CS35L34_INT_MASK_2, 0xFF},
  107. {CS35L34_INT_MASK_3, 0xFF},
  108. {CS35L34_INT_MASK_4, 0xFF},
  109. {CS35L34_INT_STATUS_1, 0x30},
  110. {CS35L34_INT_STATUS_2, 0x05},
  111. {CS35L34_INT_STATUS_3, 0x00},
  112. {CS35L34_INT_STATUS_4, 0x00},
  113. {CS35L34_OTP_TRIM_STATUS, 0x00},
  114. };
  115. static bool cs35l34_volatile_register(struct device *dev, unsigned int reg)
  116. {
  117. switch (reg) {
  118. case CS35L34_DEVID_AB:
  119. case CS35L34_DEVID_CD:
  120. case CS35L34_DEVID_E:
  121. case CS35L34_FAB_ID:
  122. case CS35L34_REV_ID:
  123. case CS35L34_INT_STATUS_1:
  124. case CS35L34_INT_STATUS_2:
  125. case CS35L34_INT_STATUS_3:
  126. case CS35L34_INT_STATUS_4:
  127. case CS35L34_CLASS_H_STATUS:
  128. case CS35L34_VPBR_ATTEN_STATUS:
  129. case CS35L34_OTP_TRIM_STATUS:
  130. return true;
  131. default:
  132. return false;
  133. }
  134. }
  135. static bool cs35l34_readable_register(struct device *dev, unsigned int reg)
  136. {
  137. switch (reg) {
  138. case CS35L34_DEVID_AB:
  139. case CS35L34_DEVID_CD:
  140. case CS35L34_DEVID_E:
  141. case CS35L34_FAB_ID:
  142. case CS35L34_REV_ID:
  143. case CS35L34_PWRCTL1:
  144. case CS35L34_PWRCTL2:
  145. case CS35L34_PWRCTL3:
  146. case CS35L34_ADSP_CLK_CTL:
  147. case CS35L34_MCLK_CTL:
  148. case CS35L34_AMP_INP_DRV_CTL:
  149. case CS35L34_AMP_DIG_VOL_CTL:
  150. case CS35L34_AMP_DIG_VOL:
  151. case CS35L34_AMP_ANLG_GAIN_CTL:
  152. case CS35L34_PROTECT_CTL:
  153. case CS35L34_AMP_KEEP_ALIVE_CTL:
  154. case CS35L34_BST_CVTR_V_CTL:
  155. case CS35L34_BST_PEAK_I:
  156. case CS35L34_BST_RAMP_CTL:
  157. case CS35L34_BST_CONV_COEF_1:
  158. case CS35L34_BST_CONV_COEF_2:
  159. case CS35L34_BST_CONV_SLOPE_COMP:
  160. case CS35L34_BST_CONV_SW_FREQ:
  161. case CS35L34_CLASS_H_CTL:
  162. case CS35L34_CLASS_H_HEADRM_CTL:
  163. case CS35L34_CLASS_H_RELEASE_RATE:
  164. case CS35L34_CLASS_H_FET_DRIVE_CTL:
  165. case CS35L34_CLASS_H_STATUS:
  166. case CS35L34_VPBR_CTL:
  167. case CS35L34_VPBR_VOL_CTL:
  168. case CS35L34_VPBR_TIMING_CTL:
  169. case CS35L34_PRED_MAX_ATTEN_SPK_LOAD:
  170. case CS35L34_PRED_BROWNOUT_THRESH:
  171. case CS35L34_PRED_BROWNOUT_VOL_CTL:
  172. case CS35L34_PRED_BROWNOUT_RATE_CTL:
  173. case CS35L34_PRED_WAIT_CTL:
  174. case CS35L34_PRED_ZVP_INIT_IMP_CTL:
  175. case CS35L34_PRED_MAN_SAFE_VPI_CTL:
  176. case CS35L34_VPBR_ATTEN_STATUS:
  177. case CS35L34_PRED_BRWNOUT_ATT_STATUS:
  178. case CS35L34_SPKR_MON_CTL:
  179. case CS35L34_ADSP_I2S_CTL:
  180. case CS35L34_ADSP_TDM_CTL:
  181. case CS35L34_TDM_TX_CTL_1_VMON:
  182. case CS35L34_TDM_TX_CTL_2_IMON:
  183. case CS35L34_TDM_TX_CTL_3_VPMON:
  184. case CS35L34_TDM_TX_CTL_4_VBSTMON:
  185. case CS35L34_TDM_TX_CTL_5_FLAG1:
  186. case CS35L34_TDM_TX_CTL_6_FLAG2:
  187. case CS35L34_TDM_TX_SLOT_EN_1:
  188. case CS35L34_TDM_TX_SLOT_EN_2:
  189. case CS35L34_TDM_TX_SLOT_EN_3:
  190. case CS35L34_TDM_TX_SLOT_EN_4:
  191. case CS35L34_TDM_RX_CTL_1_AUDIN:
  192. case CS35L34_TDM_RX_CTL_3_ALIVE:
  193. case CS35L34_MULT_DEV_SYNCH1:
  194. case CS35L34_MULT_DEV_SYNCH2:
  195. case CS35L34_PROT_RELEASE_CTL:
  196. case CS35L34_DIAG_MODE_REG_LOCK:
  197. case CS35L34_DIAG_MODE_CTL_1:
  198. case CS35L34_DIAG_MODE_CTL_2:
  199. case CS35L34_INT_MASK_1:
  200. case CS35L34_INT_MASK_2:
  201. case CS35L34_INT_MASK_3:
  202. case CS35L34_INT_MASK_4:
  203. case CS35L34_INT_STATUS_1:
  204. case CS35L34_INT_STATUS_2:
  205. case CS35L34_INT_STATUS_3:
  206. case CS35L34_INT_STATUS_4:
  207. case CS35L34_OTP_TRIM_STATUS:
  208. return true;
  209. default:
  210. return false;
  211. }
  212. }
  213. static bool cs35l34_precious_register(struct device *dev, unsigned int reg)
  214. {
  215. switch (reg) {
  216. case CS35L34_INT_STATUS_1:
  217. case CS35L34_INT_STATUS_2:
  218. case CS35L34_INT_STATUS_3:
  219. case CS35L34_INT_STATUS_4:
  220. return true;
  221. default:
  222. return false;
  223. }
  224. }
  225. static int cs35l34_sdin_event(struct snd_soc_dapm_widget *w,
  226. struct snd_kcontrol *kcontrol, int event)
  227. {
  228. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  229. struct cs35l34_private *priv = snd_soc_component_get_drvdata(component);
  230. int ret;
  231. switch (event) {
  232. case SND_SOC_DAPM_PRE_PMU:
  233. if (priv->tdm_mode)
  234. regmap_update_bits(priv->regmap, CS35L34_PWRCTL3,
  235. CS35L34_PDN_TDM, 0x00);
  236. ret = regmap_update_bits(priv->regmap, CS35L34_PWRCTL1,
  237. CS35L34_PDN_ALL, 0);
  238. if (ret < 0) {
  239. dev_err(component->dev, "Cannot set Power bits %d\n", ret);
  240. return ret;
  241. }
  242. usleep_range(5000, 5100);
  243. break;
  244. case SND_SOC_DAPM_POST_PMD:
  245. if (priv->tdm_mode) {
  246. regmap_update_bits(priv->regmap, CS35L34_PWRCTL3,
  247. CS35L34_PDN_TDM, CS35L34_PDN_TDM);
  248. }
  249. ret = regmap_update_bits(priv->regmap, CS35L34_PWRCTL1,
  250. CS35L34_PDN_ALL, CS35L34_PDN_ALL);
  251. break;
  252. default:
  253. pr_err("Invalid event = 0x%x\n", event);
  254. }
  255. return 0;
  256. }
  257. static int cs35l34_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
  258. unsigned int rx_mask, int slots, int slot_width)
  259. {
  260. struct snd_soc_component *component = dai->component;
  261. struct cs35l34_private *priv = snd_soc_component_get_drvdata(component);
  262. unsigned int reg, bit_pos;
  263. int slot, slot_num;
  264. if (slot_width != 8)
  265. return -EINVAL;
  266. priv->tdm_mode = true;
  267. /* scan rx_mask for aud slot */
  268. slot = ffs(rx_mask) - 1;
  269. if (slot >= 0)
  270. snd_soc_component_update_bits(component, CS35L34_TDM_RX_CTL_1_AUDIN,
  271. CS35L34_X_LOC, slot);
  272. /* scan tx_mask: vmon(2 slots); imon (2 slots); vpmon (1 slot)
  273. * vbstmon (1 slot)
  274. */
  275. slot = ffs(tx_mask) - 1;
  276. slot_num = 0;
  277. /* disable vpmon/vbstmon: enable later if set in tx_mask */
  278. snd_soc_component_update_bits(component, CS35L34_TDM_TX_CTL_3_VPMON,
  279. CS35L34_X_STATE | CS35L34_X_LOC,
  280. CS35L34_X_STATE | CS35L34_X_LOC);
  281. snd_soc_component_update_bits(component, CS35L34_TDM_TX_CTL_4_VBSTMON,
  282. CS35L34_X_STATE | CS35L34_X_LOC,
  283. CS35L34_X_STATE | CS35L34_X_LOC);
  284. /* disconnect {vp,vbst}_mon routes: eanble later if set in tx_mask*/
  285. while (slot >= 0) {
  286. /* configure VMON_TX_LOC */
  287. if (slot_num == 0)
  288. snd_soc_component_update_bits(component, CS35L34_TDM_TX_CTL_1_VMON,
  289. CS35L34_X_STATE | CS35L34_X_LOC, slot);
  290. /* configure IMON_TX_LOC */
  291. if (slot_num == 4) {
  292. snd_soc_component_update_bits(component, CS35L34_TDM_TX_CTL_2_IMON,
  293. CS35L34_X_STATE | CS35L34_X_LOC, slot);
  294. }
  295. /* configure VPMON_TX_LOC */
  296. if (slot_num == 3) {
  297. snd_soc_component_update_bits(component, CS35L34_TDM_TX_CTL_3_VPMON,
  298. CS35L34_X_STATE | CS35L34_X_LOC, slot);
  299. }
  300. /* configure VBSTMON_TX_LOC */
  301. if (slot_num == 7) {
  302. snd_soc_component_update_bits(component,
  303. CS35L34_TDM_TX_CTL_4_VBSTMON,
  304. CS35L34_X_STATE | CS35L34_X_LOC, slot);
  305. }
  306. /* Enable the relevant tx slot */
  307. reg = CS35L34_TDM_TX_SLOT_EN_4 - (slot/8);
  308. bit_pos = slot - ((slot / 8) * (8));
  309. snd_soc_component_update_bits(component, reg,
  310. 1 << bit_pos, 1 << bit_pos);
  311. tx_mask &= ~(1 << slot);
  312. slot = ffs(tx_mask) - 1;
  313. slot_num++;
  314. }
  315. return 0;
  316. }
  317. static int cs35l34_main_amp_event(struct snd_soc_dapm_widget *w,
  318. struct snd_kcontrol *kcontrol, int event)
  319. {
  320. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  321. struct cs35l34_private *priv = snd_soc_component_get_drvdata(component);
  322. switch (event) {
  323. case SND_SOC_DAPM_POST_PMU:
  324. regmap_update_bits(priv->regmap, CS35L34_BST_CVTR_V_CTL,
  325. CS35L34_BST_CVTL_MASK, priv->pdata.boost_vtge);
  326. usleep_range(5000, 5100);
  327. regmap_update_bits(priv->regmap, CS35L34_PROTECT_CTL,
  328. CS35L34_MUTE, 0);
  329. break;
  330. case SND_SOC_DAPM_POST_PMD:
  331. regmap_update_bits(priv->regmap, CS35L34_BST_CVTR_V_CTL,
  332. CS35L34_BST_CVTL_MASK, 0);
  333. regmap_update_bits(priv->regmap, CS35L34_PROTECT_CTL,
  334. CS35L34_MUTE, CS35L34_MUTE);
  335. usleep_range(5000, 5100);
  336. break;
  337. default:
  338. pr_err("Invalid event = 0x%x\n", event);
  339. }
  340. return 0;
  341. }
  342. static DECLARE_TLV_DB_SCALE(dig_vol_tlv, -10200, 50, 0);
  343. static DECLARE_TLV_DB_SCALE(amp_gain_tlv, 300, 100, 0);
  344. static const struct snd_kcontrol_new cs35l34_snd_controls[] = {
  345. SOC_SINGLE_SX_TLV("Digital Volume", CS35L34_AMP_DIG_VOL,
  346. 0, 0x34, 0xE4, dig_vol_tlv),
  347. SOC_SINGLE_TLV("Amp Gain Volume", CS35L34_AMP_ANLG_GAIN_CTL,
  348. 0, 0xF, 0, amp_gain_tlv),
  349. };
  350. static int cs35l34_mclk_event(struct snd_soc_dapm_widget *w,
  351. struct snd_kcontrol *kcontrol, int event)
  352. {
  353. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  354. struct cs35l34_private *priv = snd_soc_component_get_drvdata(component);
  355. int ret, i;
  356. unsigned int reg;
  357. switch (event) {
  358. case SND_SOC_DAPM_PRE_PMD:
  359. ret = regmap_read(priv->regmap, CS35L34_AMP_DIG_VOL_CTL,
  360. &reg);
  361. if (ret != 0) {
  362. pr_err("%s regmap read failure %d\n", __func__, ret);
  363. return ret;
  364. }
  365. if (reg & CS35L34_AMP_DIGSFT)
  366. msleep(40);
  367. else
  368. usleep_range(2000, 2100);
  369. for (i = 0; i < PDN_DONE_ATTEMPTS; i++) {
  370. ret = regmap_read(priv->regmap, CS35L34_INT_STATUS_2,
  371. &reg);
  372. if (ret != 0) {
  373. pr_err("%s regmap read failure %d\n",
  374. __func__, ret);
  375. return ret;
  376. }
  377. if (reg & CS35L34_PDN_DONE)
  378. break;
  379. usleep_range(5000, 5100);
  380. }
  381. if (i == PDN_DONE_ATTEMPTS)
  382. pr_err("%s Device did not power down properly\n",
  383. __func__);
  384. break;
  385. default:
  386. pr_err("Invalid event = 0x%x\n", event);
  387. break;
  388. }
  389. return 0;
  390. }
  391. static const struct snd_soc_dapm_widget cs35l34_dapm_widgets[] = {
  392. SND_SOC_DAPM_AIF_IN_E("SDIN", NULL, 0, CS35L34_PWRCTL3,
  393. 1, 1, cs35l34_sdin_event,
  394. SND_SOC_DAPM_PRE_PMU |
  395. SND_SOC_DAPM_POST_PMD),
  396. SND_SOC_DAPM_AIF_OUT("SDOUT", NULL, 0, CS35L34_PWRCTL3, 2, 1),
  397. SND_SOC_DAPM_SUPPLY("EXTCLK", CS35L34_PWRCTL3, 7, 1,
  398. cs35l34_mclk_event, SND_SOC_DAPM_PRE_PMD),
  399. SND_SOC_DAPM_OUTPUT("SPK"),
  400. SND_SOC_DAPM_INPUT("VP"),
  401. SND_SOC_DAPM_INPUT("VPST"),
  402. SND_SOC_DAPM_INPUT("ISENSE"),
  403. SND_SOC_DAPM_INPUT("VSENSE"),
  404. SND_SOC_DAPM_ADC("VMON ADC", NULL, CS35L34_PWRCTL2, 7, 1),
  405. SND_SOC_DAPM_ADC("IMON ADC", NULL, CS35L34_PWRCTL2, 6, 1),
  406. SND_SOC_DAPM_ADC("VPMON ADC", NULL, CS35L34_PWRCTL3, 3, 1),
  407. SND_SOC_DAPM_ADC("VBSTMON ADC", NULL, CS35L34_PWRCTL3, 4, 1),
  408. SND_SOC_DAPM_ADC("CLASS H", NULL, CS35L34_PWRCTL2, 5, 1),
  409. SND_SOC_DAPM_ADC("BOOST", NULL, CS35L34_PWRCTL2, 2, 1),
  410. SND_SOC_DAPM_OUT_DRV_E("Main AMP", CS35L34_PWRCTL2, 0, 1, NULL, 0,
  411. cs35l34_main_amp_event, SND_SOC_DAPM_POST_PMU |
  412. SND_SOC_DAPM_POST_PMD),
  413. };
  414. static const struct snd_soc_dapm_route cs35l34_audio_map[] = {
  415. {"SDIN", NULL, "AMP Playback"},
  416. {"BOOST", NULL, "SDIN"},
  417. {"CLASS H", NULL, "BOOST"},
  418. {"Main AMP", NULL, "CLASS H"},
  419. {"SPK", NULL, "Main AMP"},
  420. {"VPMON ADC", NULL, "CLASS H"},
  421. {"VBSTMON ADC", NULL, "CLASS H"},
  422. {"SPK", NULL, "VPMON ADC"},
  423. {"SPK", NULL, "VBSTMON ADC"},
  424. {"IMON ADC", NULL, "ISENSE"},
  425. {"VMON ADC", NULL, "VSENSE"},
  426. {"SDOUT", NULL, "IMON ADC"},
  427. {"SDOUT", NULL, "VMON ADC"},
  428. {"AMP Capture", NULL, "SDOUT"},
  429. {"SDIN", NULL, "EXTCLK"},
  430. {"SDOUT", NULL, "EXTCLK"},
  431. };
  432. struct cs35l34_mclk_div {
  433. int mclk;
  434. int srate;
  435. u8 adsp_rate;
  436. };
  437. static struct cs35l34_mclk_div cs35l34_mclk_coeffs[] = {
  438. /* MCLK, Sample Rate, adsp_rate */
  439. {5644800, 11025, 0x1},
  440. {5644800, 22050, 0x4},
  441. {5644800, 44100, 0x7},
  442. {6000000, 8000, 0x0},
  443. {6000000, 11025, 0x1},
  444. {6000000, 12000, 0x2},
  445. {6000000, 16000, 0x3},
  446. {6000000, 22050, 0x4},
  447. {6000000, 24000, 0x5},
  448. {6000000, 32000, 0x6},
  449. {6000000, 44100, 0x7},
  450. {6000000, 48000, 0x8},
  451. {6144000, 8000, 0x0},
  452. {6144000, 11025, 0x1},
  453. {6144000, 12000, 0x2},
  454. {6144000, 16000, 0x3},
  455. {6144000, 22050, 0x4},
  456. {6144000, 24000, 0x5},
  457. {6144000, 32000, 0x6},
  458. {6144000, 44100, 0x7},
  459. {6144000, 48000, 0x8},
  460. };
  461. static int cs35l34_get_mclk_coeff(int mclk, int srate)
  462. {
  463. int i;
  464. for (i = 0; i < ARRAY_SIZE(cs35l34_mclk_coeffs); i++) {
  465. if (cs35l34_mclk_coeffs[i].mclk == mclk &&
  466. cs35l34_mclk_coeffs[i].srate == srate)
  467. return i;
  468. }
  469. return -EINVAL;
  470. }
  471. static int cs35l34_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  472. {
  473. struct snd_soc_component *component = codec_dai->component;
  474. struct cs35l34_private *priv = snd_soc_component_get_drvdata(component);
  475. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  476. case SND_SOC_DAIFMT_CBM_CFM:
  477. regmap_update_bits(priv->regmap, CS35L34_ADSP_CLK_CTL,
  478. 0x80, 0x80);
  479. break;
  480. case SND_SOC_DAIFMT_CBS_CFS:
  481. regmap_update_bits(priv->regmap, CS35L34_ADSP_CLK_CTL,
  482. 0x80, 0x00);
  483. break;
  484. default:
  485. return -EINVAL;
  486. }
  487. return 0;
  488. }
  489. static int cs35l34_pcm_hw_params(struct snd_pcm_substream *substream,
  490. struct snd_pcm_hw_params *params,
  491. struct snd_soc_dai *dai)
  492. {
  493. struct snd_soc_component *component = dai->component;
  494. struct cs35l34_private *priv = snd_soc_component_get_drvdata(component);
  495. int srate = params_rate(params);
  496. int ret;
  497. int coeff = cs35l34_get_mclk_coeff(priv->mclk_int, srate);
  498. if (coeff < 0) {
  499. dev_err(component->dev, "ERROR: Invalid mclk %d and/or srate %d\n",
  500. priv->mclk_int, srate);
  501. return coeff;
  502. }
  503. ret = regmap_update_bits(priv->regmap, CS35L34_ADSP_CLK_CTL,
  504. CS35L34_ADSP_RATE, cs35l34_mclk_coeffs[coeff].adsp_rate);
  505. if (ret != 0)
  506. dev_err(component->dev, "Failed to set clock state %d\n", ret);
  507. return ret;
  508. }
  509. static const unsigned int cs35l34_src_rates[] = {
  510. 8000, 11025, 12000, 16000, 22050, 24000, 32000, 44100, 48000
  511. };
  512. static const struct snd_pcm_hw_constraint_list cs35l34_constraints = {
  513. .count = ARRAY_SIZE(cs35l34_src_rates),
  514. .list = cs35l34_src_rates,
  515. };
  516. static int cs35l34_pcm_startup(struct snd_pcm_substream *substream,
  517. struct snd_soc_dai *dai)
  518. {
  519. snd_pcm_hw_constraint_list(substream->runtime, 0,
  520. SNDRV_PCM_HW_PARAM_RATE, &cs35l34_constraints);
  521. return 0;
  522. }
  523. static int cs35l34_set_tristate(struct snd_soc_dai *dai, int tristate)
  524. {
  525. struct snd_soc_component *component = dai->component;
  526. if (tristate)
  527. snd_soc_component_update_bits(component, CS35L34_PWRCTL3,
  528. CS35L34_PDN_SDOUT, CS35L34_PDN_SDOUT);
  529. else
  530. snd_soc_component_update_bits(component, CS35L34_PWRCTL3,
  531. CS35L34_PDN_SDOUT, 0);
  532. return 0;
  533. }
  534. static int cs35l34_dai_set_sysclk(struct snd_soc_dai *dai,
  535. int clk_id, unsigned int freq, int dir)
  536. {
  537. struct snd_soc_component *component = dai->component;
  538. struct cs35l34_private *cs35l34 = snd_soc_component_get_drvdata(component);
  539. unsigned int value;
  540. switch (freq) {
  541. case CS35L34_MCLK_5644:
  542. value = CS35L34_MCLK_RATE_5P6448;
  543. cs35l34->mclk_int = freq;
  544. break;
  545. case CS35L34_MCLK_6:
  546. value = CS35L34_MCLK_RATE_6P0000;
  547. cs35l34->mclk_int = freq;
  548. break;
  549. case CS35L34_MCLK_6144:
  550. value = CS35L34_MCLK_RATE_6P1440;
  551. cs35l34->mclk_int = freq;
  552. break;
  553. case CS35L34_MCLK_11289:
  554. value = CS35L34_MCLK_DIV | CS35L34_MCLK_RATE_5P6448;
  555. cs35l34->mclk_int = freq / 2;
  556. break;
  557. case CS35L34_MCLK_12:
  558. value = CS35L34_MCLK_DIV | CS35L34_MCLK_RATE_6P0000;
  559. cs35l34->mclk_int = freq / 2;
  560. break;
  561. case CS35L34_MCLK_12288:
  562. value = CS35L34_MCLK_DIV | CS35L34_MCLK_RATE_6P1440;
  563. cs35l34->mclk_int = freq / 2;
  564. break;
  565. default:
  566. dev_err(component->dev, "ERROR: Invalid Frequency %d\n", freq);
  567. cs35l34->mclk_int = 0;
  568. return -EINVAL;
  569. }
  570. regmap_update_bits(cs35l34->regmap, CS35L34_MCLK_CTL,
  571. CS35L34_MCLK_DIV | CS35L34_MCLK_RATE_MASK, value);
  572. return 0;
  573. }
  574. static const struct snd_soc_dai_ops cs35l34_ops = {
  575. .startup = cs35l34_pcm_startup,
  576. .set_tristate = cs35l34_set_tristate,
  577. .set_fmt = cs35l34_set_dai_fmt,
  578. .hw_params = cs35l34_pcm_hw_params,
  579. .set_sysclk = cs35l34_dai_set_sysclk,
  580. .set_tdm_slot = cs35l34_set_tdm_slot,
  581. };
  582. static struct snd_soc_dai_driver cs35l34_dai = {
  583. .name = "cs35l34",
  584. .id = 0,
  585. .playback = {
  586. .stream_name = "AMP Playback",
  587. .channels_min = 1,
  588. .channels_max = 8,
  589. .rates = CS35L34_RATES,
  590. .formats = CS35L34_FORMATS,
  591. },
  592. .capture = {
  593. .stream_name = "AMP Capture",
  594. .channels_min = 1,
  595. .channels_max = 8,
  596. .rates = CS35L34_RATES,
  597. .formats = CS35L34_FORMATS,
  598. },
  599. .ops = &cs35l34_ops,
  600. .symmetric_rate = 1,
  601. };
  602. static int cs35l34_boost_inductor(struct cs35l34_private *cs35l34,
  603. unsigned int inductor)
  604. {
  605. struct snd_soc_component *component = cs35l34->component;
  606. switch (inductor) {
  607. case 1000: /* 1 uH */
  608. regmap_write(cs35l34->regmap, CS35L34_BST_CONV_COEF_1, 0x24);
  609. regmap_write(cs35l34->regmap, CS35L34_BST_CONV_COEF_2, 0x24);
  610. regmap_write(cs35l34->regmap, CS35L34_BST_CONV_SLOPE_COMP,
  611. 0x4E);
  612. regmap_write(cs35l34->regmap, CS35L34_BST_CONV_SW_FREQ, 0);
  613. break;
  614. case 1200: /* 1.2 uH */
  615. regmap_write(cs35l34->regmap, CS35L34_BST_CONV_COEF_1, 0x20);
  616. regmap_write(cs35l34->regmap, CS35L34_BST_CONV_COEF_2, 0x20);
  617. regmap_write(cs35l34->regmap, CS35L34_BST_CONV_SLOPE_COMP,
  618. 0x47);
  619. regmap_write(cs35l34->regmap, CS35L34_BST_CONV_SW_FREQ, 1);
  620. break;
  621. case 1500: /* 1.5uH */
  622. regmap_write(cs35l34->regmap, CS35L34_BST_CONV_COEF_1, 0x20);
  623. regmap_write(cs35l34->regmap, CS35L34_BST_CONV_COEF_2, 0x20);
  624. regmap_write(cs35l34->regmap, CS35L34_BST_CONV_SLOPE_COMP,
  625. 0x3C);
  626. regmap_write(cs35l34->regmap, CS35L34_BST_CONV_SW_FREQ, 2);
  627. break;
  628. case 2200: /* 2.2uH */
  629. regmap_write(cs35l34->regmap, CS35L34_BST_CONV_COEF_1, 0x19);
  630. regmap_write(cs35l34->regmap, CS35L34_BST_CONV_COEF_2, 0x25);
  631. regmap_write(cs35l34->regmap, CS35L34_BST_CONV_SLOPE_COMP,
  632. 0x23);
  633. regmap_write(cs35l34->regmap, CS35L34_BST_CONV_SW_FREQ, 3);
  634. break;
  635. default:
  636. dev_err(component->dev, "%s Invalid Inductor Value %d uH\n",
  637. __func__, inductor);
  638. return -EINVAL;
  639. }
  640. return 0;
  641. }
  642. static int cs35l34_probe(struct snd_soc_component *component)
  643. {
  644. int ret = 0;
  645. struct cs35l34_private *cs35l34 = snd_soc_component_get_drvdata(component);
  646. pm_runtime_get_sync(component->dev);
  647. /* Set over temperature warning attenuation to 6 dB */
  648. regmap_update_bits(cs35l34->regmap, CS35L34_PROTECT_CTL,
  649. CS35L34_OTW_ATTN_MASK, 0x8);
  650. /* Set Power control registers 2 and 3 to have everything
  651. * powered down at initialization
  652. */
  653. regmap_write(cs35l34->regmap, CS35L34_PWRCTL2, 0xFD);
  654. regmap_write(cs35l34->regmap, CS35L34_PWRCTL3, 0x1F);
  655. /* Set mute bit at startup */
  656. regmap_update_bits(cs35l34->regmap, CS35L34_PROTECT_CTL,
  657. CS35L34_MUTE, CS35L34_MUTE);
  658. /* Set Platform Data */
  659. if (cs35l34->pdata.boost_peak)
  660. regmap_update_bits(cs35l34->regmap, CS35L34_BST_PEAK_I,
  661. CS35L34_BST_PEAK_MASK,
  662. cs35l34->pdata.boost_peak);
  663. if (cs35l34->pdata.gain_zc_disable)
  664. regmap_update_bits(cs35l34->regmap, CS35L34_PROTECT_CTL,
  665. CS35L34_GAIN_ZC_MASK, 0);
  666. else
  667. regmap_update_bits(cs35l34->regmap, CS35L34_PROTECT_CTL,
  668. CS35L34_GAIN_ZC_MASK, CS35L34_GAIN_ZC_MASK);
  669. if (cs35l34->pdata.aif_half_drv)
  670. regmap_update_bits(cs35l34->regmap, CS35L34_ADSP_CLK_CTL,
  671. CS35L34_ADSP_DRIVE, 0);
  672. if (cs35l34->pdata.digsft_disable)
  673. regmap_update_bits(cs35l34->regmap, CS35L34_AMP_DIG_VOL_CTL,
  674. CS35L34_AMP_DIGSFT, 0);
  675. if (cs35l34->pdata.amp_inv)
  676. regmap_update_bits(cs35l34->regmap, CS35L34_AMP_DIG_VOL_CTL,
  677. CS35L34_INV, CS35L34_INV);
  678. if (cs35l34->pdata.boost_ind)
  679. ret = cs35l34_boost_inductor(cs35l34, cs35l34->pdata.boost_ind);
  680. if (cs35l34->pdata.i2s_sdinloc)
  681. regmap_update_bits(cs35l34->regmap, CS35L34_ADSP_I2S_CTL,
  682. CS35L34_I2S_LOC_MASK,
  683. cs35l34->pdata.i2s_sdinloc << CS35L34_I2S_LOC_SHIFT);
  684. if (cs35l34->pdata.tdm_rising_edge)
  685. regmap_update_bits(cs35l34->regmap, CS35L34_ADSP_TDM_CTL,
  686. 1, 1);
  687. pm_runtime_put_sync(component->dev);
  688. return ret;
  689. }
  690. static const struct snd_soc_component_driver soc_component_dev_cs35l34 = {
  691. .probe = cs35l34_probe,
  692. .dapm_widgets = cs35l34_dapm_widgets,
  693. .num_dapm_widgets = ARRAY_SIZE(cs35l34_dapm_widgets),
  694. .dapm_routes = cs35l34_audio_map,
  695. .num_dapm_routes = ARRAY_SIZE(cs35l34_audio_map),
  696. .controls = cs35l34_snd_controls,
  697. .num_controls = ARRAY_SIZE(cs35l34_snd_controls),
  698. .idle_bias_on = 1,
  699. .use_pmdown_time = 1,
  700. .endianness = 1,
  701. };
  702. static struct regmap_config cs35l34_regmap = {
  703. .reg_bits = 8,
  704. .val_bits = 8,
  705. .max_register = CS35L34_MAX_REGISTER,
  706. .reg_defaults = cs35l34_reg,
  707. .num_reg_defaults = ARRAY_SIZE(cs35l34_reg),
  708. .volatile_reg = cs35l34_volatile_register,
  709. .readable_reg = cs35l34_readable_register,
  710. .precious_reg = cs35l34_precious_register,
  711. .cache_type = REGCACHE_RBTREE,
  712. .use_single_read = true,
  713. .use_single_write = true,
  714. };
  715. static int cs35l34_handle_of_data(struct i2c_client *i2c_client,
  716. struct cs35l34_platform_data *pdata)
  717. {
  718. struct device_node *np = i2c_client->dev.of_node;
  719. unsigned int val;
  720. if (of_property_read_u32(np, "cirrus,boost-vtge-millivolt",
  721. &val) >= 0) {
  722. /* Boost Voltage has a maximum of 8V */
  723. if (val > 8000 || (val < 3300 && val > 0)) {
  724. dev_err(&i2c_client->dev,
  725. "Invalid Boost Voltage %d mV\n", val);
  726. return -EINVAL;
  727. }
  728. if (val == 0)
  729. pdata->boost_vtge = 0; /* Use VP */
  730. else
  731. pdata->boost_vtge = ((val - 3300)/100) + 1;
  732. } else {
  733. dev_warn(&i2c_client->dev,
  734. "Boost Voltage not specified. Using VP\n");
  735. }
  736. if (of_property_read_u32(np, "cirrus,boost-ind-nanohenry", &val) >= 0) {
  737. pdata->boost_ind = val;
  738. } else {
  739. dev_err(&i2c_client->dev, "Inductor not specified.\n");
  740. return -EINVAL;
  741. }
  742. if (of_property_read_u32(np, "cirrus,boost-peak-milliamp", &val) >= 0) {
  743. if (val > 3840 || val < 1200) {
  744. dev_err(&i2c_client->dev,
  745. "Invalid Boost Peak Current %d mA\n", val);
  746. return -EINVAL;
  747. }
  748. pdata->boost_peak = ((val - 1200)/80) + 1;
  749. }
  750. pdata->aif_half_drv = of_property_read_bool(np,
  751. "cirrus,aif-half-drv");
  752. pdata->digsft_disable = of_property_read_bool(np,
  753. "cirrus,digsft-disable");
  754. pdata->gain_zc_disable = of_property_read_bool(np,
  755. "cirrus,gain-zc-disable");
  756. pdata->amp_inv = of_property_read_bool(np, "cirrus,amp-inv");
  757. if (of_property_read_u32(np, "cirrus,i2s-sdinloc", &val) >= 0)
  758. pdata->i2s_sdinloc = val;
  759. if (of_property_read_u32(np, "cirrus,tdm-rising-edge", &val) >= 0)
  760. pdata->tdm_rising_edge = val;
  761. return 0;
  762. }
  763. static irqreturn_t cs35l34_irq_thread(int irq, void *data)
  764. {
  765. struct cs35l34_private *cs35l34 = data;
  766. struct snd_soc_component *component = cs35l34->component;
  767. unsigned int sticky1, sticky2, sticky3, sticky4;
  768. unsigned int mask1, mask2, mask3, mask4, current1;
  769. /* ack the irq by reading all status registers */
  770. regmap_read(cs35l34->regmap, CS35L34_INT_STATUS_4, &sticky4);
  771. regmap_read(cs35l34->regmap, CS35L34_INT_STATUS_3, &sticky3);
  772. regmap_read(cs35l34->regmap, CS35L34_INT_STATUS_2, &sticky2);
  773. regmap_read(cs35l34->regmap, CS35L34_INT_STATUS_1, &sticky1);
  774. regmap_read(cs35l34->regmap, CS35L34_INT_MASK_4, &mask4);
  775. regmap_read(cs35l34->regmap, CS35L34_INT_MASK_3, &mask3);
  776. regmap_read(cs35l34->regmap, CS35L34_INT_MASK_2, &mask2);
  777. regmap_read(cs35l34->regmap, CS35L34_INT_MASK_1, &mask1);
  778. if (!(sticky1 & ~mask1) && !(sticky2 & ~mask2) && !(sticky3 & ~mask3)
  779. && !(sticky4 & ~mask4))
  780. return IRQ_NONE;
  781. regmap_read(cs35l34->regmap, CS35L34_INT_STATUS_1, &current1);
  782. if (sticky1 & CS35L34_CAL_ERR) {
  783. dev_err(component->dev, "Cal error\n");
  784. /* error is no longer asserted; safe to reset */
  785. if (!(current1 & CS35L34_CAL_ERR)) {
  786. dev_dbg(component->dev, "Cal error release\n");
  787. regmap_update_bits(cs35l34->regmap,
  788. CS35L34_PROT_RELEASE_CTL,
  789. CS35L34_CAL_ERR_RLS, 0);
  790. regmap_update_bits(cs35l34->regmap,
  791. CS35L34_PROT_RELEASE_CTL,
  792. CS35L34_CAL_ERR_RLS,
  793. CS35L34_CAL_ERR_RLS);
  794. regmap_update_bits(cs35l34->regmap,
  795. CS35L34_PROT_RELEASE_CTL,
  796. CS35L34_CAL_ERR_RLS, 0);
  797. /* note: amp will re-calibrate on next resume */
  798. }
  799. }
  800. if (sticky1 & CS35L34_ALIVE_ERR)
  801. dev_err(component->dev, "Alive error\n");
  802. if (sticky1 & CS35L34_AMP_SHORT) {
  803. dev_crit(component->dev, "Amp short error\n");
  804. /* error is no longer asserted; safe to reset */
  805. if (!(current1 & CS35L34_AMP_SHORT)) {
  806. dev_dbg(component->dev,
  807. "Amp short error release\n");
  808. regmap_update_bits(cs35l34->regmap,
  809. CS35L34_PROT_RELEASE_CTL,
  810. CS35L34_SHORT_RLS, 0);
  811. regmap_update_bits(cs35l34->regmap,
  812. CS35L34_PROT_RELEASE_CTL,
  813. CS35L34_SHORT_RLS,
  814. CS35L34_SHORT_RLS);
  815. regmap_update_bits(cs35l34->regmap,
  816. CS35L34_PROT_RELEASE_CTL,
  817. CS35L34_SHORT_RLS, 0);
  818. }
  819. }
  820. if (sticky1 & CS35L34_OTW) {
  821. dev_crit(component->dev, "Over temperature warning\n");
  822. /* error is no longer asserted; safe to reset */
  823. if (!(current1 & CS35L34_OTW)) {
  824. dev_dbg(component->dev,
  825. "Over temperature warning release\n");
  826. regmap_update_bits(cs35l34->regmap,
  827. CS35L34_PROT_RELEASE_CTL,
  828. CS35L34_OTW_RLS, 0);
  829. regmap_update_bits(cs35l34->regmap,
  830. CS35L34_PROT_RELEASE_CTL,
  831. CS35L34_OTW_RLS,
  832. CS35L34_OTW_RLS);
  833. regmap_update_bits(cs35l34->regmap,
  834. CS35L34_PROT_RELEASE_CTL,
  835. CS35L34_OTW_RLS, 0);
  836. }
  837. }
  838. if (sticky1 & CS35L34_OTE) {
  839. dev_crit(component->dev, "Over temperature error\n");
  840. /* error is no longer asserted; safe to reset */
  841. if (!(current1 & CS35L34_OTE)) {
  842. dev_dbg(component->dev,
  843. "Over temperature error release\n");
  844. regmap_update_bits(cs35l34->regmap,
  845. CS35L34_PROT_RELEASE_CTL,
  846. CS35L34_OTE_RLS, 0);
  847. regmap_update_bits(cs35l34->regmap,
  848. CS35L34_PROT_RELEASE_CTL,
  849. CS35L34_OTE_RLS,
  850. CS35L34_OTE_RLS);
  851. regmap_update_bits(cs35l34->regmap,
  852. CS35L34_PROT_RELEASE_CTL,
  853. CS35L34_OTE_RLS, 0);
  854. }
  855. }
  856. if (sticky3 & CS35L34_BST_HIGH) {
  857. dev_crit(component->dev, "VBST too high error; powering off!\n");
  858. regmap_update_bits(cs35l34->regmap, CS35L34_PWRCTL2,
  859. CS35L34_PDN_AMP, CS35L34_PDN_AMP);
  860. regmap_update_bits(cs35l34->regmap, CS35L34_PWRCTL1,
  861. CS35L34_PDN_ALL, CS35L34_PDN_ALL);
  862. }
  863. if (sticky3 & CS35L34_LBST_SHORT) {
  864. dev_crit(component->dev, "LBST short error; powering off!\n");
  865. regmap_update_bits(cs35l34->regmap, CS35L34_PWRCTL2,
  866. CS35L34_PDN_AMP, CS35L34_PDN_AMP);
  867. regmap_update_bits(cs35l34->regmap, CS35L34_PWRCTL1,
  868. CS35L34_PDN_ALL, CS35L34_PDN_ALL);
  869. }
  870. return IRQ_HANDLED;
  871. }
  872. static const char * const cs35l34_core_supplies[] = {
  873. "VA",
  874. "VP",
  875. };
  876. static int cs35l34_i2c_probe(struct i2c_client *i2c_client)
  877. {
  878. struct cs35l34_private *cs35l34;
  879. struct cs35l34_platform_data *pdata =
  880. dev_get_platdata(&i2c_client->dev);
  881. int i, devid;
  882. int ret;
  883. unsigned int reg;
  884. cs35l34 = devm_kzalloc(&i2c_client->dev, sizeof(*cs35l34), GFP_KERNEL);
  885. if (!cs35l34)
  886. return -ENOMEM;
  887. i2c_set_clientdata(i2c_client, cs35l34);
  888. cs35l34->regmap = devm_regmap_init_i2c(i2c_client, &cs35l34_regmap);
  889. if (IS_ERR(cs35l34->regmap)) {
  890. ret = PTR_ERR(cs35l34->regmap);
  891. dev_err(&i2c_client->dev, "regmap_init() failed: %d\n", ret);
  892. return ret;
  893. }
  894. cs35l34->num_core_supplies = ARRAY_SIZE(cs35l34_core_supplies);
  895. for (i = 0; i < ARRAY_SIZE(cs35l34_core_supplies); i++)
  896. cs35l34->core_supplies[i].supply = cs35l34_core_supplies[i];
  897. ret = devm_regulator_bulk_get(&i2c_client->dev,
  898. cs35l34->num_core_supplies,
  899. cs35l34->core_supplies);
  900. if (ret != 0) {
  901. dev_err(&i2c_client->dev,
  902. "Failed to request core supplies %d\n", ret);
  903. return ret;
  904. }
  905. ret = regulator_bulk_enable(cs35l34->num_core_supplies,
  906. cs35l34->core_supplies);
  907. if (ret != 0) {
  908. dev_err(&i2c_client->dev,
  909. "Failed to enable core supplies: %d\n", ret);
  910. return ret;
  911. }
  912. if (pdata) {
  913. cs35l34->pdata = *pdata;
  914. } else {
  915. pdata = devm_kzalloc(&i2c_client->dev, sizeof(*pdata),
  916. GFP_KERNEL);
  917. if (!pdata) {
  918. ret = -ENOMEM;
  919. goto err_regulator;
  920. }
  921. if (i2c_client->dev.of_node) {
  922. ret = cs35l34_handle_of_data(i2c_client, pdata);
  923. if (ret != 0)
  924. goto err_regulator;
  925. }
  926. cs35l34->pdata = *pdata;
  927. }
  928. ret = devm_request_threaded_irq(&i2c_client->dev, i2c_client->irq, NULL,
  929. cs35l34_irq_thread, IRQF_ONESHOT | IRQF_TRIGGER_LOW,
  930. "cs35l34", cs35l34);
  931. if (ret != 0)
  932. dev_err(&i2c_client->dev, "Failed to request IRQ: %d\n", ret);
  933. cs35l34->reset_gpio = devm_gpiod_get_optional(&i2c_client->dev,
  934. "reset-gpios", GPIOD_OUT_LOW);
  935. if (IS_ERR(cs35l34->reset_gpio)) {
  936. ret = PTR_ERR(cs35l34->reset_gpio);
  937. goto err_regulator;
  938. }
  939. gpiod_set_value_cansleep(cs35l34->reset_gpio, 1);
  940. msleep(CS35L34_START_DELAY);
  941. devid = cirrus_read_device_id(cs35l34->regmap, CS35L34_DEVID_AB);
  942. if (devid < 0) {
  943. ret = devid;
  944. dev_err(&i2c_client->dev, "Failed to read device ID: %d\n", ret);
  945. goto err_reset;
  946. }
  947. if (devid != CS35L34_CHIP_ID) {
  948. dev_err(&i2c_client->dev,
  949. "CS35l34 Device ID (%X). Expected ID %X\n",
  950. devid, CS35L34_CHIP_ID);
  951. ret = -ENODEV;
  952. goto err_reset;
  953. }
  954. ret = regmap_read(cs35l34->regmap, CS35L34_REV_ID, &reg);
  955. if (ret < 0) {
  956. dev_err(&i2c_client->dev, "Get Revision ID failed\n");
  957. goto err_reset;
  958. }
  959. dev_info(&i2c_client->dev,
  960. "Cirrus Logic CS35l34 (%x), Revision: %02X\n", devid,
  961. reg & 0xFF);
  962. /* Unmask critical interrupts */
  963. regmap_update_bits(cs35l34->regmap, CS35L34_INT_MASK_1,
  964. CS35L34_M_CAL_ERR | CS35L34_M_ALIVE_ERR |
  965. CS35L34_M_AMP_SHORT | CS35L34_M_OTW |
  966. CS35L34_M_OTE, 0);
  967. regmap_update_bits(cs35l34->regmap, CS35L34_INT_MASK_3,
  968. CS35L34_M_BST_HIGH | CS35L34_M_LBST_SHORT, 0);
  969. pm_runtime_set_autosuspend_delay(&i2c_client->dev, 100);
  970. pm_runtime_use_autosuspend(&i2c_client->dev);
  971. pm_runtime_set_active(&i2c_client->dev);
  972. pm_runtime_enable(&i2c_client->dev);
  973. ret = devm_snd_soc_register_component(&i2c_client->dev,
  974. &soc_component_dev_cs35l34, &cs35l34_dai, 1);
  975. if (ret < 0) {
  976. dev_err(&i2c_client->dev,
  977. "%s: Register component failed\n", __func__);
  978. goto err_reset;
  979. }
  980. return 0;
  981. err_reset:
  982. gpiod_set_value_cansleep(cs35l34->reset_gpio, 0);
  983. err_regulator:
  984. regulator_bulk_disable(cs35l34->num_core_supplies,
  985. cs35l34->core_supplies);
  986. return ret;
  987. }
  988. static void cs35l34_i2c_remove(struct i2c_client *client)
  989. {
  990. struct cs35l34_private *cs35l34 = i2c_get_clientdata(client);
  991. gpiod_set_value_cansleep(cs35l34->reset_gpio, 0);
  992. pm_runtime_disable(&client->dev);
  993. regulator_bulk_disable(cs35l34->num_core_supplies,
  994. cs35l34->core_supplies);
  995. }
  996. static int __maybe_unused cs35l34_runtime_resume(struct device *dev)
  997. {
  998. struct cs35l34_private *cs35l34 = dev_get_drvdata(dev);
  999. int ret;
  1000. ret = regulator_bulk_enable(cs35l34->num_core_supplies,
  1001. cs35l34->core_supplies);
  1002. if (ret != 0) {
  1003. dev_err(dev, "Failed to enable core supplies: %d\n",
  1004. ret);
  1005. return ret;
  1006. }
  1007. regcache_cache_only(cs35l34->regmap, false);
  1008. gpiod_set_value_cansleep(cs35l34->reset_gpio, 1);
  1009. msleep(CS35L34_START_DELAY);
  1010. ret = regcache_sync(cs35l34->regmap);
  1011. if (ret != 0) {
  1012. dev_err(dev, "Failed to restore register cache\n");
  1013. goto err;
  1014. }
  1015. return 0;
  1016. err:
  1017. regcache_cache_only(cs35l34->regmap, true);
  1018. regulator_bulk_disable(cs35l34->num_core_supplies,
  1019. cs35l34->core_supplies);
  1020. return ret;
  1021. }
  1022. static int __maybe_unused cs35l34_runtime_suspend(struct device *dev)
  1023. {
  1024. struct cs35l34_private *cs35l34 = dev_get_drvdata(dev);
  1025. regcache_cache_only(cs35l34->regmap, true);
  1026. regcache_mark_dirty(cs35l34->regmap);
  1027. gpiod_set_value_cansleep(cs35l34->reset_gpio, 0);
  1028. regulator_bulk_disable(cs35l34->num_core_supplies,
  1029. cs35l34->core_supplies);
  1030. return 0;
  1031. }
  1032. static const struct dev_pm_ops cs35l34_pm_ops = {
  1033. SET_RUNTIME_PM_OPS(cs35l34_runtime_suspend,
  1034. cs35l34_runtime_resume,
  1035. NULL)
  1036. };
  1037. static const struct of_device_id cs35l34_of_match[] = {
  1038. {.compatible = "cirrus,cs35l34"},
  1039. {},
  1040. };
  1041. MODULE_DEVICE_TABLE(of, cs35l34_of_match);
  1042. static const struct i2c_device_id cs35l34_id[] = {
  1043. {"cs35l34", 0},
  1044. {}
  1045. };
  1046. MODULE_DEVICE_TABLE(i2c, cs35l34_id);
  1047. static struct i2c_driver cs35l34_i2c_driver = {
  1048. .driver = {
  1049. .name = "cs35l34",
  1050. .pm = &cs35l34_pm_ops,
  1051. .of_match_table = cs35l34_of_match,
  1052. },
  1053. .id_table = cs35l34_id,
  1054. .probe_new = cs35l34_i2c_probe,
  1055. .remove = cs35l34_i2c_remove,
  1056. };
  1057. static int __init cs35l34_modinit(void)
  1058. {
  1059. int ret;
  1060. ret = i2c_add_driver(&cs35l34_i2c_driver);
  1061. if (ret != 0) {
  1062. pr_err("Failed to register CS35l34 I2C driver: %d\n", ret);
  1063. return ret;
  1064. }
  1065. return 0;
  1066. }
  1067. module_init(cs35l34_modinit);
  1068. static void __exit cs35l34_exit(void)
  1069. {
  1070. i2c_del_driver(&cs35l34_i2c_driver);
  1071. }
  1072. module_exit(cs35l34_exit);
  1073. MODULE_DESCRIPTION("ASoC CS35l34 driver");
  1074. MODULE_AUTHOR("Paul Handrigan, Cirrus Logic Inc, <[email protected]>");
  1075. MODULE_LICENSE("GPL");