ab8500-codec.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) ST-Ericsson SA 2012
  4. *
  5. * Author: Ola Lilja <[email protected]>,
  6. * Kristoffer Karlsson <[email protected]>,
  7. * Roger Nilsson <[email protected]>,
  8. * for ST-Ericsson.
  9. *
  10. * Based on the early work done by:
  11. * Mikko J. Lehto <[email protected]>,
  12. * Mikko Sarmanne <[email protected]>,
  13. * Jarmo K. Kuronen <[email protected]>,
  14. * for ST-Ericsson.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/device.h>
  19. #include <linux/slab.h>
  20. #include <linux/moduleparam.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/pm.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/mutex.h>
  26. #include <linux/mfd/abx500/ab8500.h>
  27. #include <linux/mfd/abx500.h>
  28. #include <linux/mfd/abx500/ab8500-sysctrl.h>
  29. #include <linux/mfd/abx500/ab8500-codec.h>
  30. #include <linux/regulator/consumer.h>
  31. #include <linux/of.h>
  32. #include <sound/core.h>
  33. #include <sound/pcm.h>
  34. #include <sound/pcm_params.h>
  35. #include <sound/initval.h>
  36. #include <sound/soc.h>
  37. #include <sound/soc-dapm.h>
  38. #include <sound/tlv.h>
  39. #include "ab8500-codec.h"
  40. /* Macrocell value definitions */
  41. #define CLK_32K_OUT2_DISABLE 0x01
  42. #define INACTIVE_RESET_AUDIO 0x02
  43. #define ENABLE_AUDIO_CLK_TO_AUDIO_BLK 0x10
  44. #define ENABLE_VINTCORE12_SUPPLY 0x04
  45. #define GPIO27_DIR_OUTPUT 0x04
  46. #define GPIO29_DIR_OUTPUT 0x10
  47. #define GPIO31_DIR_OUTPUT 0x40
  48. /* Macrocell register definitions */
  49. #define AB8500_GPIO_DIR4_REG 0x13 /* Bank AB8500_MISC */
  50. /* Nr of FIR/IIR-coeff banks in ANC-block */
  51. #define AB8500_NR_OF_ANC_COEFF_BANKS 2
  52. /* Minimum duration to keep ANC IIR Init bit high or
  53. low before proceeding with the configuration sequence */
  54. #define AB8500_ANC_SM_DELAY 2000
  55. #define AB8500_FILTER_CONTROL(xname, xcount, xmin, xmax) \
  56. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  57. .info = filter_control_info, \
  58. .get = filter_control_get, .put = filter_control_put, \
  59. .private_value = (unsigned long)&(struct filter_control) \
  60. {.count = xcount, .min = xmin, .max = xmax} }
  61. struct filter_control {
  62. long min, max;
  63. unsigned int count;
  64. long value[128];
  65. };
  66. /* Sidetone states */
  67. static const char * const enum_sid_state[] = {
  68. "Unconfigured",
  69. "Apply FIR",
  70. "FIR is configured",
  71. };
  72. enum sid_state {
  73. SID_UNCONFIGURED = 0,
  74. SID_APPLY_FIR = 1,
  75. SID_FIR_CONFIGURED = 2,
  76. };
  77. static const char * const enum_anc_state[] = {
  78. "Unconfigured",
  79. "Apply FIR and IIR",
  80. "FIR and IIR are configured",
  81. "Apply FIR",
  82. "FIR is configured",
  83. "Apply IIR",
  84. "IIR is configured"
  85. };
  86. enum anc_state {
  87. ANC_UNCONFIGURED = 0,
  88. ANC_APPLY_FIR_IIR = 1,
  89. ANC_FIR_IIR_CONFIGURED = 2,
  90. ANC_APPLY_FIR = 3,
  91. ANC_FIR_CONFIGURED = 4,
  92. ANC_APPLY_IIR = 5,
  93. ANC_IIR_CONFIGURED = 6
  94. };
  95. /* Analog microphones */
  96. enum amic_idx {
  97. AMIC_IDX_1A,
  98. AMIC_IDX_1B,
  99. AMIC_IDX_2
  100. };
  101. /* Private data for AB8500 device-driver */
  102. struct ab8500_codec_drvdata {
  103. struct regmap *regmap;
  104. struct mutex ctrl_lock;
  105. /* Sidetone */
  106. long *sid_fir_values;
  107. enum sid_state sid_status;
  108. /* ANC */
  109. long *anc_fir_values;
  110. long *anc_iir_values;
  111. enum anc_state anc_status;
  112. };
  113. static inline const char *amic_micbias_str(enum amic_micbias micbias)
  114. {
  115. switch (micbias) {
  116. case AMIC_MICBIAS_VAMIC1:
  117. return "VAMIC1";
  118. case AMIC_MICBIAS_VAMIC2:
  119. return "VAMIC2";
  120. default:
  121. return "Unknown";
  122. }
  123. }
  124. static inline const char *amic_type_str(enum amic_type type)
  125. {
  126. switch (type) {
  127. case AMIC_TYPE_DIFFERENTIAL:
  128. return "DIFFERENTIAL";
  129. case AMIC_TYPE_SINGLE_ENDED:
  130. return "SINGLE ENDED";
  131. default:
  132. return "Unknown";
  133. }
  134. }
  135. /*
  136. * Read'n'write functions
  137. */
  138. /* Read a register from the audio-bank of AB8500 */
  139. static int ab8500_codec_read_reg(void *context, unsigned int reg,
  140. unsigned int *value)
  141. {
  142. struct device *dev = context;
  143. int status;
  144. u8 value8;
  145. status = abx500_get_register_interruptible(dev, AB8500_AUDIO,
  146. reg, &value8);
  147. *value = (unsigned int)value8;
  148. return status;
  149. }
  150. /* Write to a register in the audio-bank of AB8500 */
  151. static int ab8500_codec_write_reg(void *context, unsigned int reg,
  152. unsigned int value)
  153. {
  154. struct device *dev = context;
  155. return abx500_set_register_interruptible(dev, AB8500_AUDIO,
  156. reg, value);
  157. }
  158. static const struct regmap_config ab8500_codec_regmap = {
  159. .reg_read = ab8500_codec_read_reg,
  160. .reg_write = ab8500_codec_write_reg,
  161. };
  162. /*
  163. * Controls - DAPM
  164. */
  165. /* Earpiece */
  166. /* Earpiece source selector */
  167. static const char * const enum_ear_lineout_source[] = {"Headset Left",
  168. "Speaker Left"};
  169. static SOC_ENUM_SINGLE_DECL(dapm_enum_ear_lineout_source, AB8500_DMICFILTCONF,
  170. AB8500_DMICFILTCONF_DA3TOEAR, enum_ear_lineout_source);
  171. static const struct snd_kcontrol_new dapm_ear_lineout_source =
  172. SOC_DAPM_ENUM("Earpiece or LineOut Mono Source",
  173. dapm_enum_ear_lineout_source);
  174. /* LineOut */
  175. /* LineOut source selector */
  176. static const char * const enum_lineout_source[] = {"Mono Path", "Stereo Path"};
  177. static SOC_ENUM_DOUBLE_DECL(dapm_enum_lineout_source, AB8500_ANACONF5,
  178. AB8500_ANACONF5_HSLDACTOLOL,
  179. AB8500_ANACONF5_HSRDACTOLOR, enum_lineout_source);
  180. static const struct snd_kcontrol_new dapm_lineout_source[] = {
  181. SOC_DAPM_ENUM("LineOut Source", dapm_enum_lineout_source),
  182. };
  183. /* Handsfree */
  184. /* Speaker Left - ANC selector */
  185. static const char * const enum_HFx_sel[] = {"Audio Path", "ANC"};
  186. static SOC_ENUM_SINGLE_DECL(dapm_enum_HFl_sel, AB8500_DIGMULTCONF2,
  187. AB8500_DIGMULTCONF2_HFLSEL, enum_HFx_sel);
  188. static const struct snd_kcontrol_new dapm_HFl_select[] = {
  189. SOC_DAPM_ENUM("Speaker Left Source", dapm_enum_HFl_sel),
  190. };
  191. /* Speaker Right - ANC selector */
  192. static SOC_ENUM_SINGLE_DECL(dapm_enum_HFr_sel, AB8500_DIGMULTCONF2,
  193. AB8500_DIGMULTCONF2_HFRSEL, enum_HFx_sel);
  194. static const struct snd_kcontrol_new dapm_HFr_select[] = {
  195. SOC_DAPM_ENUM("Speaker Right Source", dapm_enum_HFr_sel),
  196. };
  197. /* Mic 1 */
  198. /* Mic 1 - Mic 1a or 1b selector */
  199. static const char * const enum_mic1ab_sel[] = {"Mic 1b", "Mic 1a"};
  200. static SOC_ENUM_SINGLE_DECL(dapm_enum_mic1ab_sel, AB8500_ANACONF3,
  201. AB8500_ANACONF3_MIC1SEL, enum_mic1ab_sel);
  202. static const struct snd_kcontrol_new dapm_mic1ab_mux[] = {
  203. SOC_DAPM_ENUM("Mic 1a or 1b Select", dapm_enum_mic1ab_sel),
  204. };
  205. /* Mic 1 - AD3 - Mic 1 or DMic 3 selector */
  206. static const char * const enum_ad3_sel[] = {"Mic 1", "DMic 3"};
  207. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad3_sel, AB8500_DIGMULTCONF1,
  208. AB8500_DIGMULTCONF1_AD3SEL, enum_ad3_sel);
  209. static const struct snd_kcontrol_new dapm_ad3_select[] = {
  210. SOC_DAPM_ENUM("AD3 Source Select", dapm_enum_ad3_sel),
  211. };
  212. /* Mic 1 - AD6 - Mic 1 or DMic 6 selector */
  213. static const char * const enum_ad6_sel[] = {"Mic 1", "DMic 6"};
  214. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad6_sel, AB8500_DIGMULTCONF1,
  215. AB8500_DIGMULTCONF1_AD6SEL, enum_ad6_sel);
  216. static const struct snd_kcontrol_new dapm_ad6_select[] = {
  217. SOC_DAPM_ENUM("AD6 Source Select", dapm_enum_ad6_sel),
  218. };
  219. /* Mic 2 */
  220. /* Mic 2 - AD5 - Mic 2 or DMic 5 selector */
  221. static const char * const enum_ad5_sel[] = {"Mic 2", "DMic 5"};
  222. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad5_sel, AB8500_DIGMULTCONF1,
  223. AB8500_DIGMULTCONF1_AD5SEL, enum_ad5_sel);
  224. static const struct snd_kcontrol_new dapm_ad5_select[] = {
  225. SOC_DAPM_ENUM("AD5 Source Select", dapm_enum_ad5_sel),
  226. };
  227. /* LineIn */
  228. /* LineIn left - AD1 - LineIn Left or DMic 1 selector */
  229. static const char * const enum_ad1_sel[] = {"LineIn Left", "DMic 1"};
  230. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad1_sel, AB8500_DIGMULTCONF1,
  231. AB8500_DIGMULTCONF1_AD1SEL, enum_ad1_sel);
  232. static const struct snd_kcontrol_new dapm_ad1_select[] = {
  233. SOC_DAPM_ENUM("AD1 Source Select", dapm_enum_ad1_sel),
  234. };
  235. /* LineIn right - Mic 2 or LineIn Right selector */
  236. static const char * const enum_mic2lr_sel[] = {"Mic 2", "LineIn Right"};
  237. static SOC_ENUM_SINGLE_DECL(dapm_enum_mic2lr_sel, AB8500_ANACONF3,
  238. AB8500_ANACONF3_LINRSEL, enum_mic2lr_sel);
  239. static const struct snd_kcontrol_new dapm_mic2lr_select[] = {
  240. SOC_DAPM_ENUM("Mic 2 or LINR Select", dapm_enum_mic2lr_sel),
  241. };
  242. /* LineIn right - AD2 - LineIn Right or DMic2 selector */
  243. static const char * const enum_ad2_sel[] = {"LineIn Right", "DMic 2"};
  244. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad2_sel, AB8500_DIGMULTCONF1,
  245. AB8500_DIGMULTCONF1_AD2SEL, enum_ad2_sel);
  246. static const struct snd_kcontrol_new dapm_ad2_select[] = {
  247. SOC_DAPM_ENUM("AD2 Source Select", dapm_enum_ad2_sel),
  248. };
  249. /* ANC */
  250. static const char * const enum_anc_in_sel[] = {"Mic 1 / DMic 6",
  251. "Mic 2 / DMic 5"};
  252. static SOC_ENUM_SINGLE_DECL(dapm_enum_anc_in_sel, AB8500_DMICFILTCONF,
  253. AB8500_DMICFILTCONF_ANCINSEL, enum_anc_in_sel);
  254. static const struct snd_kcontrol_new dapm_anc_in_select[] = {
  255. SOC_DAPM_ENUM("ANC Source", dapm_enum_anc_in_sel),
  256. };
  257. /* ANC - Enable/Disable */
  258. static const struct snd_kcontrol_new dapm_anc_enable[] = {
  259. SOC_DAPM_SINGLE("Switch", AB8500_ANCCONF1,
  260. AB8500_ANCCONF1_ENANC, 0, 0),
  261. };
  262. /* ANC to Earpiece - Mute */
  263. static const struct snd_kcontrol_new dapm_anc_ear_mute[] = {
  264. SOC_DAPM_SINGLE("Switch", AB8500_DIGMULTCONF1,
  265. AB8500_DIGMULTCONF1_ANCSEL, 1, 0),
  266. };
  267. /* Sidetone left */
  268. /* Sidetone left - Input selector */
  269. static const char * const enum_stfir1_in_sel[] = {
  270. "LineIn Left", "LineIn Right", "Mic 1", "Headset Left"
  271. };
  272. static SOC_ENUM_SINGLE_DECL(dapm_enum_stfir1_in_sel, AB8500_DIGMULTCONF2,
  273. AB8500_DIGMULTCONF2_FIRSID1SEL, enum_stfir1_in_sel);
  274. static const struct snd_kcontrol_new dapm_stfir1_in_select[] = {
  275. SOC_DAPM_ENUM("Sidetone Left Source", dapm_enum_stfir1_in_sel),
  276. };
  277. /* Sidetone right path */
  278. /* Sidetone right - Input selector */
  279. static const char * const enum_stfir2_in_sel[] = {
  280. "LineIn Right", "Mic 1", "DMic 4", "Headset Right"
  281. };
  282. static SOC_ENUM_SINGLE_DECL(dapm_enum_stfir2_in_sel, AB8500_DIGMULTCONF2,
  283. AB8500_DIGMULTCONF2_FIRSID2SEL, enum_stfir2_in_sel);
  284. static const struct snd_kcontrol_new dapm_stfir2_in_select[] = {
  285. SOC_DAPM_ENUM("Sidetone Right Source", dapm_enum_stfir2_in_sel),
  286. };
  287. /* Vibra */
  288. static const char * const enum_pwm2vibx[] = {"Audio Path", "PWM Generator"};
  289. static SOC_ENUM_SINGLE_DECL(dapm_enum_pwm2vib1, AB8500_PWMGENCONF1,
  290. AB8500_PWMGENCONF1_PWMTOVIB1, enum_pwm2vibx);
  291. static const struct snd_kcontrol_new dapm_pwm2vib1[] = {
  292. SOC_DAPM_ENUM("Vibra 1 Controller", dapm_enum_pwm2vib1),
  293. };
  294. static SOC_ENUM_SINGLE_DECL(dapm_enum_pwm2vib2, AB8500_PWMGENCONF1,
  295. AB8500_PWMGENCONF1_PWMTOVIB2, enum_pwm2vibx);
  296. static const struct snd_kcontrol_new dapm_pwm2vib2[] = {
  297. SOC_DAPM_ENUM("Vibra 2 Controller", dapm_enum_pwm2vib2),
  298. };
  299. /*
  300. * DAPM-widgets
  301. */
  302. static const struct snd_soc_dapm_widget ab8500_dapm_widgets[] = {
  303. /* Clocks */
  304. SND_SOC_DAPM_CLOCK_SUPPLY("audioclk"),
  305. /* Regulators */
  306. SND_SOC_DAPM_REGULATOR_SUPPLY("V-AUD", 0, 0),
  307. SND_SOC_DAPM_REGULATOR_SUPPLY("V-AMIC1", 0, 0),
  308. SND_SOC_DAPM_REGULATOR_SUPPLY("V-AMIC2", 0, 0),
  309. SND_SOC_DAPM_REGULATOR_SUPPLY("V-DMIC", 0, 0),
  310. /* Power */
  311. SND_SOC_DAPM_SUPPLY("Audio Power",
  312. AB8500_POWERUP, AB8500_POWERUP_POWERUP, 0,
  313. NULL, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  314. SND_SOC_DAPM_SUPPLY("Audio Analog Power",
  315. AB8500_POWERUP, AB8500_POWERUP_ENANA, 0,
  316. NULL, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  317. /* Main supply node */
  318. SND_SOC_DAPM_SUPPLY("Main Supply", SND_SOC_NOPM, 0, 0,
  319. NULL, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  320. /* DA/AD */
  321. SND_SOC_DAPM_INPUT("ADC Input"),
  322. SND_SOC_DAPM_ADC("ADC", "ab8500_0c", SND_SOC_NOPM, 0, 0),
  323. SND_SOC_DAPM_DAC("DAC", NULL, SND_SOC_NOPM, 0, 0),
  324. SND_SOC_DAPM_OUTPUT("DAC Output"),
  325. SND_SOC_DAPM_AIF_IN("DA_IN1", NULL, 0, SND_SOC_NOPM, 0, 0),
  326. SND_SOC_DAPM_AIF_IN("DA_IN2", NULL, 0, SND_SOC_NOPM, 0, 0),
  327. SND_SOC_DAPM_AIF_IN("DA_IN3", NULL, 0, SND_SOC_NOPM, 0, 0),
  328. SND_SOC_DAPM_AIF_IN("DA_IN4", NULL, 0, SND_SOC_NOPM, 0, 0),
  329. SND_SOC_DAPM_AIF_IN("DA_IN5", NULL, 0, SND_SOC_NOPM, 0, 0),
  330. SND_SOC_DAPM_AIF_IN("DA_IN6", NULL, 0, SND_SOC_NOPM, 0, 0),
  331. SND_SOC_DAPM_AIF_OUT("AD_OUT1", NULL, 0, SND_SOC_NOPM, 0, 0),
  332. SND_SOC_DAPM_AIF_OUT("AD_OUT2", NULL, 0, SND_SOC_NOPM, 0, 0),
  333. SND_SOC_DAPM_AIF_OUT("AD_OUT3", NULL, 0, SND_SOC_NOPM, 0, 0),
  334. SND_SOC_DAPM_AIF_OUT("AD_OUT4", NULL, 0, SND_SOC_NOPM, 0, 0),
  335. SND_SOC_DAPM_AIF_OUT("AD_OUT57", NULL, 0, SND_SOC_NOPM, 0, 0),
  336. SND_SOC_DAPM_AIF_OUT("AD_OUT68", NULL, 0, SND_SOC_NOPM, 0, 0),
  337. /* Headset path */
  338. SND_SOC_DAPM_SUPPLY("Charge Pump", AB8500_ANACONF5,
  339. AB8500_ANACONF5_ENCPHS, 0, NULL, 0),
  340. SND_SOC_DAPM_DAC("DA1 Enable", "ab8500_0p",
  341. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA1, 0),
  342. SND_SOC_DAPM_DAC("DA2 Enable", "ab8500_0p",
  343. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA2, 0),
  344. SND_SOC_DAPM_PGA("HSL Digital Volume", SND_SOC_NOPM, 0, 0,
  345. NULL, 0),
  346. SND_SOC_DAPM_PGA("HSR Digital Volume", SND_SOC_NOPM, 0, 0,
  347. NULL, 0),
  348. SND_SOC_DAPM_DAC("HSL DAC", "ab8500_0p",
  349. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACHSL, 0),
  350. SND_SOC_DAPM_DAC("HSR DAC", "ab8500_0p",
  351. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACHSR, 0),
  352. SND_SOC_DAPM_MIXER("HSL DAC Mute", AB8500_MUTECONF,
  353. AB8500_MUTECONF_MUTDACHSL, 1,
  354. NULL, 0),
  355. SND_SOC_DAPM_MIXER("HSR DAC Mute", AB8500_MUTECONF,
  356. AB8500_MUTECONF_MUTDACHSR, 1,
  357. NULL, 0),
  358. SND_SOC_DAPM_DAC("HSL DAC Driver", "ab8500_0p",
  359. AB8500_ANACONF3, AB8500_ANACONF3_ENDRVHSL, 0),
  360. SND_SOC_DAPM_DAC("HSR DAC Driver", "ab8500_0p",
  361. AB8500_ANACONF3, AB8500_ANACONF3_ENDRVHSR, 0),
  362. SND_SOC_DAPM_MIXER("HSL Mute",
  363. AB8500_MUTECONF, AB8500_MUTECONF_MUTHSL, 1,
  364. NULL, 0),
  365. SND_SOC_DAPM_MIXER("HSR Mute",
  366. AB8500_MUTECONF, AB8500_MUTECONF_MUTHSR, 1,
  367. NULL, 0),
  368. SND_SOC_DAPM_MIXER("HSL Enable",
  369. AB8500_ANACONF4, AB8500_ANACONF4_ENHSL, 0,
  370. NULL, 0),
  371. SND_SOC_DAPM_MIXER("HSR Enable",
  372. AB8500_ANACONF4, AB8500_ANACONF4_ENHSR, 0,
  373. NULL, 0),
  374. SND_SOC_DAPM_PGA("HSL Volume",
  375. SND_SOC_NOPM, 0, 0,
  376. NULL, 0),
  377. SND_SOC_DAPM_PGA("HSR Volume",
  378. SND_SOC_NOPM, 0, 0,
  379. NULL, 0),
  380. SND_SOC_DAPM_OUTPUT("Headset Left"),
  381. SND_SOC_DAPM_OUTPUT("Headset Right"),
  382. /* LineOut path */
  383. SND_SOC_DAPM_MUX("LineOut Source",
  384. SND_SOC_NOPM, 0, 0, dapm_lineout_source),
  385. SND_SOC_DAPM_MIXER("LOL Disable HFL",
  386. AB8500_ANACONF4, AB8500_ANACONF4_ENHFL, 1,
  387. NULL, 0),
  388. SND_SOC_DAPM_MIXER("LOR Disable HFR",
  389. AB8500_ANACONF4, AB8500_ANACONF4_ENHFR, 1,
  390. NULL, 0),
  391. SND_SOC_DAPM_MIXER("LOL Enable",
  392. AB8500_ANACONF5, AB8500_ANACONF5_ENLOL, 0,
  393. NULL, 0),
  394. SND_SOC_DAPM_MIXER("LOR Enable",
  395. AB8500_ANACONF5, AB8500_ANACONF5_ENLOR, 0,
  396. NULL, 0),
  397. SND_SOC_DAPM_OUTPUT("LineOut Left"),
  398. SND_SOC_DAPM_OUTPUT("LineOut Right"),
  399. /* Earpiece path */
  400. SND_SOC_DAPM_MUX("Earpiece or LineOut Mono Source",
  401. SND_SOC_NOPM, 0, 0, &dapm_ear_lineout_source),
  402. SND_SOC_DAPM_MIXER("EAR DAC",
  403. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACEAR, 0,
  404. NULL, 0),
  405. SND_SOC_DAPM_MIXER("EAR Mute",
  406. AB8500_MUTECONF, AB8500_MUTECONF_MUTEAR, 1,
  407. NULL, 0),
  408. SND_SOC_DAPM_MIXER("EAR Enable",
  409. AB8500_ANACONF4, AB8500_ANACONF4_ENEAR, 0,
  410. NULL, 0),
  411. SND_SOC_DAPM_OUTPUT("Earpiece"),
  412. /* Handsfree path */
  413. SND_SOC_DAPM_MIXER("DA3 Channel Volume",
  414. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA3, 0,
  415. NULL, 0),
  416. SND_SOC_DAPM_MIXER("DA4 Channel Volume",
  417. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA4, 0,
  418. NULL, 0),
  419. SND_SOC_DAPM_MUX("Speaker Left Source",
  420. SND_SOC_NOPM, 0, 0, dapm_HFl_select),
  421. SND_SOC_DAPM_MUX("Speaker Right Source",
  422. SND_SOC_NOPM, 0, 0, dapm_HFr_select),
  423. SND_SOC_DAPM_MIXER("HFL DAC", AB8500_DAPATHCONF,
  424. AB8500_DAPATHCONF_ENDACHFL, 0,
  425. NULL, 0),
  426. SND_SOC_DAPM_MIXER("HFR DAC",
  427. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACHFR, 0,
  428. NULL, 0),
  429. SND_SOC_DAPM_MIXER("DA4 or ANC path to HfR",
  430. AB8500_DIGMULTCONF2, AB8500_DIGMULTCONF2_DATOHFREN, 0,
  431. NULL, 0),
  432. SND_SOC_DAPM_MIXER("DA3 or ANC path to HfL",
  433. AB8500_DIGMULTCONF2, AB8500_DIGMULTCONF2_DATOHFLEN, 0,
  434. NULL, 0),
  435. SND_SOC_DAPM_MIXER("HFL Enable",
  436. AB8500_ANACONF4, AB8500_ANACONF4_ENHFL, 0,
  437. NULL, 0),
  438. SND_SOC_DAPM_MIXER("HFR Enable",
  439. AB8500_ANACONF4, AB8500_ANACONF4_ENHFR, 0,
  440. NULL, 0),
  441. SND_SOC_DAPM_OUTPUT("Speaker Left"),
  442. SND_SOC_DAPM_OUTPUT("Speaker Right"),
  443. /* Vibrator path */
  444. SND_SOC_DAPM_INPUT("PWMGEN1"),
  445. SND_SOC_DAPM_INPUT("PWMGEN2"),
  446. SND_SOC_DAPM_MIXER("DA5 Channel Volume",
  447. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA5, 0,
  448. NULL, 0),
  449. SND_SOC_DAPM_MIXER("DA6 Channel Volume",
  450. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA6, 0,
  451. NULL, 0),
  452. SND_SOC_DAPM_MIXER("VIB1 DAC",
  453. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACVIB1, 0,
  454. NULL, 0),
  455. SND_SOC_DAPM_MIXER("VIB2 DAC",
  456. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACVIB2, 0,
  457. NULL, 0),
  458. SND_SOC_DAPM_MUX("Vibra 1 Controller",
  459. SND_SOC_NOPM, 0, 0, dapm_pwm2vib1),
  460. SND_SOC_DAPM_MUX("Vibra 2 Controller",
  461. SND_SOC_NOPM, 0, 0, dapm_pwm2vib2),
  462. SND_SOC_DAPM_MIXER("VIB1 Enable",
  463. AB8500_ANACONF4, AB8500_ANACONF4_ENVIB1, 0,
  464. NULL, 0),
  465. SND_SOC_DAPM_MIXER("VIB2 Enable",
  466. AB8500_ANACONF4, AB8500_ANACONF4_ENVIB2, 0,
  467. NULL, 0),
  468. SND_SOC_DAPM_OUTPUT("Vibra 1"),
  469. SND_SOC_DAPM_OUTPUT("Vibra 2"),
  470. /* Mic 1 */
  471. SND_SOC_DAPM_INPUT("Mic 1"),
  472. SND_SOC_DAPM_MUX("Mic 1a or 1b Select",
  473. SND_SOC_NOPM, 0, 0, dapm_mic1ab_mux),
  474. SND_SOC_DAPM_MIXER("MIC1 Mute",
  475. AB8500_ANACONF2, AB8500_ANACONF2_MUTMIC1, 1,
  476. NULL, 0),
  477. SND_SOC_DAPM_MIXER("MIC1A V-AMICx Enable",
  478. AB8500_ANACONF2, AB8500_ANACONF2_ENMIC1, 0,
  479. NULL, 0),
  480. SND_SOC_DAPM_MIXER("MIC1B V-AMICx Enable",
  481. AB8500_ANACONF2, AB8500_ANACONF2_ENMIC1, 0,
  482. NULL, 0),
  483. SND_SOC_DAPM_MIXER("MIC1 ADC",
  484. AB8500_ANACONF3, AB8500_ANACONF3_ENADCMIC, 0,
  485. NULL, 0),
  486. SND_SOC_DAPM_MUX("AD3 Source Select",
  487. SND_SOC_NOPM, 0, 0, dapm_ad3_select),
  488. SND_SOC_DAPM_MIXER("AD3 Channel Volume",
  489. SND_SOC_NOPM, 0, 0,
  490. NULL, 0),
  491. SND_SOC_DAPM_MIXER("AD3 Enable",
  492. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD34, 0,
  493. NULL, 0),
  494. /* Mic 2 */
  495. SND_SOC_DAPM_INPUT("Mic 2"),
  496. SND_SOC_DAPM_MIXER("MIC2 Mute",
  497. AB8500_ANACONF2, AB8500_ANACONF2_MUTMIC2, 1,
  498. NULL, 0),
  499. SND_SOC_DAPM_MIXER("MIC2 V-AMICx Enable", AB8500_ANACONF2,
  500. AB8500_ANACONF2_ENMIC2, 0,
  501. NULL, 0),
  502. /* LineIn */
  503. SND_SOC_DAPM_INPUT("LineIn Left"),
  504. SND_SOC_DAPM_INPUT("LineIn Right"),
  505. SND_SOC_DAPM_MIXER("LINL Mute",
  506. AB8500_ANACONF2, AB8500_ANACONF2_MUTLINL, 1,
  507. NULL, 0),
  508. SND_SOC_DAPM_MIXER("LINR Mute",
  509. AB8500_ANACONF2, AB8500_ANACONF2_MUTLINR, 1,
  510. NULL, 0),
  511. SND_SOC_DAPM_MIXER("LINL Enable", AB8500_ANACONF2,
  512. AB8500_ANACONF2_ENLINL, 0,
  513. NULL, 0),
  514. SND_SOC_DAPM_MIXER("LINR Enable", AB8500_ANACONF2,
  515. AB8500_ANACONF2_ENLINR, 0,
  516. NULL, 0),
  517. /* LineIn Bypass path */
  518. SND_SOC_DAPM_MIXER("LINL to HSL Volume",
  519. SND_SOC_NOPM, 0, 0,
  520. NULL, 0),
  521. SND_SOC_DAPM_MIXER("LINR to HSR Volume",
  522. SND_SOC_NOPM, 0, 0,
  523. NULL, 0),
  524. /* LineIn, Mic 2 */
  525. SND_SOC_DAPM_MUX("Mic 2 or LINR Select",
  526. SND_SOC_NOPM, 0, 0, dapm_mic2lr_select),
  527. SND_SOC_DAPM_MIXER("LINL ADC", AB8500_ANACONF3,
  528. AB8500_ANACONF3_ENADCLINL, 0,
  529. NULL, 0),
  530. SND_SOC_DAPM_MIXER("LINR ADC", AB8500_ANACONF3,
  531. AB8500_ANACONF3_ENADCLINR, 0,
  532. NULL, 0),
  533. SND_SOC_DAPM_MUX("AD1 Source Select",
  534. SND_SOC_NOPM, 0, 0, dapm_ad1_select),
  535. SND_SOC_DAPM_MUX("AD2 Source Select",
  536. SND_SOC_NOPM, 0, 0, dapm_ad2_select),
  537. SND_SOC_DAPM_MIXER("AD1 Channel Volume",
  538. SND_SOC_NOPM, 0, 0,
  539. NULL, 0),
  540. SND_SOC_DAPM_MIXER("AD2 Channel Volume",
  541. SND_SOC_NOPM, 0, 0,
  542. NULL, 0),
  543. SND_SOC_DAPM_MIXER("AD12 Enable",
  544. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD12, 0,
  545. NULL, 0),
  546. /* HD Capture path */
  547. SND_SOC_DAPM_MUX("AD5 Source Select",
  548. SND_SOC_NOPM, 0, 0, dapm_ad5_select),
  549. SND_SOC_DAPM_MUX("AD6 Source Select",
  550. SND_SOC_NOPM, 0, 0, dapm_ad6_select),
  551. SND_SOC_DAPM_MIXER("AD5 Channel Volume",
  552. SND_SOC_NOPM, 0, 0,
  553. NULL, 0),
  554. SND_SOC_DAPM_MIXER("AD6 Channel Volume",
  555. SND_SOC_NOPM, 0, 0,
  556. NULL, 0),
  557. SND_SOC_DAPM_MIXER("AD57 Enable",
  558. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD5768, 0,
  559. NULL, 0),
  560. SND_SOC_DAPM_MIXER("AD68 Enable",
  561. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD5768, 0,
  562. NULL, 0),
  563. /* Digital Microphone path */
  564. SND_SOC_DAPM_INPUT("DMic 1"),
  565. SND_SOC_DAPM_INPUT("DMic 2"),
  566. SND_SOC_DAPM_INPUT("DMic 3"),
  567. SND_SOC_DAPM_INPUT("DMic 4"),
  568. SND_SOC_DAPM_INPUT("DMic 5"),
  569. SND_SOC_DAPM_INPUT("DMic 6"),
  570. SND_SOC_DAPM_MIXER("DMIC1",
  571. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC1, 0,
  572. NULL, 0),
  573. SND_SOC_DAPM_MIXER("DMIC2",
  574. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC2, 0,
  575. NULL, 0),
  576. SND_SOC_DAPM_MIXER("DMIC3",
  577. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC3, 0,
  578. NULL, 0),
  579. SND_SOC_DAPM_MIXER("DMIC4",
  580. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC4, 0,
  581. NULL, 0),
  582. SND_SOC_DAPM_MIXER("DMIC5",
  583. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC5, 0,
  584. NULL, 0),
  585. SND_SOC_DAPM_MIXER("DMIC6",
  586. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC6, 0,
  587. NULL, 0),
  588. SND_SOC_DAPM_MIXER("AD4 Channel Volume",
  589. SND_SOC_NOPM, 0, 0,
  590. NULL, 0),
  591. SND_SOC_DAPM_MIXER("AD4 Enable",
  592. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD34,
  593. 0, NULL, 0),
  594. /* Acoustical Noise Cancellation path */
  595. SND_SOC_DAPM_INPUT("ANC Configure Input"),
  596. SND_SOC_DAPM_OUTPUT("ANC Configure Output"),
  597. SND_SOC_DAPM_MUX("ANC Source",
  598. SND_SOC_NOPM, 0, 0,
  599. dapm_anc_in_select),
  600. SND_SOC_DAPM_SWITCH("ANC",
  601. SND_SOC_NOPM, 0, 0,
  602. dapm_anc_enable),
  603. SND_SOC_DAPM_SWITCH("ANC to Earpiece",
  604. SND_SOC_NOPM, 0, 0,
  605. dapm_anc_ear_mute),
  606. /* Sidetone Filter path */
  607. SND_SOC_DAPM_MUX("Sidetone Left Source",
  608. SND_SOC_NOPM, 0, 0,
  609. dapm_stfir1_in_select),
  610. SND_SOC_DAPM_MUX("Sidetone Right Source",
  611. SND_SOC_NOPM, 0, 0,
  612. dapm_stfir2_in_select),
  613. SND_SOC_DAPM_MIXER("STFIR1 Control",
  614. SND_SOC_NOPM, 0, 0,
  615. NULL, 0),
  616. SND_SOC_DAPM_MIXER("STFIR2 Control",
  617. SND_SOC_NOPM, 0, 0,
  618. NULL, 0),
  619. SND_SOC_DAPM_MIXER("STFIR1 Volume",
  620. SND_SOC_NOPM, 0, 0,
  621. NULL, 0),
  622. SND_SOC_DAPM_MIXER("STFIR2 Volume",
  623. SND_SOC_NOPM, 0, 0,
  624. NULL, 0),
  625. };
  626. /*
  627. * DAPM-routes
  628. */
  629. static const struct snd_soc_dapm_route ab8500_dapm_routes[] = {
  630. /* Power AB8500 audio-block when AD/DA is active */
  631. {"Main Supply", NULL, "V-AUD"},
  632. {"Main Supply", NULL, "audioclk"},
  633. {"Main Supply", NULL, "Audio Power"},
  634. {"Main Supply", NULL, "Audio Analog Power"},
  635. {"DAC", NULL, "ab8500_0p"},
  636. {"DAC", NULL, "Main Supply"},
  637. {"ADC", NULL, "ab8500_0c"},
  638. {"ADC", NULL, "Main Supply"},
  639. /* ANC Configure */
  640. {"ANC Configure Input", NULL, "Main Supply"},
  641. {"ANC Configure Output", NULL, "ANC Configure Input"},
  642. /* AD/DA */
  643. {"ADC", NULL, "ADC Input"},
  644. {"DAC Output", NULL, "DAC"},
  645. /* Powerup charge pump if DA1/2 is in use */
  646. {"DA_IN1", NULL, "ab8500_0p"},
  647. {"DA_IN1", NULL, "Charge Pump"},
  648. {"DA_IN2", NULL, "ab8500_0p"},
  649. {"DA_IN2", NULL, "Charge Pump"},
  650. /* Headset path */
  651. {"DA1 Enable", NULL, "DA_IN1"},
  652. {"DA2 Enable", NULL, "DA_IN2"},
  653. {"HSL Digital Volume", NULL, "DA1 Enable"},
  654. {"HSR Digital Volume", NULL, "DA2 Enable"},
  655. {"HSL DAC", NULL, "HSL Digital Volume"},
  656. {"HSR DAC", NULL, "HSR Digital Volume"},
  657. {"HSL DAC Mute", NULL, "HSL DAC"},
  658. {"HSR DAC Mute", NULL, "HSR DAC"},
  659. {"HSL DAC Driver", NULL, "HSL DAC Mute"},
  660. {"HSR DAC Driver", NULL, "HSR DAC Mute"},
  661. {"HSL Mute", NULL, "HSL DAC Driver"},
  662. {"HSR Mute", NULL, "HSR DAC Driver"},
  663. {"HSL Enable", NULL, "HSL Mute"},
  664. {"HSR Enable", NULL, "HSR Mute"},
  665. {"HSL Volume", NULL, "HSL Enable"},
  666. {"HSR Volume", NULL, "HSR Enable"},
  667. {"Headset Left", NULL, "HSL Volume"},
  668. {"Headset Right", NULL, "HSR Volume"},
  669. /* HF or LineOut path */
  670. {"DA_IN3", NULL, "ab8500_0p"},
  671. {"DA3 Channel Volume", NULL, "DA_IN3"},
  672. {"DA_IN4", NULL, "ab8500_0p"},
  673. {"DA4 Channel Volume", NULL, "DA_IN4"},
  674. {"Speaker Left Source", "Audio Path", "DA3 Channel Volume"},
  675. {"Speaker Right Source", "Audio Path", "DA4 Channel Volume"},
  676. {"DA3 or ANC path to HfL", NULL, "Speaker Left Source"},
  677. {"DA4 or ANC path to HfR", NULL, "Speaker Right Source"},
  678. /* HF path */
  679. {"HFL DAC", NULL, "DA3 or ANC path to HfL"},
  680. {"HFR DAC", NULL, "DA4 or ANC path to HfR"},
  681. {"HFL Enable", NULL, "HFL DAC"},
  682. {"HFR Enable", NULL, "HFR DAC"},
  683. {"Speaker Left", NULL, "HFL Enable"},
  684. {"Speaker Right", NULL, "HFR Enable"},
  685. /* Earpiece path */
  686. {"Earpiece or LineOut Mono Source", "Headset Left",
  687. "HSL Digital Volume"},
  688. {"Earpiece or LineOut Mono Source", "Speaker Left",
  689. "DA3 or ANC path to HfL"},
  690. {"EAR DAC", NULL, "Earpiece or LineOut Mono Source"},
  691. {"EAR Mute", NULL, "EAR DAC"},
  692. {"EAR Enable", NULL, "EAR Mute"},
  693. {"Earpiece", NULL, "EAR Enable"},
  694. /* LineOut path stereo */
  695. {"LineOut Source", "Stereo Path", "HSL DAC Driver"},
  696. {"LineOut Source", "Stereo Path", "HSR DAC Driver"},
  697. /* LineOut path mono */
  698. {"LineOut Source", "Mono Path", "EAR DAC"},
  699. /* LineOut path */
  700. {"LOL Disable HFL", NULL, "LineOut Source"},
  701. {"LOR Disable HFR", NULL, "LineOut Source"},
  702. {"LOL Enable", NULL, "LOL Disable HFL"},
  703. {"LOR Enable", NULL, "LOR Disable HFR"},
  704. {"LineOut Left", NULL, "LOL Enable"},
  705. {"LineOut Right", NULL, "LOR Enable"},
  706. /* Vibrator path */
  707. {"DA_IN5", NULL, "ab8500_0p"},
  708. {"DA5 Channel Volume", NULL, "DA_IN5"},
  709. {"DA_IN6", NULL, "ab8500_0p"},
  710. {"DA6 Channel Volume", NULL, "DA_IN6"},
  711. {"VIB1 DAC", NULL, "DA5 Channel Volume"},
  712. {"VIB2 DAC", NULL, "DA6 Channel Volume"},
  713. {"Vibra 1 Controller", "Audio Path", "VIB1 DAC"},
  714. {"Vibra 2 Controller", "Audio Path", "VIB2 DAC"},
  715. {"Vibra 1 Controller", "PWM Generator", "PWMGEN1"},
  716. {"Vibra 2 Controller", "PWM Generator", "PWMGEN2"},
  717. {"VIB1 Enable", NULL, "Vibra 1 Controller"},
  718. {"VIB2 Enable", NULL, "Vibra 2 Controller"},
  719. {"Vibra 1", NULL, "VIB1 Enable"},
  720. {"Vibra 2", NULL, "VIB2 Enable"},
  721. /* Mic 2 */
  722. {"MIC2 V-AMICx Enable", NULL, "Mic 2"},
  723. /* LineIn */
  724. {"LINL Mute", NULL, "LineIn Left"},
  725. {"LINR Mute", NULL, "LineIn Right"},
  726. {"LINL Enable", NULL, "LINL Mute"},
  727. {"LINR Enable", NULL, "LINR Mute"},
  728. /* LineIn, Mic 2 */
  729. {"Mic 2 or LINR Select", "LineIn Right", "LINR Enable"},
  730. {"Mic 2 or LINR Select", "Mic 2", "MIC2 V-AMICx Enable"},
  731. {"LINL ADC", NULL, "LINL Enable"},
  732. {"LINR ADC", NULL, "Mic 2 or LINR Select"},
  733. {"AD1 Source Select", "LineIn Left", "LINL ADC"},
  734. {"AD2 Source Select", "LineIn Right", "LINR ADC"},
  735. {"AD1 Channel Volume", NULL, "AD1 Source Select"},
  736. {"AD2 Channel Volume", NULL, "AD2 Source Select"},
  737. {"AD12 Enable", NULL, "AD1 Channel Volume"},
  738. {"AD12 Enable", NULL, "AD2 Channel Volume"},
  739. {"AD_OUT1", NULL, "ab8500_0c"},
  740. {"AD_OUT1", NULL, "AD12 Enable"},
  741. {"AD_OUT2", NULL, "ab8500_0c"},
  742. {"AD_OUT2", NULL, "AD12 Enable"},
  743. /* Mic 1 */
  744. {"MIC1 Mute", NULL, "Mic 1"},
  745. {"MIC1A V-AMICx Enable", NULL, "MIC1 Mute"},
  746. {"MIC1B V-AMICx Enable", NULL, "MIC1 Mute"},
  747. {"Mic 1a or 1b Select", "Mic 1a", "MIC1A V-AMICx Enable"},
  748. {"Mic 1a or 1b Select", "Mic 1b", "MIC1B V-AMICx Enable"},
  749. {"MIC1 ADC", NULL, "Mic 1a or 1b Select"},
  750. {"AD3 Source Select", "Mic 1", "MIC1 ADC"},
  751. {"AD3 Channel Volume", NULL, "AD3 Source Select"},
  752. {"AD3 Enable", NULL, "AD3 Channel Volume"},
  753. {"AD_OUT3", NULL, "ab8500_0c"},
  754. {"AD_OUT3", NULL, "AD3 Enable"},
  755. /* HD Capture path */
  756. {"AD5 Source Select", "Mic 2", "LINR ADC"},
  757. {"AD6 Source Select", "Mic 1", "MIC1 ADC"},
  758. {"AD5 Channel Volume", NULL, "AD5 Source Select"},
  759. {"AD6 Channel Volume", NULL, "AD6 Source Select"},
  760. {"AD57 Enable", NULL, "AD5 Channel Volume"},
  761. {"AD68 Enable", NULL, "AD6 Channel Volume"},
  762. {"AD_OUT57", NULL, "ab8500_0c"},
  763. {"AD_OUT57", NULL, "AD57 Enable"},
  764. {"AD_OUT68", NULL, "ab8500_0c"},
  765. {"AD_OUT68", NULL, "AD68 Enable"},
  766. /* Digital Microphone path */
  767. {"DMic 1", NULL, "V-DMIC"},
  768. {"DMic 2", NULL, "V-DMIC"},
  769. {"DMic 3", NULL, "V-DMIC"},
  770. {"DMic 4", NULL, "V-DMIC"},
  771. {"DMic 5", NULL, "V-DMIC"},
  772. {"DMic 6", NULL, "V-DMIC"},
  773. {"AD1 Source Select", NULL, "DMic 1"},
  774. {"AD2 Source Select", NULL, "DMic 2"},
  775. {"AD3 Source Select", NULL, "DMic 3"},
  776. {"AD5 Source Select", NULL, "DMic 5"},
  777. {"AD6 Source Select", NULL, "DMic 6"},
  778. {"AD4 Channel Volume", NULL, "DMic 4"},
  779. {"AD4 Enable", NULL, "AD4 Channel Volume"},
  780. {"AD_OUT4", NULL, "ab8500_0c"},
  781. {"AD_OUT4", NULL, "AD4 Enable"},
  782. /* LineIn Bypass path */
  783. {"LINL to HSL Volume", NULL, "LINL Enable"},
  784. {"LINR to HSR Volume", NULL, "LINR Enable"},
  785. {"HSL DAC Driver", NULL, "LINL to HSL Volume"},
  786. {"HSR DAC Driver", NULL, "LINR to HSR Volume"},
  787. /* ANC path (Acoustic Noise Cancellation) */
  788. {"ANC Source", "Mic 2 / DMic 5", "AD5 Channel Volume"},
  789. {"ANC Source", "Mic 1 / DMic 6", "AD6 Channel Volume"},
  790. {"ANC", "Switch", "ANC Source"},
  791. {"Speaker Left Source", "ANC", "ANC"},
  792. {"Speaker Right Source", "ANC", "ANC"},
  793. {"ANC to Earpiece", "Switch", "ANC"},
  794. {"HSL Digital Volume", NULL, "ANC to Earpiece"},
  795. /* Sidetone Filter path */
  796. {"Sidetone Left Source", "LineIn Left", "AD12 Enable"},
  797. {"Sidetone Left Source", "LineIn Right", "AD12 Enable"},
  798. {"Sidetone Left Source", "Mic 1", "AD3 Enable"},
  799. {"Sidetone Left Source", "Headset Left", "DA_IN1"},
  800. {"Sidetone Right Source", "LineIn Right", "AD12 Enable"},
  801. {"Sidetone Right Source", "Mic 1", "AD3 Enable"},
  802. {"Sidetone Right Source", "DMic 4", "AD4 Enable"},
  803. {"Sidetone Right Source", "Headset Right", "DA_IN2"},
  804. {"STFIR1 Control", NULL, "Sidetone Left Source"},
  805. {"STFIR2 Control", NULL, "Sidetone Right Source"},
  806. {"STFIR1 Volume", NULL, "STFIR1 Control"},
  807. {"STFIR2 Volume", NULL, "STFIR2 Control"},
  808. {"DA1 Enable", NULL, "STFIR1 Volume"},
  809. {"DA2 Enable", NULL, "STFIR2 Volume"},
  810. };
  811. static const struct snd_soc_dapm_route ab8500_dapm_routes_mic1a_vamicx[] = {
  812. {"MIC1A V-AMICx Enable", NULL, "V-AMIC1"},
  813. {"MIC1A V-AMICx Enable", NULL, "V-AMIC2"},
  814. };
  815. static const struct snd_soc_dapm_route ab8500_dapm_routes_mic1b_vamicx[] = {
  816. {"MIC1B V-AMICx Enable", NULL, "V-AMIC1"},
  817. {"MIC1B V-AMICx Enable", NULL, "V-AMIC2"},
  818. };
  819. static const struct snd_soc_dapm_route ab8500_dapm_routes_mic2_vamicx[] = {
  820. {"MIC2 V-AMICx Enable", NULL, "V-AMIC1"},
  821. {"MIC2 V-AMICx Enable", NULL, "V-AMIC2"},
  822. };
  823. /* ANC FIR-coefficients configuration sequence */
  824. static void anc_fir(struct snd_soc_component *component,
  825. unsigned int bnk, unsigned int par, unsigned int val)
  826. {
  827. if (par == 0 && bnk == 0)
  828. snd_soc_component_update_bits(component, AB8500_ANCCONF1,
  829. BIT(AB8500_ANCCONF1_ANCFIRUPDATE),
  830. BIT(AB8500_ANCCONF1_ANCFIRUPDATE));
  831. snd_soc_component_write(component, AB8500_ANCCONF5, val >> 8 & 0xff);
  832. snd_soc_component_write(component, AB8500_ANCCONF6, val & 0xff);
  833. if (par == AB8500_ANC_FIR_COEFFS - 1 && bnk == 1)
  834. snd_soc_component_update_bits(component, AB8500_ANCCONF1,
  835. BIT(AB8500_ANCCONF1_ANCFIRUPDATE), 0);
  836. }
  837. /* ANC IIR-coefficients configuration sequence */
  838. static void anc_iir(struct snd_soc_component *component, unsigned int bnk,
  839. unsigned int par, unsigned int val)
  840. {
  841. if (par == 0) {
  842. if (bnk == 0) {
  843. snd_soc_component_update_bits(component, AB8500_ANCCONF1,
  844. BIT(AB8500_ANCCONF1_ANCIIRINIT),
  845. BIT(AB8500_ANCCONF1_ANCIIRINIT));
  846. usleep_range(AB8500_ANC_SM_DELAY, AB8500_ANC_SM_DELAY*2);
  847. snd_soc_component_update_bits(component, AB8500_ANCCONF1,
  848. BIT(AB8500_ANCCONF1_ANCIIRINIT), 0);
  849. usleep_range(AB8500_ANC_SM_DELAY, AB8500_ANC_SM_DELAY*2);
  850. } else {
  851. snd_soc_component_update_bits(component, AB8500_ANCCONF1,
  852. BIT(AB8500_ANCCONF1_ANCIIRUPDATE),
  853. BIT(AB8500_ANCCONF1_ANCIIRUPDATE));
  854. }
  855. } else if (par > 3) {
  856. snd_soc_component_write(component, AB8500_ANCCONF7, 0);
  857. snd_soc_component_write(component, AB8500_ANCCONF8, val >> 16 & 0xff);
  858. }
  859. snd_soc_component_write(component, AB8500_ANCCONF7, val >> 8 & 0xff);
  860. snd_soc_component_write(component, AB8500_ANCCONF8, val & 0xff);
  861. if (par == AB8500_ANC_IIR_COEFFS - 1 && bnk == 1)
  862. snd_soc_component_update_bits(component, AB8500_ANCCONF1,
  863. BIT(AB8500_ANCCONF1_ANCIIRUPDATE), 0);
  864. }
  865. /* ANC IIR-/FIR-coefficients configuration sequence */
  866. static void anc_configure(struct snd_soc_component *component,
  867. bool apply_fir, bool apply_iir)
  868. {
  869. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(component->dev);
  870. unsigned int bnk, par, val;
  871. dev_dbg(component->dev, "%s: Enter.\n", __func__);
  872. if (apply_fir)
  873. snd_soc_component_update_bits(component, AB8500_ANCCONF1,
  874. BIT(AB8500_ANCCONF1_ENANC), 0);
  875. snd_soc_component_update_bits(component, AB8500_ANCCONF1,
  876. BIT(AB8500_ANCCONF1_ENANC), BIT(AB8500_ANCCONF1_ENANC));
  877. if (apply_fir)
  878. for (bnk = 0; bnk < AB8500_NR_OF_ANC_COEFF_BANKS; bnk++)
  879. for (par = 0; par < AB8500_ANC_FIR_COEFFS; par++) {
  880. val = snd_soc_component_read(component,
  881. drvdata->anc_fir_values[par]);
  882. anc_fir(component, bnk, par, val);
  883. }
  884. if (apply_iir)
  885. for (bnk = 0; bnk < AB8500_NR_OF_ANC_COEFF_BANKS; bnk++)
  886. for (par = 0; par < AB8500_ANC_IIR_COEFFS; par++) {
  887. val = snd_soc_component_read(component,
  888. drvdata->anc_iir_values[par]);
  889. anc_iir(component, bnk, par, val);
  890. }
  891. dev_dbg(component->dev, "%s: Exit.\n", __func__);
  892. }
  893. /*
  894. * Control-events
  895. */
  896. static int sid_status_control_get(struct snd_kcontrol *kcontrol,
  897. struct snd_ctl_elem_value *ucontrol)
  898. {
  899. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  900. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(component->dev);
  901. mutex_lock(&drvdata->ctrl_lock);
  902. ucontrol->value.enumerated.item[0] = drvdata->sid_status;
  903. mutex_unlock(&drvdata->ctrl_lock);
  904. return 0;
  905. }
  906. /* Write sidetone FIR-coefficients configuration sequence */
  907. static int sid_status_control_put(struct snd_kcontrol *kcontrol,
  908. struct snd_ctl_elem_value *ucontrol)
  909. {
  910. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  911. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(component->dev);
  912. unsigned int param, sidconf, val;
  913. int status = 1;
  914. dev_dbg(component->dev, "%s: Enter\n", __func__);
  915. if (ucontrol->value.enumerated.item[0] != SID_APPLY_FIR) {
  916. dev_err(component->dev,
  917. "%s: ERROR: This control supports '%s' only!\n",
  918. __func__, enum_sid_state[SID_APPLY_FIR]);
  919. return -EIO;
  920. }
  921. mutex_lock(&drvdata->ctrl_lock);
  922. sidconf = snd_soc_component_read(component, AB8500_SIDFIRCONF);
  923. if (((sidconf & BIT(AB8500_SIDFIRCONF_FIRSIDBUSY)) != 0)) {
  924. if ((sidconf & BIT(AB8500_SIDFIRCONF_ENFIRSIDS)) == 0) {
  925. dev_err(component->dev, "%s: Sidetone busy while off!\n",
  926. __func__);
  927. status = -EPERM;
  928. } else {
  929. status = -EBUSY;
  930. }
  931. goto out;
  932. }
  933. snd_soc_component_write(component, AB8500_SIDFIRADR, 0);
  934. for (param = 0; param < AB8500_SID_FIR_COEFFS; param++) {
  935. val = snd_soc_component_read(component, drvdata->sid_fir_values[param]);
  936. snd_soc_component_write(component, AB8500_SIDFIRCOEF1, val >> 8 & 0xff);
  937. snd_soc_component_write(component, AB8500_SIDFIRCOEF2, val & 0xff);
  938. }
  939. snd_soc_component_update_bits(component, AB8500_SIDFIRADR,
  940. BIT(AB8500_SIDFIRADR_FIRSIDSET),
  941. BIT(AB8500_SIDFIRADR_FIRSIDSET));
  942. snd_soc_component_update_bits(component, AB8500_SIDFIRADR,
  943. BIT(AB8500_SIDFIRADR_FIRSIDSET), 0);
  944. drvdata->sid_status = SID_FIR_CONFIGURED;
  945. out:
  946. mutex_unlock(&drvdata->ctrl_lock);
  947. dev_dbg(component->dev, "%s: Exit\n", __func__);
  948. return status;
  949. }
  950. static int anc_status_control_get(struct snd_kcontrol *kcontrol,
  951. struct snd_ctl_elem_value *ucontrol)
  952. {
  953. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  954. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(component->dev);
  955. mutex_lock(&drvdata->ctrl_lock);
  956. ucontrol->value.enumerated.item[0] = drvdata->anc_status;
  957. mutex_unlock(&drvdata->ctrl_lock);
  958. return 0;
  959. }
  960. static int anc_status_control_put(struct snd_kcontrol *kcontrol,
  961. struct snd_ctl_elem_value *ucontrol)
  962. {
  963. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  964. struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
  965. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(component->dev);
  966. struct device *dev = component->dev;
  967. bool apply_fir, apply_iir;
  968. unsigned int req;
  969. int status;
  970. dev_dbg(dev, "%s: Enter.\n", __func__);
  971. mutex_lock(&drvdata->ctrl_lock);
  972. req = ucontrol->value.enumerated.item[0];
  973. if (req >= ARRAY_SIZE(enum_anc_state)) {
  974. status = -EINVAL;
  975. goto cleanup;
  976. }
  977. if (req != ANC_APPLY_FIR_IIR && req != ANC_APPLY_FIR &&
  978. req != ANC_APPLY_IIR) {
  979. dev_err(dev, "%s: ERROR: Unsupported status to set '%s'!\n",
  980. __func__, enum_anc_state[req]);
  981. status = -EINVAL;
  982. goto cleanup;
  983. }
  984. apply_fir = req == ANC_APPLY_FIR || req == ANC_APPLY_FIR_IIR;
  985. apply_iir = req == ANC_APPLY_IIR || req == ANC_APPLY_FIR_IIR;
  986. status = snd_soc_dapm_force_enable_pin(dapm, "ANC Configure Input");
  987. if (status < 0) {
  988. dev_err(dev,
  989. "%s: ERROR: Failed to enable power (status = %d)!\n",
  990. __func__, status);
  991. goto cleanup;
  992. }
  993. snd_soc_dapm_sync(dapm);
  994. anc_configure(component, apply_fir, apply_iir);
  995. if (apply_fir) {
  996. if (drvdata->anc_status == ANC_IIR_CONFIGURED)
  997. drvdata->anc_status = ANC_FIR_IIR_CONFIGURED;
  998. else if (drvdata->anc_status != ANC_FIR_IIR_CONFIGURED)
  999. drvdata->anc_status = ANC_FIR_CONFIGURED;
  1000. }
  1001. if (apply_iir) {
  1002. if (drvdata->anc_status == ANC_FIR_CONFIGURED)
  1003. drvdata->anc_status = ANC_FIR_IIR_CONFIGURED;
  1004. else if (drvdata->anc_status != ANC_FIR_IIR_CONFIGURED)
  1005. drvdata->anc_status = ANC_IIR_CONFIGURED;
  1006. }
  1007. status = snd_soc_dapm_disable_pin(dapm, "ANC Configure Input");
  1008. snd_soc_dapm_sync(dapm);
  1009. cleanup:
  1010. mutex_unlock(&drvdata->ctrl_lock);
  1011. if (status < 0)
  1012. dev_err(dev, "%s: Unable to configure ANC! (status = %d)\n",
  1013. __func__, status);
  1014. dev_dbg(dev, "%s: Exit.\n", __func__);
  1015. return (status < 0) ? status : 1;
  1016. }
  1017. static int filter_control_info(struct snd_kcontrol *kcontrol,
  1018. struct snd_ctl_elem_info *uinfo)
  1019. {
  1020. struct filter_control *fc =
  1021. (struct filter_control *)kcontrol->private_value;
  1022. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  1023. uinfo->count = fc->count;
  1024. uinfo->value.integer.min = fc->min;
  1025. uinfo->value.integer.max = fc->max;
  1026. return 0;
  1027. }
  1028. static int filter_control_get(struct snd_kcontrol *kcontrol,
  1029. struct snd_ctl_elem_value *ucontrol)
  1030. {
  1031. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  1032. struct ab8500_codec_drvdata *drvdata = snd_soc_component_get_drvdata(component);
  1033. struct filter_control *fc =
  1034. (struct filter_control *)kcontrol->private_value;
  1035. unsigned int i;
  1036. mutex_lock(&drvdata->ctrl_lock);
  1037. for (i = 0; i < fc->count; i++)
  1038. ucontrol->value.integer.value[i] = fc->value[i];
  1039. mutex_unlock(&drvdata->ctrl_lock);
  1040. return 0;
  1041. }
  1042. static int filter_control_put(struct snd_kcontrol *kcontrol,
  1043. struct snd_ctl_elem_value *ucontrol)
  1044. {
  1045. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  1046. struct ab8500_codec_drvdata *drvdata = snd_soc_component_get_drvdata(component);
  1047. struct filter_control *fc =
  1048. (struct filter_control *)kcontrol->private_value;
  1049. unsigned int i;
  1050. mutex_lock(&drvdata->ctrl_lock);
  1051. for (i = 0; i < fc->count; i++)
  1052. fc->value[i] = ucontrol->value.integer.value[i];
  1053. mutex_unlock(&drvdata->ctrl_lock);
  1054. return 0;
  1055. }
  1056. /*
  1057. * Controls - Non-DAPM ASoC
  1058. */
  1059. static DECLARE_TLV_DB_SCALE(adx_dig_gain_tlv, -3200, 100, 1);
  1060. /* -32dB = Mute */
  1061. static DECLARE_TLV_DB_SCALE(dax_dig_gain_tlv, -6300, 100, 1);
  1062. /* -63dB = Mute */
  1063. static DECLARE_TLV_DB_SCALE(hs_ear_dig_gain_tlv, -100, 100, 1);
  1064. /* -1dB = Mute */
  1065. static const DECLARE_TLV_DB_RANGE(hs_gain_tlv,
  1066. 0, 3, TLV_DB_SCALE_ITEM(-3200, 400, 0),
  1067. 4, 15, TLV_DB_SCALE_ITEM(-1800, 200, 0)
  1068. );
  1069. static DECLARE_TLV_DB_SCALE(mic_gain_tlv, 0, 100, 0);
  1070. static DECLARE_TLV_DB_SCALE(lin_gain_tlv, -1000, 200, 0);
  1071. static DECLARE_TLV_DB_SCALE(lin2hs_gain_tlv, -3800, 200, 1);
  1072. /* -38dB = Mute */
  1073. static const char * const enum_hsfadspeed[] = {"2ms", "0.5ms", "10.6ms",
  1074. "5ms"};
  1075. static SOC_ENUM_SINGLE_DECL(soc_enum_hsfadspeed,
  1076. AB8500_DIGMICCONF, AB8500_DIGMICCONF_HSFADSPEED, enum_hsfadspeed);
  1077. static const char * const enum_envdetthre[] = {
  1078. "250mV", "300mV", "350mV", "400mV",
  1079. "450mV", "500mV", "550mV", "600mV",
  1080. "650mV", "700mV", "750mV", "800mV",
  1081. "850mV", "900mV", "950mV", "1.00V" };
  1082. static SOC_ENUM_SINGLE_DECL(soc_enum_envdeththre,
  1083. AB8500_ENVCPCONF, AB8500_ENVCPCONF_ENVDETHTHRE, enum_envdetthre);
  1084. static SOC_ENUM_SINGLE_DECL(soc_enum_envdetlthre,
  1085. AB8500_ENVCPCONF, AB8500_ENVCPCONF_ENVDETLTHRE, enum_envdetthre);
  1086. static const char * const enum_envdettime[] = {
  1087. "26.6us", "53.2us", "106us", "213us",
  1088. "426us", "851us", "1.70ms", "3.40ms",
  1089. "6.81ms", "13.6ms", "27.2ms", "54.5ms",
  1090. "109ms", "218ms", "436ms", "872ms" };
  1091. static SOC_ENUM_SINGLE_DECL(soc_enum_envdettime,
  1092. AB8500_SIGENVCONF, AB8500_SIGENVCONF_ENVDETTIME, enum_envdettime);
  1093. static const char * const enum_sinc31[] = {"Sinc 3", "Sinc 1"};
  1094. static SOC_ENUM_SINGLE_DECL(soc_enum_hsesinc, AB8500_HSLEARDIGGAIN,
  1095. AB8500_HSLEARDIGGAIN_HSSINC1, enum_sinc31);
  1096. static const char * const enum_fadespeed[] = {"1ms", "4ms", "8ms", "16ms"};
  1097. static SOC_ENUM_SINGLE_DECL(soc_enum_fadespeed, AB8500_HSRDIGGAIN,
  1098. AB8500_HSRDIGGAIN_FADESPEED, enum_fadespeed);
  1099. /* Earpiece */
  1100. static const char * const enum_lowpow[] = {"Normal", "Low Power"};
  1101. static SOC_ENUM_SINGLE_DECL(soc_enum_eardaclowpow, AB8500_ANACONF1,
  1102. AB8500_ANACONF1_EARDACLOWPOW, enum_lowpow);
  1103. static SOC_ENUM_SINGLE_DECL(soc_enum_eardrvlowpow, AB8500_ANACONF1,
  1104. AB8500_ANACONF1_EARDRVLOWPOW, enum_lowpow);
  1105. static const char * const enum_av_mode[] = {"Audio", "Voice"};
  1106. static SOC_ENUM_DOUBLE_DECL(soc_enum_ad12voice, AB8500_ADFILTCONF,
  1107. AB8500_ADFILTCONF_AD1VOICE, AB8500_ADFILTCONF_AD2VOICE, enum_av_mode);
  1108. static SOC_ENUM_DOUBLE_DECL(soc_enum_ad34voice, AB8500_ADFILTCONF,
  1109. AB8500_ADFILTCONF_AD3VOICE, AB8500_ADFILTCONF_AD4VOICE, enum_av_mode);
  1110. /* DA */
  1111. static SOC_ENUM_SINGLE_DECL(soc_enum_da12voice,
  1112. AB8500_DASLOTCONF1, AB8500_DASLOTCONF1_DA12VOICE,
  1113. enum_av_mode);
  1114. static SOC_ENUM_SINGLE_DECL(soc_enum_da34voice,
  1115. AB8500_DASLOTCONF3, AB8500_DASLOTCONF3_DA34VOICE,
  1116. enum_av_mode);
  1117. static SOC_ENUM_SINGLE_DECL(soc_enum_da56voice,
  1118. AB8500_DASLOTCONF5, AB8500_DASLOTCONF5_DA56VOICE,
  1119. enum_av_mode);
  1120. static const char * const enum_da2hslr[] = {"Sidetone", "Audio Path"};
  1121. static SOC_ENUM_DOUBLE_DECL(soc_enum_da2hslr, AB8500_DIGMULTCONF1,
  1122. AB8500_DIGMULTCONF1_DATOHSLEN,
  1123. AB8500_DIGMULTCONF1_DATOHSREN, enum_da2hslr);
  1124. static const char * const enum_sinc53[] = {"Sinc 5", "Sinc 3"};
  1125. static SOC_ENUM_DOUBLE_DECL(soc_enum_dmic12sinc, AB8500_DMICFILTCONF,
  1126. AB8500_DMICFILTCONF_DMIC1SINC3,
  1127. AB8500_DMICFILTCONF_DMIC2SINC3, enum_sinc53);
  1128. static SOC_ENUM_DOUBLE_DECL(soc_enum_dmic34sinc, AB8500_DMICFILTCONF,
  1129. AB8500_DMICFILTCONF_DMIC3SINC3,
  1130. AB8500_DMICFILTCONF_DMIC4SINC3, enum_sinc53);
  1131. static SOC_ENUM_DOUBLE_DECL(soc_enum_dmic56sinc, AB8500_DMICFILTCONF,
  1132. AB8500_DMICFILTCONF_DMIC5SINC3,
  1133. AB8500_DMICFILTCONF_DMIC6SINC3, enum_sinc53);
  1134. /* Digital interface - DA from slot mapping */
  1135. static const char * const enum_da_from_slot_map[] = {"SLOT0",
  1136. "SLOT1",
  1137. "SLOT2",
  1138. "SLOT3",
  1139. "SLOT4",
  1140. "SLOT5",
  1141. "SLOT6",
  1142. "SLOT7",
  1143. "SLOT8",
  1144. "SLOT9",
  1145. "SLOT10",
  1146. "SLOT11",
  1147. "SLOT12",
  1148. "SLOT13",
  1149. "SLOT14",
  1150. "SLOT15",
  1151. "SLOT16",
  1152. "SLOT17",
  1153. "SLOT18",
  1154. "SLOT19",
  1155. "SLOT20",
  1156. "SLOT21",
  1157. "SLOT22",
  1158. "SLOT23",
  1159. "SLOT24",
  1160. "SLOT25",
  1161. "SLOT26",
  1162. "SLOT27",
  1163. "SLOT28",
  1164. "SLOT29",
  1165. "SLOT30",
  1166. "SLOT31"};
  1167. static SOC_ENUM_SINGLE_DECL(soc_enum_da1slotmap,
  1168. AB8500_DASLOTCONF1, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1169. enum_da_from_slot_map);
  1170. static SOC_ENUM_SINGLE_DECL(soc_enum_da2slotmap,
  1171. AB8500_DASLOTCONF2, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1172. enum_da_from_slot_map);
  1173. static SOC_ENUM_SINGLE_DECL(soc_enum_da3slotmap,
  1174. AB8500_DASLOTCONF3, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1175. enum_da_from_slot_map);
  1176. static SOC_ENUM_SINGLE_DECL(soc_enum_da4slotmap,
  1177. AB8500_DASLOTCONF4, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1178. enum_da_from_slot_map);
  1179. static SOC_ENUM_SINGLE_DECL(soc_enum_da5slotmap,
  1180. AB8500_DASLOTCONF5, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1181. enum_da_from_slot_map);
  1182. static SOC_ENUM_SINGLE_DECL(soc_enum_da6slotmap,
  1183. AB8500_DASLOTCONF6, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1184. enum_da_from_slot_map);
  1185. static SOC_ENUM_SINGLE_DECL(soc_enum_da7slotmap,
  1186. AB8500_DASLOTCONF7, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1187. enum_da_from_slot_map);
  1188. static SOC_ENUM_SINGLE_DECL(soc_enum_da8slotmap,
  1189. AB8500_DASLOTCONF8, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1190. enum_da_from_slot_map);
  1191. /* Digital interface - AD to slot mapping */
  1192. static const char * const enum_ad_to_slot_map[] = {"AD_OUT1",
  1193. "AD_OUT2",
  1194. "AD_OUT3",
  1195. "AD_OUT4",
  1196. "AD_OUT5",
  1197. "AD_OUT6",
  1198. "AD_OUT7",
  1199. "AD_OUT8",
  1200. "zeroes",
  1201. "zeroes",
  1202. "zeroes",
  1203. "zeroes",
  1204. "tristate",
  1205. "tristate",
  1206. "tristate",
  1207. "tristate"};
  1208. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot0map,
  1209. AB8500_ADSLOTSEL1, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1210. enum_ad_to_slot_map);
  1211. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot1map,
  1212. AB8500_ADSLOTSEL1, AB8500_ADSLOTSELX_ODD_SHIFT,
  1213. enum_ad_to_slot_map);
  1214. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot2map,
  1215. AB8500_ADSLOTSEL2, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1216. enum_ad_to_slot_map);
  1217. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot3map,
  1218. AB8500_ADSLOTSEL2, AB8500_ADSLOTSELX_ODD_SHIFT,
  1219. enum_ad_to_slot_map);
  1220. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot4map,
  1221. AB8500_ADSLOTSEL3, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1222. enum_ad_to_slot_map);
  1223. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot5map,
  1224. AB8500_ADSLOTSEL3, AB8500_ADSLOTSELX_ODD_SHIFT,
  1225. enum_ad_to_slot_map);
  1226. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot6map,
  1227. AB8500_ADSLOTSEL4, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1228. enum_ad_to_slot_map);
  1229. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot7map,
  1230. AB8500_ADSLOTSEL4, AB8500_ADSLOTSELX_ODD_SHIFT,
  1231. enum_ad_to_slot_map);
  1232. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot8map,
  1233. AB8500_ADSLOTSEL5, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1234. enum_ad_to_slot_map);
  1235. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot9map,
  1236. AB8500_ADSLOTSEL5, AB8500_ADSLOTSELX_ODD_SHIFT,
  1237. enum_ad_to_slot_map);
  1238. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot10map,
  1239. AB8500_ADSLOTSEL6, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1240. enum_ad_to_slot_map);
  1241. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot11map,
  1242. AB8500_ADSLOTSEL6, AB8500_ADSLOTSELX_ODD_SHIFT,
  1243. enum_ad_to_slot_map);
  1244. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot12map,
  1245. AB8500_ADSLOTSEL7, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1246. enum_ad_to_slot_map);
  1247. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot13map,
  1248. AB8500_ADSLOTSEL7, AB8500_ADSLOTSELX_ODD_SHIFT,
  1249. enum_ad_to_slot_map);
  1250. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot14map,
  1251. AB8500_ADSLOTSEL8, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1252. enum_ad_to_slot_map);
  1253. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot15map,
  1254. AB8500_ADSLOTSEL8, AB8500_ADSLOTSELX_ODD_SHIFT,
  1255. enum_ad_to_slot_map);
  1256. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot16map,
  1257. AB8500_ADSLOTSEL9, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1258. enum_ad_to_slot_map);
  1259. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot17map,
  1260. AB8500_ADSLOTSEL9, AB8500_ADSLOTSELX_ODD_SHIFT,
  1261. enum_ad_to_slot_map);
  1262. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot18map,
  1263. AB8500_ADSLOTSEL10, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1264. enum_ad_to_slot_map);
  1265. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot19map,
  1266. AB8500_ADSLOTSEL10, AB8500_ADSLOTSELX_ODD_SHIFT,
  1267. enum_ad_to_slot_map);
  1268. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot20map,
  1269. AB8500_ADSLOTSEL11, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1270. enum_ad_to_slot_map);
  1271. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot21map,
  1272. AB8500_ADSLOTSEL11, AB8500_ADSLOTSELX_ODD_SHIFT,
  1273. enum_ad_to_slot_map);
  1274. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot22map,
  1275. AB8500_ADSLOTSEL12, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1276. enum_ad_to_slot_map);
  1277. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot23map,
  1278. AB8500_ADSLOTSEL12, AB8500_ADSLOTSELX_ODD_SHIFT,
  1279. enum_ad_to_slot_map);
  1280. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot24map,
  1281. AB8500_ADSLOTSEL13, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1282. enum_ad_to_slot_map);
  1283. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot25map,
  1284. AB8500_ADSLOTSEL13, AB8500_ADSLOTSELX_ODD_SHIFT,
  1285. enum_ad_to_slot_map);
  1286. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot26map,
  1287. AB8500_ADSLOTSEL14, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1288. enum_ad_to_slot_map);
  1289. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot27map,
  1290. AB8500_ADSLOTSEL14, AB8500_ADSLOTSELX_ODD_SHIFT,
  1291. enum_ad_to_slot_map);
  1292. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot28map,
  1293. AB8500_ADSLOTSEL15, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1294. enum_ad_to_slot_map);
  1295. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot29map,
  1296. AB8500_ADSLOTSEL15, AB8500_ADSLOTSELX_ODD_SHIFT,
  1297. enum_ad_to_slot_map);
  1298. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot30map,
  1299. AB8500_ADSLOTSEL16, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1300. enum_ad_to_slot_map);
  1301. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot31map,
  1302. AB8500_ADSLOTSEL16, AB8500_ADSLOTSELX_ODD_SHIFT,
  1303. enum_ad_to_slot_map);
  1304. /* Digital interface - Burst mode */
  1305. static const char * const enum_mask[] = {"Unmasked", "Masked"};
  1306. static SOC_ENUM_SINGLE_DECL(soc_enum_bfifomask,
  1307. AB8500_FIFOCONF1, AB8500_FIFOCONF1_BFIFOMASK,
  1308. enum_mask);
  1309. static const char * const enum_bitclk0[] = {"19_2_MHz", "38_4_MHz"};
  1310. static SOC_ENUM_SINGLE_DECL(soc_enum_bfifo19m2,
  1311. AB8500_FIFOCONF1, AB8500_FIFOCONF1_BFIFO19M2,
  1312. enum_bitclk0);
  1313. static const char * const enum_slavemaster[] = {"Slave", "Master"};
  1314. static SOC_ENUM_SINGLE_DECL(soc_enum_bfifomast,
  1315. AB8500_FIFOCONF3, AB8500_FIFOCONF3_BFIFOMAST_SHIFT,
  1316. enum_slavemaster);
  1317. /* Sidetone */
  1318. static SOC_ENUM_SINGLE_EXT_DECL(soc_enum_sidstate, enum_sid_state);
  1319. /* ANC */
  1320. static SOC_ENUM_SINGLE_EXT_DECL(soc_enum_ancstate, enum_anc_state);
  1321. static struct snd_kcontrol_new ab8500_ctrls[] = {
  1322. /* Charge pump */
  1323. SOC_ENUM("Charge Pump High Threshold For Low Voltage",
  1324. soc_enum_envdeththre),
  1325. SOC_ENUM("Charge Pump Low Threshold For Low Voltage",
  1326. soc_enum_envdetlthre),
  1327. SOC_SINGLE("Charge Pump Envelope Detection Switch",
  1328. AB8500_SIGENVCONF, AB8500_SIGENVCONF_ENVDETCPEN,
  1329. 1, 0),
  1330. SOC_ENUM("Charge Pump Envelope Detection Decay Time",
  1331. soc_enum_envdettime),
  1332. /* Headset */
  1333. SOC_ENUM("Headset Mode", soc_enum_da12voice),
  1334. SOC_SINGLE("Headset High Pass Switch",
  1335. AB8500_ANACONF1, AB8500_ANACONF1_HSHPEN,
  1336. 1, 0),
  1337. SOC_SINGLE("Headset Low Power Switch",
  1338. AB8500_ANACONF1, AB8500_ANACONF1_HSLOWPOW,
  1339. 1, 0),
  1340. SOC_SINGLE("Headset DAC Low Power Switch",
  1341. AB8500_ANACONF1, AB8500_ANACONF1_DACLOWPOW1,
  1342. 1, 0),
  1343. SOC_SINGLE("Headset DAC Drv Low Power Switch",
  1344. AB8500_ANACONF1, AB8500_ANACONF1_DACLOWPOW0,
  1345. 1, 0),
  1346. SOC_ENUM("Headset Fade Speed", soc_enum_hsfadspeed),
  1347. SOC_ENUM("Headset Source", soc_enum_da2hslr),
  1348. SOC_ENUM("Headset Filter", soc_enum_hsesinc),
  1349. SOC_DOUBLE_R_TLV("Headset Master Volume",
  1350. AB8500_DADIGGAIN1, AB8500_DADIGGAIN2,
  1351. 0, AB8500_DADIGGAINX_DAXGAIN_MAX, 1, dax_dig_gain_tlv),
  1352. SOC_DOUBLE_R_TLV("Headset Digital Volume",
  1353. AB8500_HSLEARDIGGAIN, AB8500_HSRDIGGAIN,
  1354. 0, AB8500_HSLEARDIGGAIN_HSLDGAIN_MAX, 1, hs_ear_dig_gain_tlv),
  1355. SOC_DOUBLE_TLV("Headset Volume",
  1356. AB8500_ANAGAIN3,
  1357. AB8500_ANAGAIN3_HSLGAIN, AB8500_ANAGAIN3_HSRGAIN,
  1358. AB8500_ANAGAIN3_HSXGAIN_MAX, 1, hs_gain_tlv),
  1359. /* Earpiece */
  1360. SOC_ENUM("Earpiece DAC Mode",
  1361. soc_enum_eardaclowpow),
  1362. SOC_ENUM("Earpiece DAC Drv Mode",
  1363. soc_enum_eardrvlowpow),
  1364. /* HandsFree */
  1365. SOC_ENUM("HF Mode", soc_enum_da34voice),
  1366. SOC_SINGLE("HF and Headset Swap Switch",
  1367. AB8500_DASLOTCONF1, AB8500_DASLOTCONF1_SWAPDA12_34,
  1368. 1, 0),
  1369. SOC_DOUBLE("HF Low EMI Mode Switch",
  1370. AB8500_CLASSDCONF1,
  1371. AB8500_CLASSDCONF1_HFLSWAPEN, AB8500_CLASSDCONF1_HFRSWAPEN,
  1372. 1, 0),
  1373. SOC_DOUBLE("HF FIR Bypass Switch",
  1374. AB8500_CLASSDCONF2,
  1375. AB8500_CLASSDCONF2_FIRBYP0, AB8500_CLASSDCONF2_FIRBYP1,
  1376. 1, 0),
  1377. SOC_DOUBLE("HF High Volume Switch",
  1378. AB8500_CLASSDCONF2,
  1379. AB8500_CLASSDCONF2_HIGHVOLEN0, AB8500_CLASSDCONF2_HIGHVOLEN1,
  1380. 1, 0),
  1381. SOC_SINGLE("HF L and R Bridge Switch",
  1382. AB8500_CLASSDCONF1, AB8500_CLASSDCONF1_PARLHF,
  1383. 1, 0),
  1384. SOC_DOUBLE_R_TLV("HF Master Volume",
  1385. AB8500_DADIGGAIN3, AB8500_DADIGGAIN4,
  1386. 0, AB8500_DADIGGAINX_DAXGAIN_MAX, 1, dax_dig_gain_tlv),
  1387. /* Vibra */
  1388. SOC_DOUBLE("Vibra High Volume Switch",
  1389. AB8500_CLASSDCONF2,
  1390. AB8500_CLASSDCONF2_HIGHVOLEN2, AB8500_CLASSDCONF2_HIGHVOLEN3,
  1391. 1, 0),
  1392. SOC_DOUBLE("Vibra Low EMI Mode Switch",
  1393. AB8500_CLASSDCONF1,
  1394. AB8500_CLASSDCONF1_VIB1SWAPEN, AB8500_CLASSDCONF1_VIB2SWAPEN,
  1395. 1, 0),
  1396. SOC_DOUBLE("Vibra FIR Bypass Switch",
  1397. AB8500_CLASSDCONF2,
  1398. AB8500_CLASSDCONF2_FIRBYP2, AB8500_CLASSDCONF2_FIRBYP3,
  1399. 1, 0),
  1400. SOC_ENUM("Vibra Mode", soc_enum_da56voice),
  1401. SOC_DOUBLE_R("Vibra PWM Duty Cycle N",
  1402. AB8500_PWMGENCONF3, AB8500_PWMGENCONF5,
  1403. AB8500_PWMGENCONFX_PWMVIBXDUTCYC,
  1404. AB8500_PWMGENCONFX_PWMVIBXDUTCYC_MAX, 0),
  1405. SOC_DOUBLE_R("Vibra PWM Duty Cycle P",
  1406. AB8500_PWMGENCONF2, AB8500_PWMGENCONF4,
  1407. AB8500_PWMGENCONFX_PWMVIBXDUTCYC,
  1408. AB8500_PWMGENCONFX_PWMVIBXDUTCYC_MAX, 0),
  1409. SOC_SINGLE("Vibra 1 and 2 Bridge Switch",
  1410. AB8500_CLASSDCONF1, AB8500_CLASSDCONF1_PARLVIB,
  1411. 1, 0),
  1412. SOC_DOUBLE_R_TLV("Vibra Master Volume",
  1413. AB8500_DADIGGAIN5, AB8500_DADIGGAIN6,
  1414. 0, AB8500_DADIGGAINX_DAXGAIN_MAX, 1, dax_dig_gain_tlv),
  1415. /* HandsFree, Vibra */
  1416. SOC_SINGLE("ClassD High Pass Volume",
  1417. AB8500_CLASSDCONF3, AB8500_CLASSDCONF3_DITHHPGAIN,
  1418. AB8500_CLASSDCONF3_DITHHPGAIN_MAX, 0),
  1419. SOC_SINGLE("ClassD White Volume",
  1420. AB8500_CLASSDCONF3, AB8500_CLASSDCONF3_DITHWGAIN,
  1421. AB8500_CLASSDCONF3_DITHWGAIN_MAX, 0),
  1422. /* Mic 1, Mic 2, LineIn */
  1423. SOC_DOUBLE_R_TLV("Mic Master Volume",
  1424. AB8500_ADDIGGAIN3, AB8500_ADDIGGAIN4,
  1425. 0, AB8500_ADDIGGAINX_ADXGAIN_MAX, 1, adx_dig_gain_tlv),
  1426. /* Mic 1 */
  1427. SOC_SINGLE_TLV("Mic 1",
  1428. AB8500_ANAGAIN1,
  1429. AB8500_ANAGAINX_MICXGAIN,
  1430. AB8500_ANAGAINX_MICXGAIN_MAX, 0, mic_gain_tlv),
  1431. SOC_SINGLE("Mic 1 Low Power Switch",
  1432. AB8500_ANAGAIN1, AB8500_ANAGAINX_LOWPOWMICX,
  1433. 1, 0),
  1434. /* Mic 2 */
  1435. SOC_DOUBLE("Mic High Pass Switch",
  1436. AB8500_ADFILTCONF,
  1437. AB8500_ADFILTCONF_AD3NH, AB8500_ADFILTCONF_AD4NH,
  1438. 1, 1),
  1439. SOC_ENUM("Mic Mode", soc_enum_ad34voice),
  1440. SOC_ENUM("Mic Filter", soc_enum_dmic34sinc),
  1441. SOC_SINGLE_TLV("Mic 2",
  1442. AB8500_ANAGAIN2,
  1443. AB8500_ANAGAINX_MICXGAIN,
  1444. AB8500_ANAGAINX_MICXGAIN_MAX, 0, mic_gain_tlv),
  1445. SOC_SINGLE("Mic 2 Low Power Switch",
  1446. AB8500_ANAGAIN2, AB8500_ANAGAINX_LOWPOWMICX,
  1447. 1, 0),
  1448. /* LineIn */
  1449. SOC_DOUBLE("LineIn High Pass Switch",
  1450. AB8500_ADFILTCONF,
  1451. AB8500_ADFILTCONF_AD1NH, AB8500_ADFILTCONF_AD2NH,
  1452. 1, 1),
  1453. SOC_ENUM("LineIn Filter", soc_enum_dmic12sinc),
  1454. SOC_ENUM("LineIn Mode", soc_enum_ad12voice),
  1455. SOC_DOUBLE_R_TLV("LineIn Master Volume",
  1456. AB8500_ADDIGGAIN1, AB8500_ADDIGGAIN2,
  1457. 0, AB8500_ADDIGGAINX_ADXGAIN_MAX, 1, adx_dig_gain_tlv),
  1458. SOC_DOUBLE_TLV("LineIn",
  1459. AB8500_ANAGAIN4,
  1460. AB8500_ANAGAIN4_LINLGAIN, AB8500_ANAGAIN4_LINRGAIN,
  1461. AB8500_ANAGAIN4_LINXGAIN_MAX, 0, lin_gain_tlv),
  1462. SOC_DOUBLE_R_TLV("LineIn to Headset Volume",
  1463. AB8500_DIGLINHSLGAIN, AB8500_DIGLINHSRGAIN,
  1464. AB8500_DIGLINHSXGAIN_LINTOHSXGAIN,
  1465. AB8500_DIGLINHSXGAIN_LINTOHSXGAIN_MAX,
  1466. 1, lin2hs_gain_tlv),
  1467. /* DMic */
  1468. SOC_ENUM("DMic Filter", soc_enum_dmic56sinc),
  1469. SOC_DOUBLE_R_TLV("DMic Master Volume",
  1470. AB8500_ADDIGGAIN5, AB8500_ADDIGGAIN6,
  1471. 0, AB8500_ADDIGGAINX_ADXGAIN_MAX, 1, adx_dig_gain_tlv),
  1472. /* Digital gains */
  1473. SOC_ENUM("Digital Gain Fade Speed", soc_enum_fadespeed),
  1474. /* Analog loopback */
  1475. SOC_DOUBLE_R_TLV("Analog Loopback Volume",
  1476. AB8500_ADDIGLOOPGAIN1, AB8500_ADDIGLOOPGAIN2,
  1477. 0, AB8500_ADDIGLOOPGAINX_ADXLBGAIN_MAX, 1, dax_dig_gain_tlv),
  1478. /* Digital interface - DA from slot mapping */
  1479. SOC_ENUM("Digital Interface DA 1 From Slot Map", soc_enum_da1slotmap),
  1480. SOC_ENUM("Digital Interface DA 2 From Slot Map", soc_enum_da2slotmap),
  1481. SOC_ENUM("Digital Interface DA 3 From Slot Map", soc_enum_da3slotmap),
  1482. SOC_ENUM("Digital Interface DA 4 From Slot Map", soc_enum_da4slotmap),
  1483. SOC_ENUM("Digital Interface DA 5 From Slot Map", soc_enum_da5slotmap),
  1484. SOC_ENUM("Digital Interface DA 6 From Slot Map", soc_enum_da6slotmap),
  1485. SOC_ENUM("Digital Interface DA 7 From Slot Map", soc_enum_da7slotmap),
  1486. SOC_ENUM("Digital Interface DA 8 From Slot Map", soc_enum_da8slotmap),
  1487. /* Digital interface - AD to slot mapping */
  1488. SOC_ENUM("Digital Interface AD To Slot 0 Map", soc_enum_adslot0map),
  1489. SOC_ENUM("Digital Interface AD To Slot 1 Map", soc_enum_adslot1map),
  1490. SOC_ENUM("Digital Interface AD To Slot 2 Map", soc_enum_adslot2map),
  1491. SOC_ENUM("Digital Interface AD To Slot 3 Map", soc_enum_adslot3map),
  1492. SOC_ENUM("Digital Interface AD To Slot 4 Map", soc_enum_adslot4map),
  1493. SOC_ENUM("Digital Interface AD To Slot 5 Map", soc_enum_adslot5map),
  1494. SOC_ENUM("Digital Interface AD To Slot 6 Map", soc_enum_adslot6map),
  1495. SOC_ENUM("Digital Interface AD To Slot 7 Map", soc_enum_adslot7map),
  1496. SOC_ENUM("Digital Interface AD To Slot 8 Map", soc_enum_adslot8map),
  1497. SOC_ENUM("Digital Interface AD To Slot 9 Map", soc_enum_adslot9map),
  1498. SOC_ENUM("Digital Interface AD To Slot 10 Map", soc_enum_adslot10map),
  1499. SOC_ENUM("Digital Interface AD To Slot 11 Map", soc_enum_adslot11map),
  1500. SOC_ENUM("Digital Interface AD To Slot 12 Map", soc_enum_adslot12map),
  1501. SOC_ENUM("Digital Interface AD To Slot 13 Map", soc_enum_adslot13map),
  1502. SOC_ENUM("Digital Interface AD To Slot 14 Map", soc_enum_adslot14map),
  1503. SOC_ENUM("Digital Interface AD To Slot 15 Map", soc_enum_adslot15map),
  1504. SOC_ENUM("Digital Interface AD To Slot 16 Map", soc_enum_adslot16map),
  1505. SOC_ENUM("Digital Interface AD To Slot 17 Map", soc_enum_adslot17map),
  1506. SOC_ENUM("Digital Interface AD To Slot 18 Map", soc_enum_adslot18map),
  1507. SOC_ENUM("Digital Interface AD To Slot 19 Map", soc_enum_adslot19map),
  1508. SOC_ENUM("Digital Interface AD To Slot 20 Map", soc_enum_adslot20map),
  1509. SOC_ENUM("Digital Interface AD To Slot 21 Map", soc_enum_adslot21map),
  1510. SOC_ENUM("Digital Interface AD To Slot 22 Map", soc_enum_adslot22map),
  1511. SOC_ENUM("Digital Interface AD To Slot 23 Map", soc_enum_adslot23map),
  1512. SOC_ENUM("Digital Interface AD To Slot 24 Map", soc_enum_adslot24map),
  1513. SOC_ENUM("Digital Interface AD To Slot 25 Map", soc_enum_adslot25map),
  1514. SOC_ENUM("Digital Interface AD To Slot 26 Map", soc_enum_adslot26map),
  1515. SOC_ENUM("Digital Interface AD To Slot 27 Map", soc_enum_adslot27map),
  1516. SOC_ENUM("Digital Interface AD To Slot 28 Map", soc_enum_adslot28map),
  1517. SOC_ENUM("Digital Interface AD To Slot 29 Map", soc_enum_adslot29map),
  1518. SOC_ENUM("Digital Interface AD To Slot 30 Map", soc_enum_adslot30map),
  1519. SOC_ENUM("Digital Interface AD To Slot 31 Map", soc_enum_adslot31map),
  1520. /* Digital interface - Loopback */
  1521. SOC_SINGLE("Digital Interface AD 1 Loopback Switch",
  1522. AB8500_DASLOTCONF1, AB8500_DASLOTCONF1_DAI7TOADO1,
  1523. 1, 0),
  1524. SOC_SINGLE("Digital Interface AD 2 Loopback Switch",
  1525. AB8500_DASLOTCONF2, AB8500_DASLOTCONF2_DAI8TOADO2,
  1526. 1, 0),
  1527. SOC_SINGLE("Digital Interface AD 3 Loopback Switch",
  1528. AB8500_DASLOTCONF3, AB8500_DASLOTCONF3_DAI7TOADO3,
  1529. 1, 0),
  1530. SOC_SINGLE("Digital Interface AD 4 Loopback Switch",
  1531. AB8500_DASLOTCONF4, AB8500_DASLOTCONF4_DAI8TOADO4,
  1532. 1, 0),
  1533. SOC_SINGLE("Digital Interface AD 5 Loopback Switch",
  1534. AB8500_DASLOTCONF5, AB8500_DASLOTCONF5_DAI7TOADO5,
  1535. 1, 0),
  1536. SOC_SINGLE("Digital Interface AD 6 Loopback Switch",
  1537. AB8500_DASLOTCONF6, AB8500_DASLOTCONF6_DAI8TOADO6,
  1538. 1, 0),
  1539. SOC_SINGLE("Digital Interface AD 7 Loopback Switch",
  1540. AB8500_DASLOTCONF7, AB8500_DASLOTCONF7_DAI8TOADO7,
  1541. 1, 0),
  1542. SOC_SINGLE("Digital Interface AD 8 Loopback Switch",
  1543. AB8500_DASLOTCONF8, AB8500_DASLOTCONF8_DAI7TOADO8,
  1544. 1, 0),
  1545. /* Digital interface - Burst FIFO */
  1546. SOC_SINGLE("Digital Interface 0 FIFO Enable Switch",
  1547. AB8500_DIGIFCONF3, AB8500_DIGIFCONF3_IF0BFIFOEN,
  1548. 1, 0),
  1549. SOC_ENUM("Burst FIFO Mask", soc_enum_bfifomask),
  1550. SOC_ENUM("Burst FIFO Bit-clock Frequency", soc_enum_bfifo19m2),
  1551. SOC_SINGLE("Burst FIFO Threshold",
  1552. AB8500_FIFOCONF1, AB8500_FIFOCONF1_BFIFOINT_SHIFT,
  1553. AB8500_FIFOCONF1_BFIFOINT_MAX, 0),
  1554. SOC_SINGLE("Burst FIFO Length",
  1555. AB8500_FIFOCONF2, AB8500_FIFOCONF2_BFIFOTX_SHIFT,
  1556. AB8500_FIFOCONF2_BFIFOTX_MAX, 0),
  1557. SOC_SINGLE("Burst FIFO EOS Extra Slots",
  1558. AB8500_FIFOCONF3, AB8500_FIFOCONF3_BFIFOEXSL_SHIFT,
  1559. AB8500_FIFOCONF3_BFIFOEXSL_MAX, 0),
  1560. SOC_SINGLE("Burst FIFO FS Extra Bit-clocks",
  1561. AB8500_FIFOCONF3, AB8500_FIFOCONF3_PREBITCLK0_SHIFT,
  1562. AB8500_FIFOCONF3_PREBITCLK0_MAX, 0),
  1563. SOC_ENUM("Burst FIFO Interface Mode", soc_enum_bfifomast),
  1564. SOC_SINGLE("Burst FIFO Interface Switch",
  1565. AB8500_FIFOCONF3, AB8500_FIFOCONF3_BFIFORUN_SHIFT,
  1566. 1, 0),
  1567. SOC_SINGLE("Burst FIFO Switch Frame Number",
  1568. AB8500_FIFOCONF4, AB8500_FIFOCONF4_BFIFOFRAMSW_SHIFT,
  1569. AB8500_FIFOCONF4_BFIFOFRAMSW_MAX, 0),
  1570. SOC_SINGLE("Burst FIFO Wake Up Delay",
  1571. AB8500_FIFOCONF5, AB8500_FIFOCONF5_BFIFOWAKEUP_SHIFT,
  1572. AB8500_FIFOCONF5_BFIFOWAKEUP_MAX, 0),
  1573. SOC_SINGLE("Burst FIFO Samples In FIFO",
  1574. AB8500_FIFOCONF6, AB8500_FIFOCONF6_BFIFOSAMPLE_SHIFT,
  1575. AB8500_FIFOCONF6_BFIFOSAMPLE_MAX, 0),
  1576. /* ANC */
  1577. SOC_ENUM_EXT("ANC Status", soc_enum_ancstate,
  1578. anc_status_control_get, anc_status_control_put),
  1579. SOC_SINGLE_XR_SX("ANC Warp Delay Shift",
  1580. AB8500_ANCCONF2, 1, AB8500_ANCCONF2_SHIFT,
  1581. AB8500_ANCCONF2_MIN, AB8500_ANCCONF2_MAX, 0),
  1582. SOC_SINGLE_XR_SX("ANC FIR Output Shift",
  1583. AB8500_ANCCONF3, 1, AB8500_ANCCONF3_SHIFT,
  1584. AB8500_ANCCONF3_MIN, AB8500_ANCCONF3_MAX, 0),
  1585. SOC_SINGLE_XR_SX("ANC IIR Output Shift",
  1586. AB8500_ANCCONF4, 1, AB8500_ANCCONF4_SHIFT,
  1587. AB8500_ANCCONF4_MIN, AB8500_ANCCONF4_MAX, 0),
  1588. SOC_SINGLE_XR_SX("ANC Warp Delay",
  1589. AB8500_ANCCONF9, 2, AB8500_ANC_WARP_DELAY_SHIFT,
  1590. AB8500_ANC_WARP_DELAY_MIN, AB8500_ANC_WARP_DELAY_MAX, 0),
  1591. /* Sidetone */
  1592. SOC_ENUM_EXT("Sidetone Status", soc_enum_sidstate,
  1593. sid_status_control_get, sid_status_control_put),
  1594. SOC_SINGLE_STROBE("Sidetone Reset",
  1595. AB8500_SIDFIRADR, AB8500_SIDFIRADR_FIRSIDSET, 0),
  1596. };
  1597. static struct snd_kcontrol_new ab8500_filter_controls[] = {
  1598. AB8500_FILTER_CONTROL("ANC FIR Coefficients", AB8500_ANC_FIR_COEFFS,
  1599. AB8500_ANC_FIR_COEFF_MIN, AB8500_ANC_FIR_COEFF_MAX),
  1600. AB8500_FILTER_CONTROL("ANC IIR Coefficients", AB8500_ANC_IIR_COEFFS,
  1601. AB8500_ANC_IIR_COEFF_MIN, AB8500_ANC_IIR_COEFF_MAX),
  1602. AB8500_FILTER_CONTROL("Sidetone FIR Coefficients",
  1603. AB8500_SID_FIR_COEFFS, AB8500_SID_FIR_COEFF_MIN,
  1604. AB8500_SID_FIR_COEFF_MAX)
  1605. };
  1606. enum ab8500_filter {
  1607. AB8500_FILTER_ANC_FIR = 0,
  1608. AB8500_FILTER_ANC_IIR = 1,
  1609. AB8500_FILTER_SID_FIR = 2,
  1610. };
  1611. /*
  1612. * Extended interface for codec-driver
  1613. */
  1614. static int ab8500_audio_init_audioblock(struct snd_soc_component *component)
  1615. {
  1616. int status;
  1617. dev_dbg(component->dev, "%s: Enter.\n", __func__);
  1618. /* Reset audio-registers and disable 32kHz-clock output 2 */
  1619. status = ab8500_sysctrl_write(AB8500_STW4500CTRL3,
  1620. AB8500_STW4500CTRL3_CLK32KOUT2DIS |
  1621. AB8500_STW4500CTRL3_RESETAUDN,
  1622. AB8500_STW4500CTRL3_RESETAUDN);
  1623. if (status < 0)
  1624. return status;
  1625. return 0;
  1626. }
  1627. static int ab8500_audio_setup_mics(struct snd_soc_component *component,
  1628. struct amic_settings *amics)
  1629. {
  1630. struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
  1631. u8 value8;
  1632. unsigned int value;
  1633. int status;
  1634. const struct snd_soc_dapm_route *route;
  1635. dev_dbg(component->dev, "%s: Enter.\n", __func__);
  1636. /* Set DMic-clocks to outputs */
  1637. status = abx500_get_register_interruptible(component->dev, AB8500_MISC,
  1638. AB8500_GPIO_DIR4_REG,
  1639. &value8);
  1640. if (status < 0)
  1641. return status;
  1642. value = value8 | GPIO27_DIR_OUTPUT | GPIO29_DIR_OUTPUT |
  1643. GPIO31_DIR_OUTPUT;
  1644. status = abx500_set_register_interruptible(component->dev,
  1645. AB8500_MISC,
  1646. AB8500_GPIO_DIR4_REG,
  1647. value);
  1648. if (status < 0)
  1649. return status;
  1650. /* Attach regulators to AMic DAPM-paths */
  1651. dev_dbg(component->dev, "%s: Mic 1a regulator: %s\n", __func__,
  1652. amic_micbias_str(amics->mic1a_micbias));
  1653. route = &ab8500_dapm_routes_mic1a_vamicx[amics->mic1a_micbias];
  1654. status = snd_soc_dapm_add_routes(dapm, route, 1);
  1655. dev_dbg(component->dev, "%s: Mic 1b regulator: %s\n", __func__,
  1656. amic_micbias_str(amics->mic1b_micbias));
  1657. route = &ab8500_dapm_routes_mic1b_vamicx[amics->mic1b_micbias];
  1658. status |= snd_soc_dapm_add_routes(dapm, route, 1);
  1659. dev_dbg(component->dev, "%s: Mic 2 regulator: %s\n", __func__,
  1660. amic_micbias_str(amics->mic2_micbias));
  1661. route = &ab8500_dapm_routes_mic2_vamicx[amics->mic2_micbias];
  1662. status |= snd_soc_dapm_add_routes(dapm, route, 1);
  1663. if (status < 0) {
  1664. dev_err(component->dev,
  1665. "%s: Failed to add AMic-regulator DAPM-routes (%d).\n",
  1666. __func__, status);
  1667. return status;
  1668. }
  1669. /* Set AMic-configuration */
  1670. dev_dbg(component->dev, "%s: Mic 1 mic-type: %s\n", __func__,
  1671. amic_type_str(amics->mic1_type));
  1672. snd_soc_component_update_bits(component, AB8500_ANAGAIN1, AB8500_ANAGAINX_ENSEMICX,
  1673. amics->mic1_type == AMIC_TYPE_DIFFERENTIAL ?
  1674. 0 : AB8500_ANAGAINX_ENSEMICX);
  1675. dev_dbg(component->dev, "%s: Mic 2 mic-type: %s\n", __func__,
  1676. amic_type_str(amics->mic2_type));
  1677. snd_soc_component_update_bits(component, AB8500_ANAGAIN2, AB8500_ANAGAINX_ENSEMICX,
  1678. amics->mic2_type == AMIC_TYPE_DIFFERENTIAL ?
  1679. 0 : AB8500_ANAGAINX_ENSEMICX);
  1680. return 0;
  1681. }
  1682. static int ab8500_audio_set_ear_cmv(struct snd_soc_component *component,
  1683. enum ear_cm_voltage ear_cmv)
  1684. {
  1685. char *cmv_str;
  1686. switch (ear_cmv) {
  1687. case EAR_CMV_0_95V:
  1688. cmv_str = "0.95V";
  1689. break;
  1690. case EAR_CMV_1_10V:
  1691. cmv_str = "1.10V";
  1692. break;
  1693. case EAR_CMV_1_27V:
  1694. cmv_str = "1.27V";
  1695. break;
  1696. case EAR_CMV_1_58V:
  1697. cmv_str = "1.58V";
  1698. break;
  1699. default:
  1700. dev_err(component->dev,
  1701. "%s: Unknown earpiece CM-voltage (%d)!\n",
  1702. __func__, (int)ear_cmv);
  1703. return -EINVAL;
  1704. }
  1705. dev_dbg(component->dev, "%s: Earpiece CM-voltage: %s\n", __func__,
  1706. cmv_str);
  1707. snd_soc_component_update_bits(component, AB8500_ANACONF1, AB8500_ANACONF1_EARSELCM,
  1708. ear_cmv);
  1709. return 0;
  1710. }
  1711. static int ab8500_audio_set_bit_delay(struct snd_soc_dai *dai,
  1712. unsigned int delay)
  1713. {
  1714. unsigned int mask, val;
  1715. struct snd_soc_component *component = dai->component;
  1716. mask = BIT(AB8500_DIGIFCONF2_IF0DEL);
  1717. val = 0;
  1718. switch (delay) {
  1719. case 0:
  1720. break;
  1721. case 1:
  1722. val |= BIT(AB8500_DIGIFCONF2_IF0DEL);
  1723. break;
  1724. default:
  1725. dev_err(dai->component->dev,
  1726. "%s: ERROR: Unsupported bit-delay (0x%x)!\n",
  1727. __func__, delay);
  1728. return -EINVAL;
  1729. }
  1730. dev_dbg(dai->component->dev, "%s: IF0 Bit-delay: %d bits.\n",
  1731. __func__, delay);
  1732. snd_soc_component_update_bits(component, AB8500_DIGIFCONF2, mask, val);
  1733. return 0;
  1734. }
  1735. /* Gates clocking according format mask */
  1736. static int ab8500_codec_set_dai_clock_gate(struct snd_soc_component *component,
  1737. unsigned int fmt)
  1738. {
  1739. unsigned int mask;
  1740. unsigned int val;
  1741. mask = BIT(AB8500_DIGIFCONF1_ENMASTGEN) |
  1742. BIT(AB8500_DIGIFCONF1_ENFSBITCLK0);
  1743. val = BIT(AB8500_DIGIFCONF1_ENMASTGEN);
  1744. switch (fmt & SND_SOC_DAIFMT_CLOCK_MASK) {
  1745. case SND_SOC_DAIFMT_CONT: /* continuous clock */
  1746. dev_dbg(component->dev, "%s: IF0 Clock is continuous.\n",
  1747. __func__);
  1748. val |= BIT(AB8500_DIGIFCONF1_ENFSBITCLK0);
  1749. break;
  1750. case SND_SOC_DAIFMT_GATED: /* clock is gated */
  1751. dev_dbg(component->dev, "%s: IF0 Clock is gated.\n",
  1752. __func__);
  1753. break;
  1754. default:
  1755. dev_err(component->dev,
  1756. "%s: ERROR: Unsupported clock mask (0x%x)!\n",
  1757. __func__, fmt & SND_SOC_DAIFMT_CLOCK_MASK);
  1758. return -EINVAL;
  1759. }
  1760. snd_soc_component_update_bits(component, AB8500_DIGIFCONF1, mask, val);
  1761. return 0;
  1762. }
  1763. static int ab8500_codec_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1764. {
  1765. unsigned int mask;
  1766. unsigned int val;
  1767. struct snd_soc_component *component = dai->component;
  1768. int status;
  1769. dev_dbg(component->dev, "%s: Enter (fmt = 0x%x)\n", __func__, fmt);
  1770. mask = BIT(AB8500_DIGIFCONF3_IF1DATOIF0AD) |
  1771. BIT(AB8500_DIGIFCONF3_IF1CLKTOIF0CLK) |
  1772. BIT(AB8500_DIGIFCONF3_IF0BFIFOEN) |
  1773. BIT(AB8500_DIGIFCONF3_IF0MASTER);
  1774. val = 0;
  1775. switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
  1776. case SND_SOC_DAIFMT_CBP_CFP:
  1777. dev_dbg(dai->component->dev,
  1778. "%s: IF0 Master-mode: AB8500 provider.\n", __func__);
  1779. val |= BIT(AB8500_DIGIFCONF3_IF0MASTER);
  1780. break;
  1781. case SND_SOC_DAIFMT_CBC_CFC:
  1782. dev_dbg(dai->component->dev,
  1783. "%s: IF0 Master-mode: AB8500 consumer.\n", __func__);
  1784. break;
  1785. case SND_SOC_DAIFMT_CBC_CFP:
  1786. case SND_SOC_DAIFMT_CBP_CFC:
  1787. dev_err(dai->component->dev,
  1788. "%s: ERROR: The device is either a provider or a consumer.\n",
  1789. __func__);
  1790. fallthrough;
  1791. default:
  1792. dev_err(dai->component->dev,
  1793. "%s: ERROR: Unsupporter clocking mask 0x%x\n",
  1794. __func__, fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK);
  1795. return -EINVAL;
  1796. }
  1797. snd_soc_component_update_bits(component, AB8500_DIGIFCONF3, mask, val);
  1798. /* Set clock gating */
  1799. status = ab8500_codec_set_dai_clock_gate(component, fmt);
  1800. if (status) {
  1801. dev_err(dai->component->dev,
  1802. "%s: ERROR: Failed to set clock gate (%d).\n",
  1803. __func__, status);
  1804. return status;
  1805. }
  1806. /* Setting data transfer format */
  1807. mask = BIT(AB8500_DIGIFCONF2_IF0FORMAT0) |
  1808. BIT(AB8500_DIGIFCONF2_IF0FORMAT1) |
  1809. BIT(AB8500_DIGIFCONF2_FSYNC0P) |
  1810. BIT(AB8500_DIGIFCONF2_BITCLK0P);
  1811. val = 0;
  1812. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1813. case SND_SOC_DAIFMT_I2S: /* I2S mode */
  1814. dev_dbg(dai->component->dev, "%s: IF0 Protocol: I2S\n", __func__);
  1815. val |= BIT(AB8500_DIGIFCONF2_IF0FORMAT1);
  1816. ab8500_audio_set_bit_delay(dai, 0);
  1817. break;
  1818. case SND_SOC_DAIFMT_DSP_A: /* L data MSB after FRM LRC */
  1819. dev_dbg(dai->component->dev,
  1820. "%s: IF0 Protocol: DSP A (TDM)\n", __func__);
  1821. val |= BIT(AB8500_DIGIFCONF2_IF0FORMAT0);
  1822. ab8500_audio_set_bit_delay(dai, 1);
  1823. break;
  1824. case SND_SOC_DAIFMT_DSP_B: /* L data MSB during FRM LRC */
  1825. dev_dbg(dai->component->dev,
  1826. "%s: IF0 Protocol: DSP B (TDM)\n", __func__);
  1827. val |= BIT(AB8500_DIGIFCONF2_IF0FORMAT0);
  1828. ab8500_audio_set_bit_delay(dai, 0);
  1829. break;
  1830. default:
  1831. dev_err(dai->component->dev,
  1832. "%s: ERROR: Unsupported format (0x%x)!\n",
  1833. __func__, fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  1834. return -EINVAL;
  1835. }
  1836. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1837. case SND_SOC_DAIFMT_NB_NF: /* normal bit clock + frame */
  1838. dev_dbg(dai->component->dev,
  1839. "%s: IF0: Normal bit clock, normal frame\n",
  1840. __func__);
  1841. break;
  1842. case SND_SOC_DAIFMT_NB_IF: /* normal BCLK + inv FRM */
  1843. dev_dbg(dai->component->dev,
  1844. "%s: IF0: Normal bit clock, inverted frame\n",
  1845. __func__);
  1846. val |= BIT(AB8500_DIGIFCONF2_FSYNC0P);
  1847. break;
  1848. case SND_SOC_DAIFMT_IB_NF: /* invert BCLK + nor FRM */
  1849. dev_dbg(dai->component->dev,
  1850. "%s: IF0: Inverted bit clock, normal frame\n",
  1851. __func__);
  1852. val |= BIT(AB8500_DIGIFCONF2_BITCLK0P);
  1853. break;
  1854. case SND_SOC_DAIFMT_IB_IF: /* invert BCLK + FRM */
  1855. dev_dbg(dai->component->dev,
  1856. "%s: IF0: Inverted bit clock, inverted frame\n",
  1857. __func__);
  1858. val |= BIT(AB8500_DIGIFCONF2_FSYNC0P);
  1859. val |= BIT(AB8500_DIGIFCONF2_BITCLK0P);
  1860. break;
  1861. default:
  1862. dev_err(dai->component->dev,
  1863. "%s: ERROR: Unsupported INV mask 0x%x\n",
  1864. __func__, fmt & SND_SOC_DAIFMT_INV_MASK);
  1865. return -EINVAL;
  1866. }
  1867. snd_soc_component_update_bits(component, AB8500_DIGIFCONF2, mask, val);
  1868. return 0;
  1869. }
  1870. static int ab8500_codec_set_dai_tdm_slot(struct snd_soc_dai *dai,
  1871. unsigned int tx_mask, unsigned int rx_mask,
  1872. int slots, int slot_width)
  1873. {
  1874. struct snd_soc_component *component = dai->component;
  1875. unsigned int val, mask, slot, slots_active;
  1876. mask = BIT(AB8500_DIGIFCONF2_IF0WL0) |
  1877. BIT(AB8500_DIGIFCONF2_IF0WL1);
  1878. val = 0;
  1879. switch (slot_width) {
  1880. case 16:
  1881. break;
  1882. case 20:
  1883. val |= BIT(AB8500_DIGIFCONF2_IF0WL0);
  1884. break;
  1885. case 24:
  1886. val |= BIT(AB8500_DIGIFCONF2_IF0WL1);
  1887. break;
  1888. case 32:
  1889. val |= BIT(AB8500_DIGIFCONF2_IF0WL1) |
  1890. BIT(AB8500_DIGIFCONF2_IF0WL0);
  1891. break;
  1892. default:
  1893. dev_err(dai->component->dev, "%s: Unsupported slot-width 0x%x\n",
  1894. __func__, slot_width);
  1895. return -EINVAL;
  1896. }
  1897. dev_dbg(dai->component->dev, "%s: IF0 slot-width: %d bits.\n",
  1898. __func__, slot_width);
  1899. snd_soc_component_update_bits(component, AB8500_DIGIFCONF2, mask, val);
  1900. /* Setup TDM clocking according to slot count */
  1901. dev_dbg(dai->component->dev, "%s: Slots, total: %d\n", __func__, slots);
  1902. mask = BIT(AB8500_DIGIFCONF1_IF0BITCLKOS0) |
  1903. BIT(AB8500_DIGIFCONF1_IF0BITCLKOS1);
  1904. switch (slots) {
  1905. case 2:
  1906. val = AB8500_MASK_NONE;
  1907. break;
  1908. case 4:
  1909. val = BIT(AB8500_DIGIFCONF1_IF0BITCLKOS0);
  1910. break;
  1911. case 8:
  1912. val = BIT(AB8500_DIGIFCONF1_IF0BITCLKOS1);
  1913. break;
  1914. case 16:
  1915. val = BIT(AB8500_DIGIFCONF1_IF0BITCLKOS0) |
  1916. BIT(AB8500_DIGIFCONF1_IF0BITCLKOS1);
  1917. break;
  1918. default:
  1919. dev_err(dai->component->dev,
  1920. "%s: ERROR: Unsupported number of slots (%d)!\n",
  1921. __func__, slots);
  1922. return -EINVAL;
  1923. }
  1924. snd_soc_component_update_bits(component, AB8500_DIGIFCONF1, mask, val);
  1925. /* Setup TDM DA according to active tx slots */
  1926. if (tx_mask & ~0xff)
  1927. return -EINVAL;
  1928. mask = AB8500_DASLOTCONFX_SLTODAX_MASK;
  1929. tx_mask = tx_mask << AB8500_DA_DATA0_OFFSET;
  1930. slots_active = hweight32(tx_mask);
  1931. dev_dbg(dai->component->dev, "%s: Slots, active, TX: %d\n", __func__,
  1932. slots_active);
  1933. switch (slots_active) {
  1934. case 0:
  1935. break;
  1936. case 1:
  1937. slot = ffs(tx_mask);
  1938. snd_soc_component_update_bits(component, AB8500_DASLOTCONF1, mask, slot);
  1939. snd_soc_component_update_bits(component, AB8500_DASLOTCONF3, mask, slot);
  1940. snd_soc_component_update_bits(component, AB8500_DASLOTCONF2, mask, slot);
  1941. snd_soc_component_update_bits(component, AB8500_DASLOTCONF4, mask, slot);
  1942. break;
  1943. case 2:
  1944. slot = ffs(tx_mask);
  1945. snd_soc_component_update_bits(component, AB8500_DASLOTCONF1, mask, slot);
  1946. snd_soc_component_update_bits(component, AB8500_DASLOTCONF3, mask, slot);
  1947. slot = fls(tx_mask);
  1948. snd_soc_component_update_bits(component, AB8500_DASLOTCONF2, mask, slot);
  1949. snd_soc_component_update_bits(component, AB8500_DASLOTCONF4, mask, slot);
  1950. break;
  1951. case 8:
  1952. dev_dbg(dai->component->dev,
  1953. "%s: In 8-channel mode DA-from-slot mapping is set manually.",
  1954. __func__);
  1955. break;
  1956. default:
  1957. dev_err(dai->component->dev,
  1958. "%s: Unsupported number of active TX-slots (%d)!\n",
  1959. __func__, slots_active);
  1960. return -EINVAL;
  1961. }
  1962. /* Setup TDM AD according to active RX-slots */
  1963. if (rx_mask & ~0xff)
  1964. return -EINVAL;
  1965. rx_mask = rx_mask << AB8500_AD_DATA0_OFFSET;
  1966. slots_active = hweight32(rx_mask);
  1967. dev_dbg(dai->component->dev, "%s: Slots, active, RX: %d\n", __func__,
  1968. slots_active);
  1969. switch (slots_active) {
  1970. case 0:
  1971. break;
  1972. case 1:
  1973. slot = ffs(rx_mask);
  1974. snd_soc_component_update_bits(component, AB8500_ADSLOTSEL(slot),
  1975. AB8500_MASK_SLOT(slot),
  1976. AB8500_ADSLOTSELX_AD_OUT_TO_SLOT(AB8500_AD_OUT3, slot));
  1977. break;
  1978. case 2:
  1979. slot = ffs(rx_mask);
  1980. snd_soc_component_update_bits(component,
  1981. AB8500_ADSLOTSEL(slot),
  1982. AB8500_MASK_SLOT(slot),
  1983. AB8500_ADSLOTSELX_AD_OUT_TO_SLOT(AB8500_AD_OUT3, slot));
  1984. slot = fls(rx_mask);
  1985. snd_soc_component_update_bits(component,
  1986. AB8500_ADSLOTSEL(slot),
  1987. AB8500_MASK_SLOT(slot),
  1988. AB8500_ADSLOTSELX_AD_OUT_TO_SLOT(AB8500_AD_OUT2, slot));
  1989. break;
  1990. case 8:
  1991. dev_dbg(dai->component->dev,
  1992. "%s: In 8-channel mode AD-to-slot mapping is set manually.",
  1993. __func__);
  1994. break;
  1995. default:
  1996. dev_err(dai->component->dev,
  1997. "%s: Unsupported number of active RX-slots (%d)!\n",
  1998. __func__, slots_active);
  1999. return -EINVAL;
  2000. }
  2001. return 0;
  2002. }
  2003. static const struct snd_soc_dai_ops ab8500_codec_ops = {
  2004. .set_fmt = ab8500_codec_set_dai_fmt,
  2005. .set_tdm_slot = ab8500_codec_set_dai_tdm_slot,
  2006. };
  2007. static struct snd_soc_dai_driver ab8500_codec_dai[] = {
  2008. {
  2009. .name = "ab8500-codec-dai.0",
  2010. .id = 0,
  2011. .playback = {
  2012. .stream_name = "ab8500_0p",
  2013. .channels_min = 1,
  2014. .channels_max = 8,
  2015. .rates = AB8500_SUPPORTED_RATE,
  2016. .formats = AB8500_SUPPORTED_FMT,
  2017. },
  2018. .ops = &ab8500_codec_ops,
  2019. .symmetric_rate = 1
  2020. },
  2021. {
  2022. .name = "ab8500-codec-dai.1",
  2023. .id = 1,
  2024. .capture = {
  2025. .stream_name = "ab8500_0c",
  2026. .channels_min = 1,
  2027. .channels_max = 8,
  2028. .rates = AB8500_SUPPORTED_RATE,
  2029. .formats = AB8500_SUPPORTED_FMT,
  2030. },
  2031. .ops = &ab8500_codec_ops,
  2032. .symmetric_rate = 1
  2033. }
  2034. };
  2035. static void ab8500_codec_of_probe(struct device *dev, struct device_node *np,
  2036. struct ab8500_codec_platform_data *codec)
  2037. {
  2038. u32 value;
  2039. if (of_property_read_bool(np, "stericsson,amic1-type-single-ended"))
  2040. codec->amics.mic1_type = AMIC_TYPE_SINGLE_ENDED;
  2041. else
  2042. codec->amics.mic1_type = AMIC_TYPE_DIFFERENTIAL;
  2043. if (of_property_read_bool(np, "stericsson,amic2-type-single-ended"))
  2044. codec->amics.mic2_type = AMIC_TYPE_SINGLE_ENDED;
  2045. else
  2046. codec->amics.mic2_type = AMIC_TYPE_DIFFERENTIAL;
  2047. /* Has a non-standard Vamic been requested? */
  2048. if (of_property_read_bool(np, "stericsson,amic1a-bias-vamic2"))
  2049. codec->amics.mic1a_micbias = AMIC_MICBIAS_VAMIC2;
  2050. else
  2051. codec->amics.mic1a_micbias = AMIC_MICBIAS_VAMIC1;
  2052. if (of_property_read_bool(np, "stericsson,amic1b-bias-vamic2"))
  2053. codec->amics.mic1b_micbias = AMIC_MICBIAS_VAMIC2;
  2054. else
  2055. codec->amics.mic1b_micbias = AMIC_MICBIAS_VAMIC1;
  2056. if (of_property_read_bool(np, "stericsson,amic2-bias-vamic1"))
  2057. codec->amics.mic2_micbias = AMIC_MICBIAS_VAMIC1;
  2058. else
  2059. codec->amics.mic2_micbias = AMIC_MICBIAS_VAMIC2;
  2060. if (!of_property_read_u32(np, "stericsson,earpeice-cmv", &value)) {
  2061. switch (value) {
  2062. case 950 :
  2063. codec->ear_cmv = EAR_CMV_0_95V;
  2064. break;
  2065. case 1100 :
  2066. codec->ear_cmv = EAR_CMV_1_10V;
  2067. break;
  2068. case 1270 :
  2069. codec->ear_cmv = EAR_CMV_1_27V;
  2070. break;
  2071. case 1580 :
  2072. codec->ear_cmv = EAR_CMV_1_58V;
  2073. break;
  2074. default :
  2075. codec->ear_cmv = EAR_CMV_UNKNOWN;
  2076. dev_err(dev, "Unsuitable earpiece voltage found in DT\n");
  2077. }
  2078. } else {
  2079. dev_warn(dev, "No earpiece voltage found in DT - using default\n");
  2080. codec->ear_cmv = EAR_CMV_0_95V;
  2081. }
  2082. }
  2083. static int ab8500_codec_probe(struct snd_soc_component *component)
  2084. {
  2085. struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
  2086. struct device *dev = component->dev;
  2087. struct device_node *np = dev->of_node;
  2088. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(dev);
  2089. struct ab8500_codec_platform_data codec_pdata;
  2090. struct filter_control *fc;
  2091. int status;
  2092. dev_dbg(dev, "%s: Enter.\n", __func__);
  2093. ab8500_codec_of_probe(dev, np, &codec_pdata);
  2094. status = ab8500_audio_setup_mics(component, &codec_pdata.amics);
  2095. if (status < 0) {
  2096. pr_err("%s: Failed to setup mics (%d)!\n", __func__, status);
  2097. return status;
  2098. }
  2099. status = ab8500_audio_set_ear_cmv(component, codec_pdata.ear_cmv);
  2100. if (status < 0) {
  2101. pr_err("%s: Failed to set earpiece CM-voltage (%d)!\n",
  2102. __func__, status);
  2103. return status;
  2104. }
  2105. status = ab8500_audio_init_audioblock(component);
  2106. if (status < 0) {
  2107. dev_err(dev, "%s: failed to init audio-block (%d)!\n",
  2108. __func__, status);
  2109. return status;
  2110. }
  2111. /* Override HW-defaults */
  2112. snd_soc_component_write(component, AB8500_ANACONF5,
  2113. BIT(AB8500_ANACONF5_HSAUTOEN));
  2114. snd_soc_component_write(component, AB8500_SHORTCIRCONF,
  2115. BIT(AB8500_SHORTCIRCONF_HSZCDDIS));
  2116. /* Add filter controls */
  2117. status = snd_soc_add_component_controls(component, ab8500_filter_controls,
  2118. ARRAY_SIZE(ab8500_filter_controls));
  2119. if (status < 0) {
  2120. dev_err(dev,
  2121. "%s: failed to add ab8500 filter controls (%d).\n",
  2122. __func__, status);
  2123. return status;
  2124. }
  2125. fc = (struct filter_control *)
  2126. &ab8500_filter_controls[AB8500_FILTER_ANC_FIR].private_value;
  2127. drvdata->anc_fir_values = (long *)fc->value;
  2128. fc = (struct filter_control *)
  2129. &ab8500_filter_controls[AB8500_FILTER_ANC_IIR].private_value;
  2130. drvdata->anc_iir_values = (long *)fc->value;
  2131. fc = (struct filter_control *)
  2132. &ab8500_filter_controls[AB8500_FILTER_SID_FIR].private_value;
  2133. drvdata->sid_fir_values = (long *)fc->value;
  2134. snd_soc_dapm_disable_pin(dapm, "ANC Configure Input");
  2135. mutex_init(&drvdata->ctrl_lock);
  2136. return status;
  2137. }
  2138. static const struct snd_soc_component_driver ab8500_component_driver = {
  2139. .probe = ab8500_codec_probe,
  2140. .controls = ab8500_ctrls,
  2141. .num_controls = ARRAY_SIZE(ab8500_ctrls),
  2142. .dapm_widgets = ab8500_dapm_widgets,
  2143. .num_dapm_widgets = ARRAY_SIZE(ab8500_dapm_widgets),
  2144. .dapm_routes = ab8500_dapm_routes,
  2145. .num_dapm_routes = ARRAY_SIZE(ab8500_dapm_routes),
  2146. .idle_bias_on = 1,
  2147. .use_pmdown_time = 1,
  2148. .endianness = 1,
  2149. };
  2150. static int ab8500_codec_driver_probe(struct platform_device *pdev)
  2151. {
  2152. int status;
  2153. struct ab8500_codec_drvdata *drvdata;
  2154. dev_dbg(&pdev->dev, "%s: Enter.\n", __func__);
  2155. /* Create driver private-data struct */
  2156. drvdata = devm_kzalloc(&pdev->dev, sizeof(struct ab8500_codec_drvdata),
  2157. GFP_KERNEL);
  2158. if (!drvdata)
  2159. return -ENOMEM;
  2160. drvdata->sid_status = SID_UNCONFIGURED;
  2161. drvdata->anc_status = ANC_UNCONFIGURED;
  2162. dev_set_drvdata(&pdev->dev, drvdata);
  2163. drvdata->regmap = devm_regmap_init(&pdev->dev, NULL, &pdev->dev,
  2164. &ab8500_codec_regmap);
  2165. if (IS_ERR(drvdata->regmap)) {
  2166. status = PTR_ERR(drvdata->regmap);
  2167. dev_err(&pdev->dev, "%s: Failed to allocate regmap: %d\n",
  2168. __func__, status);
  2169. return status;
  2170. }
  2171. dev_dbg(&pdev->dev, "%s: Register codec.\n", __func__);
  2172. status = devm_snd_soc_register_component(&pdev->dev,
  2173. &ab8500_component_driver,
  2174. ab8500_codec_dai,
  2175. ARRAY_SIZE(ab8500_codec_dai));
  2176. if (status < 0)
  2177. dev_err(&pdev->dev,
  2178. "%s: Error: Failed to register codec (%d).\n",
  2179. __func__, status);
  2180. return status;
  2181. }
  2182. static struct platform_driver ab8500_codec_platform_driver = {
  2183. .driver = {
  2184. .name = "ab8500-codec",
  2185. },
  2186. .probe = ab8500_codec_driver_probe,
  2187. };
  2188. module_platform_driver(ab8500_codec_platform_driver);
  2189. MODULE_LICENSE("GPL v2");