arm_vgic.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (C) 2015, 2016 ARM Ltd.
  4. */
  5. #ifndef __KVM_ARM_VGIC_H
  6. #define __KVM_ARM_VGIC_H
  7. #include <linux/bits.h>
  8. #include <linux/kvm.h>
  9. #include <linux/irqreturn.h>
  10. #include <linux/kref.h>
  11. #include <linux/mutex.h>
  12. #include <linux/spinlock.h>
  13. #include <linux/static_key.h>
  14. #include <linux/types.h>
  15. #include <kvm/iodev.h>
  16. #include <linux/list.h>
  17. #include <linux/jump_label.h>
  18. #include <linux/irqchip/arm-gic-v4.h>
  19. #define VGIC_V3_MAX_CPUS 512
  20. #define VGIC_V2_MAX_CPUS 8
  21. #define VGIC_NR_IRQS_LEGACY 256
  22. #define VGIC_NR_SGIS 16
  23. #define VGIC_NR_PPIS 16
  24. #define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
  25. #define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1)
  26. #define VGIC_MAX_SPI 1019
  27. #define VGIC_MAX_RESERVED 1023
  28. #define VGIC_MIN_LPI 8192
  29. #define KVM_IRQCHIP_NUM_PINS (1020 - 32)
  30. #define irq_is_ppi(irq) ((irq) >= VGIC_NR_SGIS && (irq) < VGIC_NR_PRIVATE_IRQS)
  31. #define irq_is_spi(irq) ((irq) >= VGIC_NR_PRIVATE_IRQS && \
  32. (irq) <= VGIC_MAX_SPI)
  33. enum vgic_type {
  34. VGIC_V2, /* Good ol' GICv2 */
  35. VGIC_V3, /* New fancy GICv3 */
  36. };
  37. /* same for all guests, as depending only on the _host's_ GIC model */
  38. struct vgic_global {
  39. /* type of the host GIC */
  40. enum vgic_type type;
  41. /* Physical address of vgic virtual cpu interface */
  42. phys_addr_t vcpu_base;
  43. /* GICV mapping, kernel VA */
  44. void __iomem *vcpu_base_va;
  45. /* GICV mapping, HYP VA */
  46. void __iomem *vcpu_hyp_va;
  47. /* virtual control interface mapping, kernel VA */
  48. void __iomem *vctrl_base;
  49. /* virtual control interface mapping, HYP VA */
  50. void __iomem *vctrl_hyp;
  51. /* Number of implemented list registers */
  52. int nr_lr;
  53. /* Maintenance IRQ number */
  54. unsigned int maint_irq;
  55. /* maximum number of VCPUs allowed (GICv2 limits us to 8) */
  56. int max_gic_vcpus;
  57. /* Only needed for the legacy KVM_CREATE_IRQCHIP */
  58. bool can_emulate_gicv2;
  59. /* Hardware has GICv4? */
  60. bool has_gicv4;
  61. bool has_gicv4_1;
  62. /* Pseudo GICv3 from outer space */
  63. bool no_hw_deactivation;
  64. /* GIC system register CPU interface */
  65. struct static_key_false gicv3_cpuif;
  66. u32 ich_vtr_el2;
  67. };
  68. extern struct vgic_global kvm_vgic_global_state;
  69. #define VGIC_V2_MAX_LRS (1 << 6)
  70. #define VGIC_V3_MAX_LRS 16
  71. #define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
  72. enum vgic_irq_config {
  73. VGIC_CONFIG_EDGE = 0,
  74. VGIC_CONFIG_LEVEL
  75. };
  76. /*
  77. * Per-irq ops overriding some common behavious.
  78. *
  79. * Always called in non-preemptible section and the functions can use
  80. * kvm_arm_get_running_vcpu() to get the vcpu pointer for private IRQs.
  81. */
  82. struct irq_ops {
  83. /* Per interrupt flags for special-cased interrupts */
  84. unsigned long flags;
  85. #define VGIC_IRQ_SW_RESAMPLE BIT(0) /* Clear the active state for resampling */
  86. /*
  87. * Callback function pointer to in-kernel devices that can tell us the
  88. * state of the input level of mapped level-triggered IRQ faster than
  89. * peaking into the physical GIC.
  90. */
  91. bool (*get_input_level)(int vintid);
  92. };
  93. struct vgic_irq {
  94. raw_spinlock_t irq_lock; /* Protects the content of the struct */
  95. struct list_head lpi_list; /* Used to link all LPIs together */
  96. struct list_head ap_list;
  97. struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU
  98. * SPIs and LPIs: The VCPU whose ap_list
  99. * this is queued on.
  100. */
  101. struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should
  102. * be sent to, as a result of the
  103. * targets reg (v2) or the
  104. * affinity reg (v3).
  105. */
  106. u32 intid; /* Guest visible INTID */
  107. bool line_level; /* Level only */
  108. bool pending_latch; /* The pending latch state used to calculate
  109. * the pending state for both level
  110. * and edge triggered IRQs. */
  111. bool active; /* not used for LPIs */
  112. bool enabled;
  113. bool hw; /* Tied to HW IRQ */
  114. struct kref refcount; /* Used for LPIs */
  115. u32 hwintid; /* HW INTID number */
  116. unsigned int host_irq; /* linux irq corresponding to hwintid */
  117. union {
  118. u8 targets; /* GICv2 target VCPUs mask */
  119. u32 mpidr; /* GICv3 target VCPU */
  120. };
  121. u8 source; /* GICv2 SGIs only */
  122. u8 active_source; /* GICv2 SGIs only */
  123. u8 priority;
  124. u8 group; /* 0 == group 0, 1 == group 1 */
  125. enum vgic_irq_config config; /* Level or edge */
  126. struct irq_ops *ops;
  127. void *owner; /* Opaque pointer to reserve an interrupt
  128. for in-kernel devices. */
  129. };
  130. static inline bool vgic_irq_needs_resampling(struct vgic_irq *irq)
  131. {
  132. return irq->ops && (irq->ops->flags & VGIC_IRQ_SW_RESAMPLE);
  133. }
  134. struct vgic_register_region;
  135. struct vgic_its;
  136. enum iodev_type {
  137. IODEV_CPUIF,
  138. IODEV_DIST,
  139. IODEV_REDIST,
  140. IODEV_ITS
  141. };
  142. struct vgic_io_device {
  143. gpa_t base_addr;
  144. union {
  145. struct kvm_vcpu *redist_vcpu;
  146. struct vgic_its *its;
  147. };
  148. const struct vgic_register_region *regions;
  149. enum iodev_type iodev_type;
  150. int nr_regions;
  151. struct kvm_io_device dev;
  152. };
  153. struct vgic_its {
  154. /* The base address of the ITS control register frame */
  155. gpa_t vgic_its_base;
  156. bool enabled;
  157. struct vgic_io_device iodev;
  158. struct kvm_device *dev;
  159. /* These registers correspond to GITS_BASER{0,1} */
  160. u64 baser_device_table;
  161. u64 baser_coll_table;
  162. /* Protects the command queue */
  163. struct mutex cmd_lock;
  164. u64 cbaser;
  165. u32 creadr;
  166. u32 cwriter;
  167. /* migration ABI revision in use */
  168. u32 abi_rev;
  169. /* Protects the device and collection lists */
  170. struct mutex its_lock;
  171. struct list_head device_list;
  172. struct list_head collection_list;
  173. };
  174. struct vgic_state_iter;
  175. struct vgic_redist_region {
  176. u32 index;
  177. gpa_t base;
  178. u32 count; /* number of redistributors or 0 if single region */
  179. u32 free_index; /* index of the next free redistributor */
  180. struct list_head list;
  181. };
  182. struct vgic_dist {
  183. bool in_kernel;
  184. bool ready;
  185. bool initialized;
  186. /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
  187. u32 vgic_model;
  188. /* Implementation revision as reported in the GICD_IIDR */
  189. u32 implementation_rev;
  190. #define KVM_VGIC_IMP_REV_2 2 /* GICv2 restorable groups */
  191. #define KVM_VGIC_IMP_REV_3 3 /* GICv3 GICR_CTLR.{IW,CES,RWP} */
  192. #define KVM_VGIC_IMP_REV_LATEST KVM_VGIC_IMP_REV_3
  193. /* Userspace can write to GICv2 IGROUPR */
  194. bool v2_groups_user_writable;
  195. /* Do injected MSIs require an additional device ID? */
  196. bool msis_require_devid;
  197. int nr_spis;
  198. /* base addresses in guest physical address space: */
  199. gpa_t vgic_dist_base; /* distributor */
  200. union {
  201. /* either a GICv2 CPU interface */
  202. gpa_t vgic_cpu_base;
  203. /* or a number of GICv3 redistributor regions */
  204. struct list_head rd_regions;
  205. };
  206. /* distributor enabled */
  207. bool enabled;
  208. /* Wants SGIs without active state */
  209. bool nassgireq;
  210. struct vgic_irq *spis;
  211. struct vgic_io_device dist_iodev;
  212. bool has_its;
  213. /*
  214. * Contains the attributes and gpa of the LPI configuration table.
  215. * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
  216. * one address across all redistributors.
  217. * GICv3 spec: IHI 0069E 6.1.1 "LPI Configuration tables"
  218. */
  219. u64 propbaser;
  220. /* Protects the lpi_list and the count value below. */
  221. raw_spinlock_t lpi_list_lock;
  222. struct list_head lpi_list_head;
  223. int lpi_list_count;
  224. /* LPI translation cache */
  225. struct list_head lpi_translation_cache;
  226. /* used by vgic-debug */
  227. struct vgic_state_iter *iter;
  228. /*
  229. * GICv4 ITS per-VM data, containing the IRQ domain, the VPE
  230. * array, the property table pointer as well as allocation
  231. * data. This essentially ties the Linux IRQ core and ITS
  232. * together, and avoids leaking KVM's data structures anywhere
  233. * else.
  234. */
  235. struct its_vm its_vm;
  236. };
  237. struct vgic_v2_cpu_if {
  238. u32 vgic_hcr;
  239. u32 vgic_vmcr;
  240. u32 vgic_apr;
  241. u32 vgic_lr[VGIC_V2_MAX_LRS];
  242. unsigned int used_lrs;
  243. };
  244. struct vgic_v3_cpu_if {
  245. u32 vgic_hcr;
  246. u32 vgic_vmcr;
  247. u32 vgic_sre; /* Restored only, change ignored */
  248. u32 vgic_ap0r[4];
  249. u32 vgic_ap1r[4];
  250. u64 vgic_lr[VGIC_V3_MAX_LRS];
  251. /*
  252. * GICv4 ITS per-VPE data, containing the doorbell IRQ, the
  253. * pending table pointer, the its_vm pointer and a few other
  254. * HW specific things. As for the its_vm structure, this is
  255. * linking the Linux IRQ subsystem and the ITS together.
  256. */
  257. struct its_vpe its_vpe;
  258. unsigned int used_lrs;
  259. };
  260. struct vgic_cpu {
  261. /* CPU vif control registers for world switch */
  262. union {
  263. struct vgic_v2_cpu_if vgic_v2;
  264. struct vgic_v3_cpu_if vgic_v3;
  265. };
  266. struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
  267. raw_spinlock_t ap_list_lock; /* Protects the ap_list */
  268. /*
  269. * List of IRQs that this VCPU should consider because they are either
  270. * Active or Pending (hence the name; AP list), or because they recently
  271. * were one of the two and need to be migrated off this list to another
  272. * VCPU.
  273. */
  274. struct list_head ap_list_head;
  275. /*
  276. * Members below are used with GICv3 emulation only and represent
  277. * parts of the redistributor.
  278. */
  279. struct vgic_io_device rd_iodev;
  280. struct vgic_redist_region *rdreg;
  281. u32 rdreg_index;
  282. atomic_t syncr_busy;
  283. /* Contains the attributes and gpa of the LPI pending tables. */
  284. u64 pendbaser;
  285. /* GICR_CTLR.{ENABLE_LPIS,RWP} */
  286. atomic_t ctlr;
  287. /* Cache guest priority bits */
  288. u32 num_pri_bits;
  289. /* Cache guest interrupt ID bits */
  290. u32 num_id_bits;
  291. };
  292. extern struct static_key_false vgic_v2_cpuif_trap;
  293. extern struct static_key_false vgic_v3_cpuif_trap;
  294. int kvm_set_legacy_vgic_v2_addr(struct kvm *kvm, struct kvm_arm_device_addr *dev_addr);
  295. void kvm_vgic_early_init(struct kvm *kvm);
  296. int kvm_vgic_vcpu_init(struct kvm_vcpu *vcpu);
  297. int kvm_vgic_create(struct kvm *kvm, u32 type);
  298. void kvm_vgic_destroy(struct kvm *kvm);
  299. void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
  300. int kvm_vgic_map_resources(struct kvm *kvm);
  301. int kvm_vgic_hyp_init(void);
  302. void kvm_vgic_init_cpu_hardware(void);
  303. int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
  304. bool level, void *owner);
  305. int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, unsigned int host_irq,
  306. u32 vintid, struct irq_ops *ops);
  307. int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int vintid);
  308. bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int vintid);
  309. int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
  310. void kvm_vgic_load(struct kvm_vcpu *vcpu);
  311. void kvm_vgic_put(struct kvm_vcpu *vcpu, bool blocking);
  312. #define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
  313. #define vgic_initialized(k) ((k)->arch.vgic.initialized)
  314. #define vgic_ready(k) ((k)->arch.vgic.ready)
  315. #define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
  316. ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))
  317. bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
  318. void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
  319. void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
  320. void kvm_vgic_reset_mapped_irq(struct kvm_vcpu *vcpu, u32 vintid);
  321. void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg, bool allow_group1);
  322. /**
  323. * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
  324. *
  325. * The host's GIC naturally limits the maximum amount of VCPUs a guest
  326. * can use.
  327. */
  328. static inline int kvm_vgic_get_max_vcpus(void)
  329. {
  330. return kvm_vgic_global_state.max_gic_vcpus;
  331. }
  332. /**
  333. * kvm_vgic_setup_default_irq_routing:
  334. * Setup a default flat gsi routing table mapping all SPIs
  335. */
  336. int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);
  337. int kvm_vgic_set_owner(struct kvm_vcpu *vcpu, unsigned int intid, void *owner);
  338. struct kvm_kernel_irq_routing_entry;
  339. int kvm_vgic_v4_set_forwarding(struct kvm *kvm, int irq,
  340. struct kvm_kernel_irq_routing_entry *irq_entry);
  341. int kvm_vgic_v4_unset_forwarding(struct kvm *kvm, int irq,
  342. struct kvm_kernel_irq_routing_entry *irq_entry);
  343. int vgic_v4_load(struct kvm_vcpu *vcpu);
  344. void vgic_v4_commit(struct kvm_vcpu *vcpu);
  345. int vgic_v4_put(struct kvm_vcpu *vcpu);
  346. #endif /* __KVM_ARM_VGIC_H */