drm_edid.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617
  1. /*
  2. * Copyright © 2007-2008 Intel Corporation
  3. * Jesse Barnes <[email protected]>
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. */
  23. #ifndef __DRM_EDID_H__
  24. #define __DRM_EDID_H__
  25. #include <linux/types.h>
  26. #include <linux/hdmi.h>
  27. #include <drm/drm_mode.h>
  28. struct drm_device;
  29. struct drm_edid;
  30. struct i2c_adapter;
  31. #define EDID_LENGTH 128
  32. #define DDC_ADDR 0x50
  33. #define DDC_ADDR2 0x52 /* E-DDC 1.2 - where DisplayID can hide */
  34. #define CEA_EXT 0x02
  35. #define VTB_EXT 0x10
  36. #define DI_EXT 0x40
  37. #define LS_EXT 0x50
  38. #define MI_EXT 0x60
  39. #define DISPLAYID_EXT 0x70
  40. struct est_timings {
  41. u8 t1;
  42. u8 t2;
  43. u8 mfg_rsvd;
  44. } __attribute__((packed));
  45. /* 00=16:10, 01=4:3, 10=5:4, 11=16:9 */
  46. #define EDID_TIMING_ASPECT_SHIFT 6
  47. #define EDID_TIMING_ASPECT_MASK (0x3 << EDID_TIMING_ASPECT_SHIFT)
  48. /* need to add 60 */
  49. #define EDID_TIMING_VFREQ_SHIFT 0
  50. #define EDID_TIMING_VFREQ_MASK (0x3f << EDID_TIMING_VFREQ_SHIFT)
  51. struct std_timing {
  52. u8 hsize; /* need to multiply by 8 then add 248 */
  53. u8 vfreq_aspect;
  54. } __attribute__((packed));
  55. #define DRM_EDID_PT_HSYNC_POSITIVE (1 << 1)
  56. #define DRM_EDID_PT_VSYNC_POSITIVE (1 << 2)
  57. #define DRM_EDID_PT_SEPARATE_SYNC (3 << 3)
  58. #define DRM_EDID_PT_STEREO (1 << 5)
  59. #define DRM_EDID_PT_INTERLACED (1 << 7)
  60. /* If detailed data is pixel timing */
  61. struct detailed_pixel_timing {
  62. u8 hactive_lo;
  63. u8 hblank_lo;
  64. u8 hactive_hblank_hi;
  65. u8 vactive_lo;
  66. u8 vblank_lo;
  67. u8 vactive_vblank_hi;
  68. u8 hsync_offset_lo;
  69. u8 hsync_pulse_width_lo;
  70. u8 vsync_offset_pulse_width_lo;
  71. u8 hsync_vsync_offset_pulse_width_hi;
  72. u8 width_mm_lo;
  73. u8 height_mm_lo;
  74. u8 width_height_mm_hi;
  75. u8 hborder;
  76. u8 vborder;
  77. u8 misc;
  78. } __attribute__((packed));
  79. /* If it's not pixel timing, it'll be one of the below */
  80. struct detailed_data_string {
  81. u8 str[13];
  82. } __attribute__((packed));
  83. #define DRM_EDID_RANGE_OFFSET_MIN_VFREQ (1 << 0) /* 1.4 */
  84. #define DRM_EDID_RANGE_OFFSET_MAX_VFREQ (1 << 1) /* 1.4 */
  85. #define DRM_EDID_RANGE_OFFSET_MIN_HFREQ (1 << 2) /* 1.4 */
  86. #define DRM_EDID_RANGE_OFFSET_MAX_HFREQ (1 << 3) /* 1.4 */
  87. #define DRM_EDID_DEFAULT_GTF_SUPPORT_FLAG 0x00
  88. #define DRM_EDID_RANGE_LIMITS_ONLY_FLAG 0x01
  89. #define DRM_EDID_SECONDARY_GTF_SUPPORT_FLAG 0x02
  90. #define DRM_EDID_CVT_SUPPORT_FLAG 0x04
  91. struct detailed_data_monitor_range {
  92. u8 min_vfreq;
  93. u8 max_vfreq;
  94. u8 min_hfreq_khz;
  95. u8 max_hfreq_khz;
  96. u8 pixel_clock_mhz; /* need to multiply by 10 */
  97. u8 flags;
  98. union {
  99. struct {
  100. u8 reserved;
  101. u8 hfreq_start_khz; /* need to multiply by 2 */
  102. u8 c; /* need to divide by 2 */
  103. __le16 m;
  104. u8 k;
  105. u8 j; /* need to divide by 2 */
  106. } __attribute__((packed)) gtf2;
  107. struct {
  108. u8 version;
  109. u8 data1; /* high 6 bits: extra clock resolution */
  110. u8 data2; /* plus low 2 of above: max hactive */
  111. u8 supported_aspects;
  112. u8 flags; /* preferred aspect and blanking support */
  113. u8 supported_scalings;
  114. u8 preferred_refresh;
  115. } __attribute__((packed)) cvt;
  116. } __attribute__((packed)) formula;
  117. } __attribute__((packed));
  118. struct detailed_data_wpindex {
  119. u8 white_yx_lo; /* Lower 2 bits each */
  120. u8 white_x_hi;
  121. u8 white_y_hi;
  122. u8 gamma; /* need to divide by 100 then add 1 */
  123. } __attribute__((packed));
  124. struct detailed_data_color_point {
  125. u8 windex1;
  126. u8 wpindex1[3];
  127. u8 windex2;
  128. u8 wpindex2[3];
  129. } __attribute__((packed));
  130. struct cvt_timing {
  131. u8 code[3];
  132. } __attribute__((packed));
  133. struct detailed_non_pixel {
  134. u8 pad1;
  135. u8 type; /* ff=serial, fe=string, fd=monitor range, fc=monitor name
  136. fb=color point data, fa=standard timing data,
  137. f9=undefined, f8=mfg. reserved */
  138. u8 pad2;
  139. union {
  140. struct detailed_data_string str;
  141. struct detailed_data_monitor_range range;
  142. struct detailed_data_wpindex color;
  143. struct std_timing timings[6];
  144. struct cvt_timing cvt[4];
  145. } __attribute__((packed)) data;
  146. } __attribute__((packed));
  147. #define EDID_DETAIL_EST_TIMINGS 0xf7
  148. #define EDID_DETAIL_CVT_3BYTE 0xf8
  149. #define EDID_DETAIL_COLOR_MGMT_DATA 0xf9
  150. #define EDID_DETAIL_STD_MODES 0xfa
  151. #define EDID_DETAIL_MONITOR_CPDATA 0xfb
  152. #define EDID_DETAIL_MONITOR_NAME 0xfc
  153. #define EDID_DETAIL_MONITOR_RANGE 0xfd
  154. #define EDID_DETAIL_MONITOR_STRING 0xfe
  155. #define EDID_DETAIL_MONITOR_SERIAL 0xff
  156. struct detailed_timing {
  157. __le16 pixel_clock; /* need to multiply by 10 KHz */
  158. union {
  159. struct detailed_pixel_timing pixel_data;
  160. struct detailed_non_pixel other_data;
  161. } __attribute__((packed)) data;
  162. } __attribute__((packed));
  163. #define DRM_EDID_INPUT_SERRATION_VSYNC (1 << 0)
  164. #define DRM_EDID_INPUT_SYNC_ON_GREEN (1 << 1)
  165. #define DRM_EDID_INPUT_COMPOSITE_SYNC (1 << 2)
  166. #define DRM_EDID_INPUT_SEPARATE_SYNCS (1 << 3)
  167. #define DRM_EDID_INPUT_BLANK_TO_BLACK (1 << 4)
  168. #define DRM_EDID_INPUT_VIDEO_LEVEL (3 << 5)
  169. #define DRM_EDID_INPUT_DIGITAL (1 << 7)
  170. #define DRM_EDID_DIGITAL_DEPTH_MASK (7 << 4) /* 1.4 */
  171. #define DRM_EDID_DIGITAL_DEPTH_UNDEF (0 << 4) /* 1.4 */
  172. #define DRM_EDID_DIGITAL_DEPTH_6 (1 << 4) /* 1.4 */
  173. #define DRM_EDID_DIGITAL_DEPTH_8 (2 << 4) /* 1.4 */
  174. #define DRM_EDID_DIGITAL_DEPTH_10 (3 << 4) /* 1.4 */
  175. #define DRM_EDID_DIGITAL_DEPTH_12 (4 << 4) /* 1.4 */
  176. #define DRM_EDID_DIGITAL_DEPTH_14 (5 << 4) /* 1.4 */
  177. #define DRM_EDID_DIGITAL_DEPTH_16 (6 << 4) /* 1.4 */
  178. #define DRM_EDID_DIGITAL_DEPTH_RSVD (7 << 4) /* 1.4 */
  179. #define DRM_EDID_DIGITAL_TYPE_MASK (7 << 0) /* 1.4 */
  180. #define DRM_EDID_DIGITAL_TYPE_UNDEF (0 << 0) /* 1.4 */
  181. #define DRM_EDID_DIGITAL_TYPE_DVI (1 << 0) /* 1.4 */
  182. #define DRM_EDID_DIGITAL_TYPE_HDMI_A (2 << 0) /* 1.4 */
  183. #define DRM_EDID_DIGITAL_TYPE_HDMI_B (3 << 0) /* 1.4 */
  184. #define DRM_EDID_DIGITAL_TYPE_MDDI (4 << 0) /* 1.4 */
  185. #define DRM_EDID_DIGITAL_TYPE_DP (5 << 0) /* 1.4 */
  186. #define DRM_EDID_DIGITAL_DFP_1_X (1 << 0) /* 1.3 */
  187. #define DRM_EDID_FEATURE_DEFAULT_GTF (1 << 0)
  188. #define DRM_EDID_FEATURE_PREFERRED_TIMING (1 << 1)
  189. #define DRM_EDID_FEATURE_STANDARD_COLOR (1 << 2)
  190. /* If analog */
  191. #define DRM_EDID_FEATURE_DISPLAY_TYPE (3 << 3) /* 00=mono, 01=rgb, 10=non-rgb, 11=unknown */
  192. /* If digital */
  193. #define DRM_EDID_FEATURE_COLOR_MASK (3 << 3)
  194. #define DRM_EDID_FEATURE_RGB (0 << 3)
  195. #define DRM_EDID_FEATURE_RGB_YCRCB444 (1 << 3)
  196. #define DRM_EDID_FEATURE_RGB_YCRCB422 (2 << 3)
  197. #define DRM_EDID_FEATURE_RGB_YCRCB (3 << 3) /* both 4:4:4 and 4:2:2 */
  198. #define DRM_EDID_FEATURE_PM_ACTIVE_OFF (1 << 5)
  199. #define DRM_EDID_FEATURE_PM_SUSPEND (1 << 6)
  200. #define DRM_EDID_FEATURE_PM_STANDBY (1 << 7)
  201. #define DRM_EDID_HDMI_DC_48 (1 << 6)
  202. #define DRM_EDID_HDMI_DC_36 (1 << 5)
  203. #define DRM_EDID_HDMI_DC_30 (1 << 4)
  204. #define DRM_EDID_HDMI_DC_Y444 (1 << 3)
  205. /* YCBCR 420 deep color modes */
  206. #define DRM_EDID_YCBCR420_DC_48 (1 << 2)
  207. #define DRM_EDID_YCBCR420_DC_36 (1 << 1)
  208. #define DRM_EDID_YCBCR420_DC_30 (1 << 0)
  209. #define DRM_EDID_YCBCR420_DC_MASK (DRM_EDID_YCBCR420_DC_48 | \
  210. DRM_EDID_YCBCR420_DC_36 | \
  211. DRM_EDID_YCBCR420_DC_30)
  212. /* HDMI 2.1 additional fields */
  213. #define DRM_EDID_MAX_FRL_RATE_MASK 0xf0
  214. #define DRM_EDID_FAPA_START_LOCATION (1 << 0)
  215. #define DRM_EDID_ALLM (1 << 1)
  216. #define DRM_EDID_FVA (1 << 2)
  217. /* Deep Color specific */
  218. #define DRM_EDID_DC_30BIT_420 (1 << 0)
  219. #define DRM_EDID_DC_36BIT_420 (1 << 1)
  220. #define DRM_EDID_DC_48BIT_420 (1 << 2)
  221. /* VRR specific */
  222. #define DRM_EDID_CNMVRR (1 << 3)
  223. #define DRM_EDID_CINEMA_VRR (1 << 4)
  224. #define DRM_EDID_MDELTA (1 << 5)
  225. #define DRM_EDID_VRR_MAX_UPPER_MASK 0xc0
  226. #define DRM_EDID_VRR_MAX_LOWER_MASK 0xff
  227. #define DRM_EDID_VRR_MIN_MASK 0x3f
  228. /* DSC specific */
  229. #define DRM_EDID_DSC_10BPC (1 << 0)
  230. #define DRM_EDID_DSC_12BPC (1 << 1)
  231. #define DRM_EDID_DSC_16BPC (1 << 2)
  232. #define DRM_EDID_DSC_ALL_BPP (1 << 3)
  233. #define DRM_EDID_DSC_NATIVE_420 (1 << 6)
  234. #define DRM_EDID_DSC_1P2 (1 << 7)
  235. #define DRM_EDID_DSC_MAX_FRL_RATE_MASK 0xf0
  236. #define DRM_EDID_DSC_MAX_SLICES 0xf
  237. #define DRM_EDID_DSC_TOTAL_CHUNK_KBYTES 0x3f
  238. /* ELD Header Block */
  239. #define DRM_ELD_HEADER_BLOCK_SIZE 4
  240. #define DRM_ELD_VER 0
  241. # define DRM_ELD_VER_SHIFT 3
  242. # define DRM_ELD_VER_MASK (0x1f << 3)
  243. # define DRM_ELD_VER_CEA861D (2 << 3) /* supports 861D or below */
  244. # define DRM_ELD_VER_CANNED (0x1f << 3)
  245. #define DRM_ELD_BASELINE_ELD_LEN 2 /* in dwords! */
  246. /* ELD Baseline Block for ELD_Ver == 2 */
  247. #define DRM_ELD_CEA_EDID_VER_MNL 4
  248. # define DRM_ELD_CEA_EDID_VER_SHIFT 5
  249. # define DRM_ELD_CEA_EDID_VER_MASK (7 << 5)
  250. # define DRM_ELD_CEA_EDID_VER_NONE (0 << 5)
  251. # define DRM_ELD_CEA_EDID_VER_CEA861 (1 << 5)
  252. # define DRM_ELD_CEA_EDID_VER_CEA861A (2 << 5)
  253. # define DRM_ELD_CEA_EDID_VER_CEA861BCD (3 << 5)
  254. # define DRM_ELD_MNL_SHIFT 0
  255. # define DRM_ELD_MNL_MASK (0x1f << 0)
  256. #define DRM_ELD_SAD_COUNT_CONN_TYPE 5
  257. # define DRM_ELD_SAD_COUNT_SHIFT 4
  258. # define DRM_ELD_SAD_COUNT_MASK (0xf << 4)
  259. # define DRM_ELD_CONN_TYPE_SHIFT 2
  260. # define DRM_ELD_CONN_TYPE_MASK (3 << 2)
  261. # define DRM_ELD_CONN_TYPE_HDMI (0 << 2)
  262. # define DRM_ELD_CONN_TYPE_DP (1 << 2)
  263. # define DRM_ELD_SUPPORTS_AI (1 << 1)
  264. # define DRM_ELD_SUPPORTS_HDCP (1 << 0)
  265. #define DRM_ELD_AUD_SYNCH_DELAY 6 /* in units of 2 ms */
  266. # define DRM_ELD_AUD_SYNCH_DELAY_MAX 0xfa /* 500 ms */
  267. #define DRM_ELD_SPEAKER 7
  268. # define DRM_ELD_SPEAKER_MASK 0x7f
  269. # define DRM_ELD_SPEAKER_RLRC (1 << 6)
  270. # define DRM_ELD_SPEAKER_FLRC (1 << 5)
  271. # define DRM_ELD_SPEAKER_RC (1 << 4)
  272. # define DRM_ELD_SPEAKER_RLR (1 << 3)
  273. # define DRM_ELD_SPEAKER_FC (1 << 2)
  274. # define DRM_ELD_SPEAKER_LFE (1 << 1)
  275. # define DRM_ELD_SPEAKER_FLR (1 << 0)
  276. #define DRM_ELD_PORT_ID 8 /* offsets 8..15 inclusive */
  277. # define DRM_ELD_PORT_ID_LEN 8
  278. #define DRM_ELD_MANUFACTURER_NAME0 16
  279. #define DRM_ELD_MANUFACTURER_NAME1 17
  280. #define DRM_ELD_PRODUCT_CODE0 18
  281. #define DRM_ELD_PRODUCT_CODE1 19
  282. #define DRM_ELD_MONITOR_NAME_STRING 20 /* offsets 20..(20+mnl-1) inclusive */
  283. #define DRM_ELD_CEA_SAD(mnl, sad) (20 + (mnl) + 3 * (sad))
  284. struct edid {
  285. u8 header[8];
  286. /* Vendor & product info */
  287. u8 mfg_id[2];
  288. u8 prod_code[2];
  289. u32 serial; /* FIXME: byte order */
  290. u8 mfg_week;
  291. u8 mfg_year;
  292. /* EDID version */
  293. u8 version;
  294. u8 revision;
  295. /* Display info: */
  296. u8 input;
  297. u8 width_cm;
  298. u8 height_cm;
  299. u8 gamma;
  300. u8 features;
  301. /* Color characteristics */
  302. u8 red_green_lo;
  303. u8 blue_white_lo;
  304. u8 red_x;
  305. u8 red_y;
  306. u8 green_x;
  307. u8 green_y;
  308. u8 blue_x;
  309. u8 blue_y;
  310. u8 white_x;
  311. u8 white_y;
  312. /* Est. timings and mfg rsvd timings*/
  313. struct est_timings established_timings;
  314. /* Standard timings 1-8*/
  315. struct std_timing standard_timings[8];
  316. /* Detailing timings 1-4 */
  317. struct detailed_timing detailed_timings[4];
  318. /* Number of 128 byte ext. blocks */
  319. u8 extensions;
  320. /* Checksum */
  321. u8 checksum;
  322. } __attribute__((packed));
  323. #define EDID_PRODUCT_ID(e) ((e)->prod_code[0] | ((e)->prod_code[1] << 8))
  324. /* Short Audio Descriptor */
  325. struct cea_sad {
  326. u8 format;
  327. u8 channels; /* max number of channels - 1 */
  328. u8 freq;
  329. u8 byte2; /* meaning depends on format */
  330. };
  331. struct drm_encoder;
  332. struct drm_connector;
  333. struct drm_connector_state;
  334. struct drm_display_mode;
  335. int drm_edid_to_sad(const struct edid *edid, struct cea_sad **sads);
  336. int drm_edid_to_speaker_allocation(const struct edid *edid, u8 **sadb);
  337. int drm_av_sync_delay(struct drm_connector *connector,
  338. const struct drm_display_mode *mode);
  339. #ifdef CONFIG_DRM_LOAD_EDID_FIRMWARE
  340. struct edid *drm_load_edid_firmware(struct drm_connector *connector);
  341. int __drm_set_edid_firmware_path(const char *path);
  342. int __drm_get_edid_firmware_path(char *buf, size_t bufsize);
  343. #else
  344. static inline struct edid *
  345. drm_load_edid_firmware(struct drm_connector *connector)
  346. {
  347. return ERR_PTR(-ENOENT);
  348. }
  349. #endif
  350. bool drm_edid_are_equal(const struct edid *edid1, const struct edid *edid2);
  351. int
  352. drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
  353. const struct drm_connector *connector,
  354. const struct drm_display_mode *mode);
  355. int
  356. drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
  357. const struct drm_connector *connector,
  358. const struct drm_display_mode *mode);
  359. void
  360. drm_hdmi_avi_infoframe_quant_range(struct hdmi_avi_infoframe *frame,
  361. const struct drm_connector *connector,
  362. const struct drm_display_mode *mode,
  363. enum hdmi_quantization_range rgb_quant_range);
  364. /**
  365. * drm_eld_mnl - Get ELD monitor name length in bytes.
  366. * @eld: pointer to an eld memory structure with mnl set
  367. */
  368. static inline int drm_eld_mnl(const uint8_t *eld)
  369. {
  370. return (eld[DRM_ELD_CEA_EDID_VER_MNL] & DRM_ELD_MNL_MASK) >> DRM_ELD_MNL_SHIFT;
  371. }
  372. /**
  373. * drm_eld_sad - Get ELD SAD structures.
  374. * @eld: pointer to an eld memory structure with sad_count set
  375. */
  376. static inline const uint8_t *drm_eld_sad(const uint8_t *eld)
  377. {
  378. unsigned int ver, mnl;
  379. ver = (eld[DRM_ELD_VER] & DRM_ELD_VER_MASK) >> DRM_ELD_VER_SHIFT;
  380. if (ver != 2 && ver != 31)
  381. return NULL;
  382. mnl = drm_eld_mnl(eld);
  383. if (mnl > 16)
  384. return NULL;
  385. return eld + DRM_ELD_CEA_SAD(mnl, 0);
  386. }
  387. /**
  388. * drm_eld_sad_count - Get ELD SAD count.
  389. * @eld: pointer to an eld memory structure with sad_count set
  390. */
  391. static inline int drm_eld_sad_count(const uint8_t *eld)
  392. {
  393. return (eld[DRM_ELD_SAD_COUNT_CONN_TYPE] & DRM_ELD_SAD_COUNT_MASK) >>
  394. DRM_ELD_SAD_COUNT_SHIFT;
  395. }
  396. /**
  397. * drm_eld_calc_baseline_block_size - Calculate baseline block size in bytes
  398. * @eld: pointer to an eld memory structure with mnl and sad_count set
  399. *
  400. * This is a helper for determining the payload size of the baseline block, in
  401. * bytes, for e.g. setting the Baseline_ELD_Len field in the ELD header block.
  402. */
  403. static inline int drm_eld_calc_baseline_block_size(const uint8_t *eld)
  404. {
  405. return DRM_ELD_MONITOR_NAME_STRING - DRM_ELD_HEADER_BLOCK_SIZE +
  406. drm_eld_mnl(eld) + drm_eld_sad_count(eld) * 3;
  407. }
  408. /**
  409. * drm_eld_size - Get ELD size in bytes
  410. * @eld: pointer to a complete eld memory structure
  411. *
  412. * The returned value does not include the vendor block. It's vendor specific,
  413. * and comprises of the remaining bytes in the ELD memory buffer after
  414. * drm_eld_size() bytes of header and baseline block.
  415. *
  416. * The returned value is guaranteed to be a multiple of 4.
  417. */
  418. static inline int drm_eld_size(const uint8_t *eld)
  419. {
  420. return DRM_ELD_HEADER_BLOCK_SIZE + eld[DRM_ELD_BASELINE_ELD_LEN] * 4;
  421. }
  422. /**
  423. * drm_eld_get_spk_alloc - Get speaker allocation
  424. * @eld: pointer to an ELD memory structure
  425. *
  426. * The returned value is the speakers mask. User has to use %DRM_ELD_SPEAKER
  427. * field definitions to identify speakers.
  428. */
  429. static inline u8 drm_eld_get_spk_alloc(const uint8_t *eld)
  430. {
  431. return eld[DRM_ELD_SPEAKER] & DRM_ELD_SPEAKER_MASK;
  432. }
  433. /**
  434. * drm_eld_get_conn_type - Get device type hdmi/dp connected
  435. * @eld: pointer to an ELD memory structure
  436. *
  437. * The caller need to use %DRM_ELD_CONN_TYPE_HDMI or %DRM_ELD_CONN_TYPE_DP to
  438. * identify the display type connected.
  439. */
  440. static inline u8 drm_eld_get_conn_type(const uint8_t *eld)
  441. {
  442. return eld[DRM_ELD_SAD_COUNT_CONN_TYPE] & DRM_ELD_CONN_TYPE_MASK;
  443. }
  444. /**
  445. * drm_edid_decode_mfg_id - Decode the manufacturer ID
  446. * @mfg_id: The manufacturer ID
  447. * @vend: A 4-byte buffer to store the 3-letter vendor string plus a '\0'
  448. * termination
  449. */
  450. static inline const char *drm_edid_decode_mfg_id(u16 mfg_id, char vend[4])
  451. {
  452. vend[0] = '@' + ((mfg_id >> 10) & 0x1f);
  453. vend[1] = '@' + ((mfg_id >> 5) & 0x1f);
  454. vend[2] = '@' + ((mfg_id >> 0) & 0x1f);
  455. vend[3] = '\0';
  456. return vend;
  457. }
  458. /**
  459. * drm_edid_encode_panel_id - Encode an ID for matching against drm_edid_get_panel_id()
  460. * @vend_chr_0: First character of the vendor string.
  461. * @vend_chr_1: Second character of the vendor string.
  462. * @vend_chr_2: Third character of the vendor string.
  463. * @product_id: The 16-bit product ID.
  464. *
  465. * This is a macro so that it can be calculated at compile time and used
  466. * as an initializer.
  467. *
  468. * For instance:
  469. * drm_edid_encode_panel_id('B', 'O', 'E', 0x2d08) => 0x09e52d08
  470. *
  471. * Return: a 32-bit ID per panel.
  472. */
  473. #define drm_edid_encode_panel_id(vend_chr_0, vend_chr_1, vend_chr_2, product_id) \
  474. ((((u32)(vend_chr_0) - '@') & 0x1f) << 26 | \
  475. (((u32)(vend_chr_1) - '@') & 0x1f) << 21 | \
  476. (((u32)(vend_chr_2) - '@') & 0x1f) << 16 | \
  477. ((product_id) & 0xffff))
  478. /**
  479. * drm_edid_decode_panel_id - Decode a panel ID from drm_edid_encode_panel_id()
  480. * @panel_id: The panel ID to decode.
  481. * @vend: A 4-byte buffer to store the 3-letter vendor string plus a '\0'
  482. * termination
  483. * @product_id: The product ID will be returned here.
  484. *
  485. * For instance, after:
  486. * drm_edid_decode_panel_id(0x09e52d08, vend, &product_id)
  487. * These will be true:
  488. * vend[0] = 'B'
  489. * vend[1] = 'O'
  490. * vend[2] = 'E'
  491. * vend[3] = '\0'
  492. * product_id = 0x2d08
  493. */
  494. static inline void drm_edid_decode_panel_id(u32 panel_id, char vend[4], u16 *product_id)
  495. {
  496. *product_id = (u16)(panel_id & 0xffff);
  497. drm_edid_decode_mfg_id(panel_id >> 16, vend);
  498. }
  499. bool drm_probe_ddc(struct i2c_adapter *adapter);
  500. struct edid *drm_do_get_edid(struct drm_connector *connector,
  501. int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
  502. size_t len),
  503. void *data);
  504. struct edid *drm_get_edid(struct drm_connector *connector,
  505. struct i2c_adapter *adapter);
  506. u32 drm_edid_get_panel_id(struct i2c_adapter *adapter);
  507. struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
  508. struct i2c_adapter *adapter);
  509. struct edid *drm_edid_duplicate(const struct edid *edid);
  510. int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid);
  511. int drm_add_override_edid_modes(struct drm_connector *connector);
  512. u8 drm_match_cea_mode(const struct drm_display_mode *to_match);
  513. bool drm_detect_hdmi_monitor(const struct edid *edid);
  514. bool drm_detect_monitor_audio(const struct edid *edid);
  515. enum hdmi_quantization_range
  516. drm_default_rgb_quant_range(const struct drm_display_mode *mode);
  517. int drm_add_modes_noedid(struct drm_connector *connector,
  518. int hdisplay, int vdisplay);
  519. void drm_set_preferred_mode(struct drm_connector *connector,
  520. int hpref, int vpref);
  521. int drm_edid_header_is_valid(const void *edid);
  522. bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
  523. bool *edid_corrupt);
  524. bool drm_edid_is_valid(struct edid *edid);
  525. void drm_edid_get_monitor_name(const struct edid *edid, char *name,
  526. int buflen);
  527. struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
  528. int hsize, int vsize, int fresh,
  529. bool rb);
  530. struct drm_display_mode *
  531. drm_display_mode_from_cea_vic(struct drm_device *dev,
  532. u8 video_code);
  533. /* Interface based on struct drm_edid */
  534. const struct drm_edid *drm_edid_alloc(const void *edid, size_t size);
  535. const struct drm_edid *drm_edid_dup(const struct drm_edid *drm_edid);
  536. void drm_edid_free(const struct drm_edid *drm_edid);
  537. const struct edid *drm_edid_raw(const struct drm_edid *drm_edid);
  538. const struct drm_edid *drm_edid_read(struct drm_connector *connector);
  539. const struct drm_edid *drm_edid_read_ddc(struct drm_connector *connector,
  540. struct i2c_adapter *adapter);
  541. const struct drm_edid *drm_edid_read_custom(struct drm_connector *connector,
  542. int (*read_block)(void *context, u8 *buf, unsigned int block, size_t len),
  543. void *context);
  544. int drm_edid_connector_update(struct drm_connector *connector,
  545. const struct drm_edid *edid);
  546. const u8 *drm_find_edid_extension(const struct drm_edid *drm_edid,
  547. int ext_id, int *ext_index);
  548. #endif /* __DRM_EDID_H__ */