drm_cache.h 3.3 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. /**************************************************************************
  2. *
  3. * Copyright 2009 Red Hat Inc.
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. *
  27. **************************************************************************/
  28. /*
  29. * Authors:
  30. * Dave Airlie <[email protected]>
  31. */
  32. #ifndef _DRM_CACHE_H_
  33. #define _DRM_CACHE_H_
  34. #include <linux/scatterlist.h>
  35. struct iosys_map;
  36. void drm_clflush_pages(struct page *pages[], unsigned long num_pages);
  37. void drm_clflush_sg(struct sg_table *st);
  38. void drm_clflush_virt_range(void *addr, unsigned long length);
  39. bool drm_need_swiotlb(int dma_bits);
  40. static inline bool drm_arch_can_wc_memory(void)
  41. {
  42. #if defined(CONFIG_PPC) && !defined(CONFIG_NOT_COHERENT_CACHE)
  43. return false;
  44. #elif defined(CONFIG_MIPS) && defined(CONFIG_CPU_LOONGSON64)
  45. return false;
  46. #elif defined(CONFIG_ARM) || defined(CONFIG_ARM64)
  47. /*
  48. * The DRM driver stack is designed to work with cache coherent devices
  49. * only, but permits an optimization to be enabled in some cases, where
  50. * for some buffers, both the CPU and the GPU use uncached mappings,
  51. * removing the need for DMA snooping and allocation in the CPU caches.
  52. *
  53. * The use of uncached GPU mappings relies on the correct implementation
  54. * of the PCIe NoSnoop TLP attribute by the platform, otherwise the GPU
  55. * will use cached mappings nonetheless. On x86 platforms, this does not
  56. * seem to matter, as uncached CPU mappings will snoop the caches in any
  57. * case. However, on ARM and arm64, enabling this optimization on a
  58. * platform where NoSnoop is ignored results in loss of coherency, which
  59. * breaks correct operation of the device. Since we have no way of
  60. * detecting whether NoSnoop works or not, just disable this
  61. * optimization entirely for ARM and arm64.
  62. */
  63. return false;
  64. #elif defined(CONFIG_LOONGARCH)
  65. /*
  66. * LoongArch maintains cache coherency in hardware, but its WUC attribute
  67. * (Weak-ordered UnCached, which is similar to WC) is out of the scope of
  68. * cache coherency machanism. This means WUC can only used for write-only
  69. * memory regions.
  70. */
  71. return false;
  72. #else
  73. return true;
  74. #endif
  75. }
  76. void drm_memcpy_init_early(void);
  77. void drm_memcpy_from_wc(struct iosys_map *dst,
  78. const struct iosys_map *src,
  79. unsigned long len);
  80. #endif