rza.c 1.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Renesas USB driver RZ/A initialization and power control
  4. *
  5. * Copyright (C) 2018 Chris Brandt
  6. * Copyright (C) 2018-2019 Renesas Electronics Corporation
  7. */
  8. #include <linux/delay.h>
  9. #include <linux/io.h>
  10. #include <linux/of_device.h>
  11. #include "common.h"
  12. #include "rza.h"
  13. static int usbhs_rza1_hardware_init(struct platform_device *pdev)
  14. {
  15. struct usbhs_priv *priv = usbhs_pdev_to_priv(pdev);
  16. struct device_node *usb_x1_clk, *extal_clk;
  17. u32 freq_usb = 0, freq_extal = 0;
  18. /* Input Clock Selection (NOTE: ch0 controls both ch0 and ch1) */
  19. usb_x1_clk = of_find_node_by_name(NULL, "usb_x1");
  20. extal_clk = of_find_node_by_name(NULL, "extal");
  21. of_property_read_u32(usb_x1_clk, "clock-frequency", &freq_usb);
  22. of_property_read_u32(extal_clk, "clock-frequency", &freq_extal);
  23. of_node_put(usb_x1_clk);
  24. of_node_put(extal_clk);
  25. if (freq_usb == 0) {
  26. if (freq_extal == 12000000) {
  27. /* Select 12MHz XTAL */
  28. usbhs_bset(priv, SYSCFG, UCKSEL, UCKSEL);
  29. } else {
  30. dev_err(usbhs_priv_to_dev(priv), "A 48MHz USB clock or 12MHz main clock is required.\n");
  31. return -EIO;
  32. }
  33. }
  34. /* Enable USB PLL (NOTE: ch0 controls both ch0 and ch1) */
  35. usbhs_bset(priv, SYSCFG, UPLLE, UPLLE);
  36. usleep_range(1000, 2000);
  37. usbhs_bset(priv, SUSPMODE, SUSPM, SUSPM);
  38. return 0;
  39. }
  40. const struct renesas_usbhs_platform_info usbhs_rza1_plat_info = {
  41. .platform_callback = {
  42. .hardware_init = usbhs_rza1_hardware_init,
  43. .get_id = usbhs_get_id_as_gadget,
  44. },
  45. .driver_param = {
  46. .has_new_pipe_configs = 1,
  47. },
  48. };