spi-dln2.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Driver for the Diolan DLN-2 USB-SPI adapter
  4. *
  5. * Copyright (c) 2014 Intel Corporation
  6. */
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/property.h>
  11. #include <linux/mfd/dln2.h>
  12. #include <linux/spi/spi.h>
  13. #include <linux/pm_runtime.h>
  14. #include <asm/unaligned.h>
  15. #define DLN2_SPI_MODULE_ID 0x02
  16. #define DLN2_SPI_CMD(cmd) DLN2_CMD(cmd, DLN2_SPI_MODULE_ID)
  17. /* SPI commands */
  18. #define DLN2_SPI_GET_PORT_COUNT DLN2_SPI_CMD(0x00)
  19. #define DLN2_SPI_ENABLE DLN2_SPI_CMD(0x11)
  20. #define DLN2_SPI_DISABLE DLN2_SPI_CMD(0x12)
  21. #define DLN2_SPI_IS_ENABLED DLN2_SPI_CMD(0x13)
  22. #define DLN2_SPI_SET_MODE DLN2_SPI_CMD(0x14)
  23. #define DLN2_SPI_GET_MODE DLN2_SPI_CMD(0x15)
  24. #define DLN2_SPI_SET_FRAME_SIZE DLN2_SPI_CMD(0x16)
  25. #define DLN2_SPI_GET_FRAME_SIZE DLN2_SPI_CMD(0x17)
  26. #define DLN2_SPI_SET_FREQUENCY DLN2_SPI_CMD(0x18)
  27. #define DLN2_SPI_GET_FREQUENCY DLN2_SPI_CMD(0x19)
  28. #define DLN2_SPI_READ_WRITE DLN2_SPI_CMD(0x1A)
  29. #define DLN2_SPI_READ DLN2_SPI_CMD(0x1B)
  30. #define DLN2_SPI_WRITE DLN2_SPI_CMD(0x1C)
  31. #define DLN2_SPI_SET_DELAY_BETWEEN_SS DLN2_SPI_CMD(0x20)
  32. #define DLN2_SPI_GET_DELAY_BETWEEN_SS DLN2_SPI_CMD(0x21)
  33. #define DLN2_SPI_SET_DELAY_AFTER_SS DLN2_SPI_CMD(0x22)
  34. #define DLN2_SPI_GET_DELAY_AFTER_SS DLN2_SPI_CMD(0x23)
  35. #define DLN2_SPI_SET_DELAY_BETWEEN_FRAMES DLN2_SPI_CMD(0x24)
  36. #define DLN2_SPI_GET_DELAY_BETWEEN_FRAMES DLN2_SPI_CMD(0x25)
  37. #define DLN2_SPI_SET_SS DLN2_SPI_CMD(0x26)
  38. #define DLN2_SPI_GET_SS DLN2_SPI_CMD(0x27)
  39. #define DLN2_SPI_RELEASE_SS DLN2_SPI_CMD(0x28)
  40. #define DLN2_SPI_SS_VARIABLE_ENABLE DLN2_SPI_CMD(0x2B)
  41. #define DLN2_SPI_SS_VARIABLE_DISABLE DLN2_SPI_CMD(0x2C)
  42. #define DLN2_SPI_SS_VARIABLE_IS_ENABLED DLN2_SPI_CMD(0x2D)
  43. #define DLN2_SPI_SS_AAT_ENABLE DLN2_SPI_CMD(0x2E)
  44. #define DLN2_SPI_SS_AAT_DISABLE DLN2_SPI_CMD(0x2F)
  45. #define DLN2_SPI_SS_AAT_IS_ENABLED DLN2_SPI_CMD(0x30)
  46. #define DLN2_SPI_SS_BETWEEN_FRAMES_ENABLE DLN2_SPI_CMD(0x31)
  47. #define DLN2_SPI_SS_BETWEEN_FRAMES_DISABLE DLN2_SPI_CMD(0x32)
  48. #define DLN2_SPI_SS_BETWEEN_FRAMES_IS_ENABLED DLN2_SPI_CMD(0x33)
  49. #define DLN2_SPI_SET_CPHA DLN2_SPI_CMD(0x34)
  50. #define DLN2_SPI_GET_CPHA DLN2_SPI_CMD(0x35)
  51. #define DLN2_SPI_SET_CPOL DLN2_SPI_CMD(0x36)
  52. #define DLN2_SPI_GET_CPOL DLN2_SPI_CMD(0x37)
  53. #define DLN2_SPI_SS_MULTI_ENABLE DLN2_SPI_CMD(0x38)
  54. #define DLN2_SPI_SS_MULTI_DISABLE DLN2_SPI_CMD(0x39)
  55. #define DLN2_SPI_SS_MULTI_IS_ENABLED DLN2_SPI_CMD(0x3A)
  56. #define DLN2_SPI_GET_SUPPORTED_MODES DLN2_SPI_CMD(0x40)
  57. #define DLN2_SPI_GET_SUPPORTED_CPHA_VALUES DLN2_SPI_CMD(0x41)
  58. #define DLN2_SPI_GET_SUPPORTED_CPOL_VALUES DLN2_SPI_CMD(0x42)
  59. #define DLN2_SPI_GET_SUPPORTED_FRAME_SIZES DLN2_SPI_CMD(0x43)
  60. #define DLN2_SPI_GET_SS_COUNT DLN2_SPI_CMD(0x44)
  61. #define DLN2_SPI_GET_MIN_FREQUENCY DLN2_SPI_CMD(0x45)
  62. #define DLN2_SPI_GET_MAX_FREQUENCY DLN2_SPI_CMD(0x46)
  63. #define DLN2_SPI_GET_MIN_DELAY_BETWEEN_SS DLN2_SPI_CMD(0x47)
  64. #define DLN2_SPI_GET_MAX_DELAY_BETWEEN_SS DLN2_SPI_CMD(0x48)
  65. #define DLN2_SPI_GET_MIN_DELAY_AFTER_SS DLN2_SPI_CMD(0x49)
  66. #define DLN2_SPI_GET_MAX_DELAY_AFTER_SS DLN2_SPI_CMD(0x4A)
  67. #define DLN2_SPI_GET_MIN_DELAY_BETWEEN_FRAMES DLN2_SPI_CMD(0x4B)
  68. #define DLN2_SPI_GET_MAX_DELAY_BETWEEN_FRAMES DLN2_SPI_CMD(0x4C)
  69. #define DLN2_SPI_MAX_XFER_SIZE 256
  70. #define DLN2_SPI_BUF_SIZE (DLN2_SPI_MAX_XFER_SIZE + 16)
  71. #define DLN2_SPI_ATTR_LEAVE_SS_LOW BIT(0)
  72. #define DLN2_TRANSFERS_WAIT_COMPLETE 1
  73. #define DLN2_TRANSFERS_CANCEL 0
  74. #define DLN2_RPM_AUTOSUSPEND_TIMEOUT 2000
  75. struct dln2_spi {
  76. struct platform_device *pdev;
  77. struct spi_master *master;
  78. u8 port;
  79. /*
  80. * This buffer will be used mainly for read/write operations. Since
  81. * they're quite large, we cannot use the stack. Protection is not
  82. * needed because all SPI communication is serialized by the SPI core.
  83. */
  84. void *buf;
  85. u8 bpw;
  86. u32 speed;
  87. u16 mode;
  88. u8 cs;
  89. };
  90. /*
  91. * Enable/Disable SPI module. The disable command will wait for transfers to
  92. * complete first.
  93. */
  94. static int dln2_spi_enable(struct dln2_spi *dln2, bool enable)
  95. {
  96. u16 cmd;
  97. struct {
  98. u8 port;
  99. u8 wait_for_completion;
  100. } tx;
  101. unsigned len = sizeof(tx);
  102. tx.port = dln2->port;
  103. if (enable) {
  104. cmd = DLN2_SPI_ENABLE;
  105. len -= sizeof(tx.wait_for_completion);
  106. } else {
  107. tx.wait_for_completion = DLN2_TRANSFERS_WAIT_COMPLETE;
  108. cmd = DLN2_SPI_DISABLE;
  109. }
  110. return dln2_transfer_tx(dln2->pdev, cmd, &tx, len);
  111. }
  112. /*
  113. * Select/unselect multiple CS lines. The selected lines will be automatically
  114. * toggled LOW/HIGH by the board firmware during transfers, provided they're
  115. * enabled first.
  116. *
  117. * Ex: cs_mask = 0x03 -> CS0 & CS1 will be selected and the next WR/RD operation
  118. * will toggle the lines LOW/HIGH automatically.
  119. */
  120. static int dln2_spi_cs_set(struct dln2_spi *dln2, u8 cs_mask)
  121. {
  122. struct {
  123. u8 port;
  124. u8 cs;
  125. } tx;
  126. tx.port = dln2->port;
  127. /*
  128. * According to Diolan docs, "a slave device can be selected by changing
  129. * the corresponding bit value to 0". The rest must be set to 1. Hence
  130. * the bitwise NOT in front.
  131. */
  132. tx.cs = ~cs_mask;
  133. return dln2_transfer_tx(dln2->pdev, DLN2_SPI_SET_SS, &tx, sizeof(tx));
  134. }
  135. /*
  136. * Select one CS line. The other lines will be un-selected.
  137. */
  138. static int dln2_spi_cs_set_one(struct dln2_spi *dln2, u8 cs)
  139. {
  140. return dln2_spi_cs_set(dln2, BIT(cs));
  141. }
  142. /*
  143. * Enable/disable CS lines for usage. The module has to be disabled first.
  144. */
  145. static int dln2_spi_cs_enable(struct dln2_spi *dln2, u8 cs_mask, bool enable)
  146. {
  147. struct {
  148. u8 port;
  149. u8 cs;
  150. } tx;
  151. u16 cmd;
  152. tx.port = dln2->port;
  153. tx.cs = cs_mask;
  154. cmd = enable ? DLN2_SPI_SS_MULTI_ENABLE : DLN2_SPI_SS_MULTI_DISABLE;
  155. return dln2_transfer_tx(dln2->pdev, cmd, &tx, sizeof(tx));
  156. }
  157. static int dln2_spi_cs_enable_all(struct dln2_spi *dln2, bool enable)
  158. {
  159. u8 cs_mask = GENMASK(dln2->master->num_chipselect - 1, 0);
  160. return dln2_spi_cs_enable(dln2, cs_mask, enable);
  161. }
  162. static int dln2_spi_get_cs_num(struct dln2_spi *dln2, u16 *cs_num)
  163. {
  164. int ret;
  165. struct {
  166. u8 port;
  167. } tx;
  168. struct {
  169. __le16 cs_count;
  170. } rx;
  171. unsigned rx_len = sizeof(rx);
  172. tx.port = dln2->port;
  173. ret = dln2_transfer(dln2->pdev, DLN2_SPI_GET_SS_COUNT, &tx, sizeof(tx),
  174. &rx, &rx_len);
  175. if (ret < 0)
  176. return ret;
  177. if (rx_len < sizeof(rx))
  178. return -EPROTO;
  179. *cs_num = le16_to_cpu(rx.cs_count);
  180. dev_dbg(&dln2->pdev->dev, "cs_num = %d\n", *cs_num);
  181. return 0;
  182. }
  183. static int dln2_spi_get_speed(struct dln2_spi *dln2, u16 cmd, u32 *freq)
  184. {
  185. int ret;
  186. struct {
  187. u8 port;
  188. } tx;
  189. struct {
  190. __le32 speed;
  191. } rx;
  192. unsigned rx_len = sizeof(rx);
  193. tx.port = dln2->port;
  194. ret = dln2_transfer(dln2->pdev, cmd, &tx, sizeof(tx), &rx, &rx_len);
  195. if (ret < 0)
  196. return ret;
  197. if (rx_len < sizeof(rx))
  198. return -EPROTO;
  199. *freq = le32_to_cpu(rx.speed);
  200. return 0;
  201. }
  202. /*
  203. * Get bus min/max frequencies.
  204. */
  205. static int dln2_spi_get_speed_range(struct dln2_spi *dln2, u32 *fmin, u32 *fmax)
  206. {
  207. int ret;
  208. ret = dln2_spi_get_speed(dln2, DLN2_SPI_GET_MIN_FREQUENCY, fmin);
  209. if (ret < 0)
  210. return ret;
  211. ret = dln2_spi_get_speed(dln2, DLN2_SPI_GET_MAX_FREQUENCY, fmax);
  212. if (ret < 0)
  213. return ret;
  214. dev_dbg(&dln2->pdev->dev, "freq_min = %d, freq_max = %d\n",
  215. *fmin, *fmax);
  216. return 0;
  217. }
  218. /*
  219. * Set the bus speed. The module will automatically round down to the closest
  220. * available frequency and returns it. The module has to be disabled first.
  221. */
  222. static int dln2_spi_set_speed(struct dln2_spi *dln2, u32 speed)
  223. {
  224. int ret;
  225. struct {
  226. u8 port;
  227. __le32 speed;
  228. } __packed tx;
  229. struct {
  230. __le32 speed;
  231. } rx;
  232. int rx_len = sizeof(rx);
  233. tx.port = dln2->port;
  234. tx.speed = cpu_to_le32(speed);
  235. ret = dln2_transfer(dln2->pdev, DLN2_SPI_SET_FREQUENCY, &tx, sizeof(tx),
  236. &rx, &rx_len);
  237. if (ret < 0)
  238. return ret;
  239. if (rx_len < sizeof(rx))
  240. return -EPROTO;
  241. return 0;
  242. }
  243. /*
  244. * Change CPOL & CPHA. The module has to be disabled first.
  245. */
  246. static int dln2_spi_set_mode(struct dln2_spi *dln2, u8 mode)
  247. {
  248. struct {
  249. u8 port;
  250. u8 mode;
  251. } tx;
  252. tx.port = dln2->port;
  253. tx.mode = mode;
  254. return dln2_transfer_tx(dln2->pdev, DLN2_SPI_SET_MODE, &tx, sizeof(tx));
  255. }
  256. /*
  257. * Change frame size. The module has to be disabled first.
  258. */
  259. static int dln2_spi_set_bpw(struct dln2_spi *dln2, u8 bpw)
  260. {
  261. struct {
  262. u8 port;
  263. u8 bpw;
  264. } tx;
  265. tx.port = dln2->port;
  266. tx.bpw = bpw;
  267. return dln2_transfer_tx(dln2->pdev, DLN2_SPI_SET_FRAME_SIZE,
  268. &tx, sizeof(tx));
  269. }
  270. static int dln2_spi_get_supported_frame_sizes(struct dln2_spi *dln2,
  271. u32 *bpw_mask)
  272. {
  273. int ret;
  274. struct {
  275. u8 port;
  276. } tx;
  277. struct {
  278. u8 count;
  279. u8 frame_sizes[36];
  280. } *rx = dln2->buf;
  281. unsigned rx_len = sizeof(*rx);
  282. int i;
  283. tx.port = dln2->port;
  284. ret = dln2_transfer(dln2->pdev, DLN2_SPI_GET_SUPPORTED_FRAME_SIZES,
  285. &tx, sizeof(tx), rx, &rx_len);
  286. if (ret < 0)
  287. return ret;
  288. if (rx_len < sizeof(*rx))
  289. return -EPROTO;
  290. if (rx->count > ARRAY_SIZE(rx->frame_sizes))
  291. return -EPROTO;
  292. *bpw_mask = 0;
  293. for (i = 0; i < rx->count; i++)
  294. *bpw_mask |= BIT(rx->frame_sizes[i] - 1);
  295. dev_dbg(&dln2->pdev->dev, "bpw_mask = 0x%X\n", *bpw_mask);
  296. return 0;
  297. }
  298. /*
  299. * Copy the data to DLN2 buffer and change the byte order to LE, requested by
  300. * DLN2 module. SPI core makes sure that the data length is a multiple of word
  301. * size.
  302. */
  303. static int dln2_spi_copy_to_buf(u8 *dln2_buf, const u8 *src, u16 len, u8 bpw)
  304. {
  305. #ifdef __LITTLE_ENDIAN
  306. memcpy(dln2_buf, src, len);
  307. #else
  308. if (bpw <= 8) {
  309. memcpy(dln2_buf, src, len);
  310. } else if (bpw <= 16) {
  311. __le16 *d = (__le16 *)dln2_buf;
  312. u16 *s = (u16 *)src;
  313. len = len / 2;
  314. while (len--)
  315. *d++ = cpu_to_le16p(s++);
  316. } else {
  317. __le32 *d = (__le32 *)dln2_buf;
  318. u32 *s = (u32 *)src;
  319. len = len / 4;
  320. while (len--)
  321. *d++ = cpu_to_le32p(s++);
  322. }
  323. #endif
  324. return 0;
  325. }
  326. /*
  327. * Copy the data from DLN2 buffer and convert to CPU byte order since the DLN2
  328. * buffer is LE ordered. SPI core makes sure that the data length is a multiple
  329. * of word size. The RX dln2_buf is 2 byte aligned so, for BE, we have to make
  330. * sure we avoid unaligned accesses for 32 bit case.
  331. */
  332. static int dln2_spi_copy_from_buf(u8 *dest, const u8 *dln2_buf, u16 len, u8 bpw)
  333. {
  334. #ifdef __LITTLE_ENDIAN
  335. memcpy(dest, dln2_buf, len);
  336. #else
  337. if (bpw <= 8) {
  338. memcpy(dest, dln2_buf, len);
  339. } else if (bpw <= 16) {
  340. u16 *d = (u16 *)dest;
  341. __le16 *s = (__le16 *)dln2_buf;
  342. len = len / 2;
  343. while (len--)
  344. *d++ = le16_to_cpup(s++);
  345. } else {
  346. u32 *d = (u32 *)dest;
  347. __le32 *s = (__le32 *)dln2_buf;
  348. len = len / 4;
  349. while (len--)
  350. *d++ = get_unaligned_le32(s++);
  351. }
  352. #endif
  353. return 0;
  354. }
  355. /*
  356. * Perform one write operation.
  357. */
  358. static int dln2_spi_write_one(struct dln2_spi *dln2, const u8 *data,
  359. u16 data_len, u8 attr)
  360. {
  361. struct {
  362. u8 port;
  363. __le16 size;
  364. u8 attr;
  365. u8 buf[DLN2_SPI_MAX_XFER_SIZE];
  366. } __packed *tx = dln2->buf;
  367. unsigned tx_len;
  368. BUILD_BUG_ON(sizeof(*tx) > DLN2_SPI_BUF_SIZE);
  369. if (data_len > DLN2_SPI_MAX_XFER_SIZE)
  370. return -EINVAL;
  371. tx->port = dln2->port;
  372. tx->size = cpu_to_le16(data_len);
  373. tx->attr = attr;
  374. dln2_spi_copy_to_buf(tx->buf, data, data_len, dln2->bpw);
  375. tx_len = sizeof(*tx) + data_len - DLN2_SPI_MAX_XFER_SIZE;
  376. return dln2_transfer_tx(dln2->pdev, DLN2_SPI_WRITE, tx, tx_len);
  377. }
  378. /*
  379. * Perform one read operation.
  380. */
  381. static int dln2_spi_read_one(struct dln2_spi *dln2, u8 *data,
  382. u16 data_len, u8 attr)
  383. {
  384. int ret;
  385. struct {
  386. u8 port;
  387. __le16 size;
  388. u8 attr;
  389. } __packed tx;
  390. struct {
  391. __le16 size;
  392. u8 buf[DLN2_SPI_MAX_XFER_SIZE];
  393. } __packed *rx = dln2->buf;
  394. unsigned rx_len = sizeof(*rx);
  395. BUILD_BUG_ON(sizeof(*rx) > DLN2_SPI_BUF_SIZE);
  396. if (data_len > DLN2_SPI_MAX_XFER_SIZE)
  397. return -EINVAL;
  398. tx.port = dln2->port;
  399. tx.size = cpu_to_le16(data_len);
  400. tx.attr = attr;
  401. ret = dln2_transfer(dln2->pdev, DLN2_SPI_READ, &tx, sizeof(tx),
  402. rx, &rx_len);
  403. if (ret < 0)
  404. return ret;
  405. if (rx_len < sizeof(rx->size) + data_len)
  406. return -EPROTO;
  407. if (le16_to_cpu(rx->size) != data_len)
  408. return -EPROTO;
  409. dln2_spi_copy_from_buf(data, rx->buf, data_len, dln2->bpw);
  410. return 0;
  411. }
  412. /*
  413. * Perform one write & read operation.
  414. */
  415. static int dln2_spi_read_write_one(struct dln2_spi *dln2, const u8 *tx_data,
  416. u8 *rx_data, u16 data_len, u8 attr)
  417. {
  418. int ret;
  419. struct {
  420. u8 port;
  421. __le16 size;
  422. u8 attr;
  423. u8 buf[DLN2_SPI_MAX_XFER_SIZE];
  424. } __packed *tx;
  425. struct {
  426. __le16 size;
  427. u8 buf[DLN2_SPI_MAX_XFER_SIZE];
  428. } __packed *rx;
  429. unsigned tx_len, rx_len;
  430. BUILD_BUG_ON(sizeof(*tx) > DLN2_SPI_BUF_SIZE ||
  431. sizeof(*rx) > DLN2_SPI_BUF_SIZE);
  432. if (data_len > DLN2_SPI_MAX_XFER_SIZE)
  433. return -EINVAL;
  434. /*
  435. * Since this is a pseudo full-duplex communication, we're perfectly
  436. * safe to use the same buffer for both tx and rx. When DLN2 sends the
  437. * response back, with the rx data, we don't need the tx buffer anymore.
  438. */
  439. tx = dln2->buf;
  440. rx = dln2->buf;
  441. tx->port = dln2->port;
  442. tx->size = cpu_to_le16(data_len);
  443. tx->attr = attr;
  444. dln2_spi_copy_to_buf(tx->buf, tx_data, data_len, dln2->bpw);
  445. tx_len = sizeof(*tx) + data_len - DLN2_SPI_MAX_XFER_SIZE;
  446. rx_len = sizeof(*rx);
  447. ret = dln2_transfer(dln2->pdev, DLN2_SPI_READ_WRITE, tx, tx_len,
  448. rx, &rx_len);
  449. if (ret < 0)
  450. return ret;
  451. if (rx_len < sizeof(rx->size) + data_len)
  452. return -EPROTO;
  453. if (le16_to_cpu(rx->size) != data_len)
  454. return -EPROTO;
  455. dln2_spi_copy_from_buf(rx_data, rx->buf, data_len, dln2->bpw);
  456. return 0;
  457. }
  458. /*
  459. * Read/Write wrapper. It will automatically split an operation into multiple
  460. * single ones due to device buffer constraints.
  461. */
  462. static int dln2_spi_rdwr(struct dln2_spi *dln2, const u8 *tx_data,
  463. u8 *rx_data, u16 data_len, u8 attr)
  464. {
  465. int ret;
  466. u16 len;
  467. u8 temp_attr;
  468. u16 remaining = data_len;
  469. u16 offset;
  470. do {
  471. if (remaining > DLN2_SPI_MAX_XFER_SIZE) {
  472. len = DLN2_SPI_MAX_XFER_SIZE;
  473. temp_attr = DLN2_SPI_ATTR_LEAVE_SS_LOW;
  474. } else {
  475. len = remaining;
  476. temp_attr = attr;
  477. }
  478. offset = data_len - remaining;
  479. if (tx_data && rx_data) {
  480. ret = dln2_spi_read_write_one(dln2,
  481. tx_data + offset,
  482. rx_data + offset,
  483. len, temp_attr);
  484. } else if (tx_data) {
  485. ret = dln2_spi_write_one(dln2,
  486. tx_data + offset,
  487. len, temp_attr);
  488. } else if (rx_data) {
  489. ret = dln2_spi_read_one(dln2,
  490. rx_data + offset,
  491. len, temp_attr);
  492. } else {
  493. return -EINVAL;
  494. }
  495. if (ret < 0)
  496. return ret;
  497. remaining -= len;
  498. } while (remaining);
  499. return 0;
  500. }
  501. static int dln2_spi_prepare_message(struct spi_master *master,
  502. struct spi_message *message)
  503. {
  504. int ret;
  505. struct dln2_spi *dln2 = spi_master_get_devdata(master);
  506. struct spi_device *spi = message->spi;
  507. if (dln2->cs != spi->chip_select) {
  508. ret = dln2_spi_cs_set_one(dln2, spi->chip_select);
  509. if (ret < 0)
  510. return ret;
  511. dln2->cs = spi->chip_select;
  512. }
  513. return 0;
  514. }
  515. static int dln2_spi_transfer_setup(struct dln2_spi *dln2, u32 speed,
  516. u8 bpw, u8 mode)
  517. {
  518. int ret;
  519. bool bus_setup_change;
  520. bus_setup_change = dln2->speed != speed || dln2->mode != mode ||
  521. dln2->bpw != bpw;
  522. if (!bus_setup_change)
  523. return 0;
  524. ret = dln2_spi_enable(dln2, false);
  525. if (ret < 0)
  526. return ret;
  527. if (dln2->speed != speed) {
  528. ret = dln2_spi_set_speed(dln2, speed);
  529. if (ret < 0)
  530. return ret;
  531. dln2->speed = speed;
  532. }
  533. if (dln2->mode != mode) {
  534. ret = dln2_spi_set_mode(dln2, mode & 0x3);
  535. if (ret < 0)
  536. return ret;
  537. dln2->mode = mode;
  538. }
  539. if (dln2->bpw != bpw) {
  540. ret = dln2_spi_set_bpw(dln2, bpw);
  541. if (ret < 0)
  542. return ret;
  543. dln2->bpw = bpw;
  544. }
  545. return dln2_spi_enable(dln2, true);
  546. }
  547. static int dln2_spi_transfer_one(struct spi_master *master,
  548. struct spi_device *spi,
  549. struct spi_transfer *xfer)
  550. {
  551. struct dln2_spi *dln2 = spi_master_get_devdata(master);
  552. int status;
  553. u8 attr = 0;
  554. status = dln2_spi_transfer_setup(dln2, xfer->speed_hz,
  555. xfer->bits_per_word,
  556. spi->mode);
  557. if (status < 0) {
  558. dev_err(&dln2->pdev->dev, "Cannot setup transfer\n");
  559. return status;
  560. }
  561. if (!xfer->cs_change && !spi_transfer_is_last(master, xfer))
  562. attr = DLN2_SPI_ATTR_LEAVE_SS_LOW;
  563. status = dln2_spi_rdwr(dln2, xfer->tx_buf, xfer->rx_buf,
  564. xfer->len, attr);
  565. if (status < 0)
  566. dev_err(&dln2->pdev->dev, "write/read failed!\n");
  567. return status;
  568. }
  569. static int dln2_spi_probe(struct platform_device *pdev)
  570. {
  571. struct spi_master *master;
  572. struct dln2_spi *dln2;
  573. struct dln2_platform_data *pdata = dev_get_platdata(&pdev->dev);
  574. struct device *dev = &pdev->dev;
  575. int ret;
  576. master = spi_alloc_master(&pdev->dev, sizeof(*dln2));
  577. if (!master)
  578. return -ENOMEM;
  579. device_set_node(&master->dev, dev_fwnode(dev));
  580. platform_set_drvdata(pdev, master);
  581. dln2 = spi_master_get_devdata(master);
  582. dln2->buf = devm_kmalloc(&pdev->dev, DLN2_SPI_BUF_SIZE, GFP_KERNEL);
  583. if (!dln2->buf) {
  584. ret = -ENOMEM;
  585. goto exit_free_master;
  586. }
  587. dln2->master = master;
  588. dln2->pdev = pdev;
  589. dln2->port = pdata->port;
  590. /* cs/mode can never be 0xff, so the first transfer will set them */
  591. dln2->cs = 0xff;
  592. dln2->mode = 0xff;
  593. /* disable SPI module before continuing with the setup */
  594. ret = dln2_spi_enable(dln2, false);
  595. if (ret < 0) {
  596. dev_err(&pdev->dev, "Failed to disable SPI module\n");
  597. goto exit_free_master;
  598. }
  599. ret = dln2_spi_get_cs_num(dln2, &master->num_chipselect);
  600. if (ret < 0) {
  601. dev_err(&pdev->dev, "Failed to get number of CS pins\n");
  602. goto exit_free_master;
  603. }
  604. ret = dln2_spi_get_speed_range(dln2,
  605. &master->min_speed_hz,
  606. &master->max_speed_hz);
  607. if (ret < 0) {
  608. dev_err(&pdev->dev, "Failed to read bus min/max freqs\n");
  609. goto exit_free_master;
  610. }
  611. ret = dln2_spi_get_supported_frame_sizes(dln2,
  612. &master->bits_per_word_mask);
  613. if (ret < 0) {
  614. dev_err(&pdev->dev, "Failed to read supported frame sizes\n");
  615. goto exit_free_master;
  616. }
  617. ret = dln2_spi_cs_enable_all(dln2, true);
  618. if (ret < 0) {
  619. dev_err(&pdev->dev, "Failed to enable CS pins\n");
  620. goto exit_free_master;
  621. }
  622. master->bus_num = -1;
  623. master->mode_bits = SPI_CPOL | SPI_CPHA;
  624. master->prepare_message = dln2_spi_prepare_message;
  625. master->transfer_one = dln2_spi_transfer_one;
  626. master->auto_runtime_pm = true;
  627. /* enable SPI module, we're good to go */
  628. ret = dln2_spi_enable(dln2, true);
  629. if (ret < 0) {
  630. dev_err(&pdev->dev, "Failed to enable SPI module\n");
  631. goto exit_free_master;
  632. }
  633. pm_runtime_set_autosuspend_delay(&pdev->dev,
  634. DLN2_RPM_AUTOSUSPEND_TIMEOUT);
  635. pm_runtime_use_autosuspend(&pdev->dev);
  636. pm_runtime_set_active(&pdev->dev);
  637. pm_runtime_enable(&pdev->dev);
  638. ret = devm_spi_register_master(&pdev->dev, master);
  639. if (ret < 0) {
  640. dev_err(&pdev->dev, "Failed to register master\n");
  641. goto exit_register;
  642. }
  643. return ret;
  644. exit_register:
  645. pm_runtime_disable(&pdev->dev);
  646. pm_runtime_set_suspended(&pdev->dev);
  647. if (dln2_spi_enable(dln2, false) < 0)
  648. dev_err(&pdev->dev, "Failed to disable SPI module\n");
  649. exit_free_master:
  650. spi_master_put(master);
  651. return ret;
  652. }
  653. static int dln2_spi_remove(struct platform_device *pdev)
  654. {
  655. struct spi_master *master = platform_get_drvdata(pdev);
  656. struct dln2_spi *dln2 = spi_master_get_devdata(master);
  657. pm_runtime_disable(&pdev->dev);
  658. if (dln2_spi_enable(dln2, false) < 0)
  659. dev_err(&pdev->dev, "Failed to disable SPI module\n");
  660. return 0;
  661. }
  662. #ifdef CONFIG_PM_SLEEP
  663. static int dln2_spi_suspend(struct device *dev)
  664. {
  665. int ret;
  666. struct spi_master *master = dev_get_drvdata(dev);
  667. struct dln2_spi *dln2 = spi_master_get_devdata(master);
  668. ret = spi_master_suspend(master);
  669. if (ret < 0)
  670. return ret;
  671. if (!pm_runtime_suspended(dev)) {
  672. ret = dln2_spi_enable(dln2, false);
  673. if (ret < 0)
  674. return ret;
  675. }
  676. /*
  677. * USB power may be cut off during sleep. Resetting the following
  678. * parameters will force the board to be set up before first transfer.
  679. */
  680. dln2->cs = 0xff;
  681. dln2->speed = 0;
  682. dln2->bpw = 0;
  683. dln2->mode = 0xff;
  684. return 0;
  685. }
  686. static int dln2_spi_resume(struct device *dev)
  687. {
  688. int ret;
  689. struct spi_master *master = dev_get_drvdata(dev);
  690. struct dln2_spi *dln2 = spi_master_get_devdata(master);
  691. if (!pm_runtime_suspended(dev)) {
  692. ret = dln2_spi_cs_enable_all(dln2, true);
  693. if (ret < 0)
  694. return ret;
  695. ret = dln2_spi_enable(dln2, true);
  696. if (ret < 0)
  697. return ret;
  698. }
  699. return spi_master_resume(master);
  700. }
  701. #endif /* CONFIG_PM_SLEEP */
  702. #ifdef CONFIG_PM
  703. static int dln2_spi_runtime_suspend(struct device *dev)
  704. {
  705. struct spi_master *master = dev_get_drvdata(dev);
  706. struct dln2_spi *dln2 = spi_master_get_devdata(master);
  707. return dln2_spi_enable(dln2, false);
  708. }
  709. static int dln2_spi_runtime_resume(struct device *dev)
  710. {
  711. struct spi_master *master = dev_get_drvdata(dev);
  712. struct dln2_spi *dln2 = spi_master_get_devdata(master);
  713. return dln2_spi_enable(dln2, true);
  714. }
  715. #endif /* CONFIG_PM */
  716. static const struct dev_pm_ops dln2_spi_pm = {
  717. SET_SYSTEM_SLEEP_PM_OPS(dln2_spi_suspend, dln2_spi_resume)
  718. SET_RUNTIME_PM_OPS(dln2_spi_runtime_suspend,
  719. dln2_spi_runtime_resume, NULL)
  720. };
  721. static struct platform_driver spi_dln2_driver = {
  722. .driver = {
  723. .name = "dln2-spi",
  724. .pm = &dln2_spi_pm,
  725. },
  726. .probe = dln2_spi_probe,
  727. .remove = dln2_spi_remove,
  728. };
  729. module_platform_driver(spi_dln2_driver);
  730. MODULE_DESCRIPTION("Driver for the Diolan DLN2 SPI master interface");
  731. MODULE_AUTHOR("Laurentiu Palcu <[email protected]>");
  732. MODULE_LICENSE("GPL v2");
  733. MODULE_ALIAS("platform:dln2-spi");