spi-amd.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444
  1. // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
  2. //
  3. // AMD SPI controller driver
  4. //
  5. // Copyright (c) 2020, Advanced Micro Devices, Inc.
  6. //
  7. // Author: Sanjay R Mehta <[email protected]>
  8. #include <linux/acpi.h>
  9. #include <linux/init.h>
  10. #include <linux/module.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/delay.h>
  13. #include <linux/spi/spi.h>
  14. #include <linux/iopoll.h>
  15. #define AMD_SPI_CTRL0_REG 0x00
  16. #define AMD_SPI_EXEC_CMD BIT(16)
  17. #define AMD_SPI_FIFO_CLEAR BIT(20)
  18. #define AMD_SPI_BUSY BIT(31)
  19. #define AMD_SPI_OPCODE_REG 0x45
  20. #define AMD_SPI_CMD_TRIGGER_REG 0x47
  21. #define AMD_SPI_TRIGGER_CMD BIT(7)
  22. #define AMD_SPI_OPCODE_MASK 0xFF
  23. #define AMD_SPI_ALT_CS_REG 0x1D
  24. #define AMD_SPI_ALT_CS_MASK 0x3
  25. #define AMD_SPI_FIFO_BASE 0x80
  26. #define AMD_SPI_TX_COUNT_REG 0x48
  27. #define AMD_SPI_RX_COUNT_REG 0x4B
  28. #define AMD_SPI_STATUS_REG 0x4C
  29. #define AMD_SPI_FIFO_SIZE 70
  30. #define AMD_SPI_MEM_SIZE 200
  31. #define AMD_SPI_ENA_REG 0x20
  32. #define AMD_SPI_ALT_SPD_SHIFT 20
  33. #define AMD_SPI_ALT_SPD_MASK GENMASK(23, AMD_SPI_ALT_SPD_SHIFT)
  34. #define AMD_SPI_SPI100_SHIFT 0
  35. #define AMD_SPI_SPI100_MASK GENMASK(AMD_SPI_SPI100_SHIFT, AMD_SPI_SPI100_SHIFT)
  36. #define AMD_SPI_SPEED_REG 0x6C
  37. #define AMD_SPI_SPD7_SHIFT 8
  38. #define AMD_SPI_SPD7_MASK GENMASK(13, AMD_SPI_SPD7_SHIFT)
  39. #define AMD_SPI_MAX_HZ 100000000
  40. #define AMD_SPI_MIN_HZ 800000
  41. /**
  42. * enum amd_spi_versions - SPI controller versions
  43. * @AMD_SPI_V1: AMDI0061 hardware version
  44. * @AMD_SPI_V2: AMDI0062 hardware version
  45. */
  46. enum amd_spi_versions {
  47. AMD_SPI_V1 = 1,
  48. AMD_SPI_V2,
  49. };
  50. enum amd_spi_speed {
  51. F_66_66MHz,
  52. F_33_33MHz,
  53. F_22_22MHz,
  54. F_16_66MHz,
  55. F_100MHz,
  56. F_800KHz,
  57. SPI_SPD7 = 0x7,
  58. F_50MHz = 0x4,
  59. F_4MHz = 0x32,
  60. F_3_17MHz = 0x3F
  61. };
  62. /**
  63. * struct amd_spi_freq - Matches device speed with values to write in regs
  64. * @speed_hz: Device frequency
  65. * @enable_val: Value to be written to "enable register"
  66. * @spd7_val: Some frequencies requires to have a value written at SPISPEED register
  67. */
  68. struct amd_spi_freq {
  69. u32 speed_hz;
  70. u32 enable_val;
  71. u32 spd7_val;
  72. };
  73. /**
  74. * struct amd_spi - SPI driver instance
  75. * @io_remap_addr: Start address of the SPI controller registers
  76. * @version: SPI controller hardware version
  77. * @speed_hz: Device frequency
  78. */
  79. struct amd_spi {
  80. void __iomem *io_remap_addr;
  81. enum amd_spi_versions version;
  82. unsigned int speed_hz;
  83. };
  84. static inline u8 amd_spi_readreg8(struct amd_spi *amd_spi, int idx)
  85. {
  86. return ioread8((u8 __iomem *)amd_spi->io_remap_addr + idx);
  87. }
  88. static inline void amd_spi_writereg8(struct amd_spi *amd_spi, int idx, u8 val)
  89. {
  90. iowrite8(val, ((u8 __iomem *)amd_spi->io_remap_addr + idx));
  91. }
  92. static void amd_spi_setclear_reg8(struct amd_spi *amd_spi, int idx, u8 set, u8 clear)
  93. {
  94. u8 tmp = amd_spi_readreg8(amd_spi, idx);
  95. tmp = (tmp & ~clear) | set;
  96. amd_spi_writereg8(amd_spi, idx, tmp);
  97. }
  98. static inline u32 amd_spi_readreg32(struct amd_spi *amd_spi, int idx)
  99. {
  100. return ioread32((u8 __iomem *)amd_spi->io_remap_addr + idx);
  101. }
  102. static inline void amd_spi_writereg32(struct amd_spi *amd_spi, int idx, u32 val)
  103. {
  104. iowrite32(val, ((u8 __iomem *)amd_spi->io_remap_addr + idx));
  105. }
  106. static inline void amd_spi_setclear_reg32(struct amd_spi *amd_spi, int idx, u32 set, u32 clear)
  107. {
  108. u32 tmp = amd_spi_readreg32(amd_spi, idx);
  109. tmp = (tmp & ~clear) | set;
  110. amd_spi_writereg32(amd_spi, idx, tmp);
  111. }
  112. static void amd_spi_select_chip(struct amd_spi *amd_spi, u8 cs)
  113. {
  114. amd_spi_setclear_reg8(amd_spi, AMD_SPI_ALT_CS_REG, cs, AMD_SPI_ALT_CS_MASK);
  115. }
  116. static inline void amd_spi_clear_chip(struct amd_spi *amd_spi, u8 chip_select)
  117. {
  118. amd_spi_writereg8(amd_spi, AMD_SPI_ALT_CS_REG, chip_select & ~AMD_SPI_ALT_CS_MASK);
  119. }
  120. static void amd_spi_clear_fifo_ptr(struct amd_spi *amd_spi)
  121. {
  122. amd_spi_setclear_reg32(amd_spi, AMD_SPI_CTRL0_REG, AMD_SPI_FIFO_CLEAR, AMD_SPI_FIFO_CLEAR);
  123. }
  124. static int amd_spi_set_opcode(struct amd_spi *amd_spi, u8 cmd_opcode)
  125. {
  126. switch (amd_spi->version) {
  127. case AMD_SPI_V1:
  128. amd_spi_setclear_reg32(amd_spi, AMD_SPI_CTRL0_REG, cmd_opcode,
  129. AMD_SPI_OPCODE_MASK);
  130. return 0;
  131. case AMD_SPI_V2:
  132. amd_spi_writereg8(amd_spi, AMD_SPI_OPCODE_REG, cmd_opcode);
  133. return 0;
  134. default:
  135. return -ENODEV;
  136. }
  137. }
  138. static inline void amd_spi_set_rx_count(struct amd_spi *amd_spi, u8 rx_count)
  139. {
  140. amd_spi_setclear_reg8(amd_spi, AMD_SPI_RX_COUNT_REG, rx_count, 0xff);
  141. }
  142. static inline void amd_spi_set_tx_count(struct amd_spi *amd_spi, u8 tx_count)
  143. {
  144. amd_spi_setclear_reg8(amd_spi, AMD_SPI_TX_COUNT_REG, tx_count, 0xff);
  145. }
  146. static int amd_spi_busy_wait(struct amd_spi *amd_spi)
  147. {
  148. u32 val;
  149. int reg;
  150. switch (amd_spi->version) {
  151. case AMD_SPI_V1:
  152. reg = AMD_SPI_CTRL0_REG;
  153. break;
  154. case AMD_SPI_V2:
  155. reg = AMD_SPI_STATUS_REG;
  156. break;
  157. default:
  158. return -ENODEV;
  159. }
  160. return readl_poll_timeout(amd_spi->io_remap_addr + reg, val,
  161. !(val & AMD_SPI_BUSY), 20, 2000000);
  162. }
  163. static int amd_spi_execute_opcode(struct amd_spi *amd_spi)
  164. {
  165. int ret;
  166. ret = amd_spi_busy_wait(amd_spi);
  167. if (ret)
  168. return ret;
  169. switch (amd_spi->version) {
  170. case AMD_SPI_V1:
  171. /* Set ExecuteOpCode bit in the CTRL0 register */
  172. amd_spi_setclear_reg32(amd_spi, AMD_SPI_CTRL0_REG, AMD_SPI_EXEC_CMD,
  173. AMD_SPI_EXEC_CMD);
  174. return 0;
  175. case AMD_SPI_V2:
  176. /* Trigger the command execution */
  177. amd_spi_setclear_reg8(amd_spi, AMD_SPI_CMD_TRIGGER_REG,
  178. AMD_SPI_TRIGGER_CMD, AMD_SPI_TRIGGER_CMD);
  179. return 0;
  180. default:
  181. return -ENODEV;
  182. }
  183. }
  184. static int amd_spi_master_setup(struct spi_device *spi)
  185. {
  186. struct amd_spi *amd_spi = spi_master_get_devdata(spi->master);
  187. amd_spi_clear_fifo_ptr(amd_spi);
  188. return 0;
  189. }
  190. static const struct amd_spi_freq amd_spi_freq[] = {
  191. { AMD_SPI_MAX_HZ, F_100MHz, 0},
  192. { 66660000, F_66_66MHz, 0},
  193. { 50000000, SPI_SPD7, F_50MHz},
  194. { 33330000, F_33_33MHz, 0},
  195. { 22220000, F_22_22MHz, 0},
  196. { 16660000, F_16_66MHz, 0},
  197. { 4000000, SPI_SPD7, F_4MHz},
  198. { 3170000, SPI_SPD7, F_3_17MHz},
  199. { AMD_SPI_MIN_HZ, F_800KHz, 0},
  200. };
  201. static int amd_set_spi_freq(struct amd_spi *amd_spi, u32 speed_hz)
  202. {
  203. unsigned int i, spd7_val, alt_spd;
  204. if (speed_hz < AMD_SPI_MIN_HZ)
  205. return -EINVAL;
  206. for (i = 0; i < ARRAY_SIZE(amd_spi_freq); i++)
  207. if (speed_hz >= amd_spi_freq[i].speed_hz)
  208. break;
  209. if (amd_spi->speed_hz == amd_spi_freq[i].speed_hz)
  210. return 0;
  211. amd_spi->speed_hz = amd_spi_freq[i].speed_hz;
  212. alt_spd = (amd_spi_freq[i].enable_val << AMD_SPI_ALT_SPD_SHIFT)
  213. & AMD_SPI_ALT_SPD_MASK;
  214. amd_spi_setclear_reg32(amd_spi, AMD_SPI_ENA_REG, alt_spd,
  215. AMD_SPI_ALT_SPD_MASK);
  216. if (amd_spi->speed_hz == AMD_SPI_MAX_HZ)
  217. amd_spi_setclear_reg32(amd_spi, AMD_SPI_ENA_REG, 1,
  218. AMD_SPI_SPI100_MASK);
  219. if (amd_spi_freq[i].spd7_val) {
  220. spd7_val = (amd_spi_freq[i].spd7_val << AMD_SPI_SPD7_SHIFT)
  221. & AMD_SPI_SPD7_MASK;
  222. amd_spi_setclear_reg32(amd_spi, AMD_SPI_SPEED_REG, spd7_val,
  223. AMD_SPI_SPD7_MASK);
  224. }
  225. return 0;
  226. }
  227. static inline int amd_spi_fifo_xfer(struct amd_spi *amd_spi,
  228. struct spi_master *master,
  229. struct spi_message *message)
  230. {
  231. struct spi_transfer *xfer = NULL;
  232. struct spi_device *spi = message->spi;
  233. u8 cmd_opcode = 0, fifo_pos = AMD_SPI_FIFO_BASE;
  234. u8 *buf = NULL;
  235. u32 i = 0;
  236. u32 tx_len = 0, rx_len = 0;
  237. list_for_each_entry(xfer, &message->transfers,
  238. transfer_list) {
  239. if (xfer->speed_hz)
  240. amd_set_spi_freq(amd_spi, xfer->speed_hz);
  241. else
  242. amd_set_spi_freq(amd_spi, spi->max_speed_hz);
  243. if (xfer->tx_buf) {
  244. buf = (u8 *)xfer->tx_buf;
  245. if (!tx_len) {
  246. cmd_opcode = *(u8 *)xfer->tx_buf;
  247. buf++;
  248. xfer->len--;
  249. }
  250. tx_len += xfer->len;
  251. /* Write data into the FIFO. */
  252. for (i = 0; i < xfer->len; i++)
  253. amd_spi_writereg8(amd_spi, fifo_pos + i, buf[i]);
  254. fifo_pos += xfer->len;
  255. }
  256. /* Store no. of bytes to be received from FIFO */
  257. if (xfer->rx_buf)
  258. rx_len += xfer->len;
  259. }
  260. if (!buf) {
  261. message->status = -EINVAL;
  262. goto fin_msg;
  263. }
  264. amd_spi_set_opcode(amd_spi, cmd_opcode);
  265. amd_spi_set_tx_count(amd_spi, tx_len);
  266. amd_spi_set_rx_count(amd_spi, rx_len);
  267. /* Execute command */
  268. message->status = amd_spi_execute_opcode(amd_spi);
  269. if (message->status)
  270. goto fin_msg;
  271. if (rx_len) {
  272. message->status = amd_spi_busy_wait(amd_spi);
  273. if (message->status)
  274. goto fin_msg;
  275. list_for_each_entry(xfer, &message->transfers, transfer_list)
  276. if (xfer->rx_buf) {
  277. buf = (u8 *)xfer->rx_buf;
  278. /* Read data from FIFO to receive buffer */
  279. for (i = 0; i < xfer->len; i++)
  280. buf[i] = amd_spi_readreg8(amd_spi, fifo_pos + i);
  281. fifo_pos += xfer->len;
  282. }
  283. }
  284. /* Update statistics */
  285. message->actual_length = tx_len + rx_len + 1;
  286. fin_msg:
  287. switch (amd_spi->version) {
  288. case AMD_SPI_V1:
  289. break;
  290. case AMD_SPI_V2:
  291. amd_spi_clear_chip(amd_spi, message->spi->chip_select);
  292. break;
  293. default:
  294. return -ENODEV;
  295. }
  296. spi_finalize_current_message(master);
  297. return message->status;
  298. }
  299. static int amd_spi_master_transfer(struct spi_master *master,
  300. struct spi_message *msg)
  301. {
  302. struct amd_spi *amd_spi = spi_master_get_devdata(master);
  303. struct spi_device *spi = msg->spi;
  304. amd_spi_select_chip(amd_spi, spi->chip_select);
  305. /*
  306. * Extract spi_transfers from the spi message and
  307. * program the controller.
  308. */
  309. return amd_spi_fifo_xfer(amd_spi, master, msg);
  310. }
  311. static size_t amd_spi_max_transfer_size(struct spi_device *spi)
  312. {
  313. return AMD_SPI_FIFO_SIZE;
  314. }
  315. static int amd_spi_probe(struct platform_device *pdev)
  316. {
  317. struct device *dev = &pdev->dev;
  318. struct spi_master *master;
  319. struct amd_spi *amd_spi;
  320. int err;
  321. /* Allocate storage for spi_master and driver private data */
  322. master = devm_spi_alloc_master(dev, sizeof(struct amd_spi));
  323. if (!master)
  324. return dev_err_probe(dev, -ENOMEM, "Error allocating SPI master\n");
  325. amd_spi = spi_master_get_devdata(master);
  326. amd_spi->io_remap_addr = devm_platform_ioremap_resource(pdev, 0);
  327. if (IS_ERR(amd_spi->io_remap_addr))
  328. return dev_err_probe(dev, PTR_ERR(amd_spi->io_remap_addr),
  329. "ioremap of SPI registers failed\n");
  330. dev_dbg(dev, "io_remap_address: %p\n", amd_spi->io_remap_addr);
  331. amd_spi->version = (enum amd_spi_versions) device_get_match_data(dev);
  332. /* Initialize the spi_master fields */
  333. master->bus_num = 0;
  334. master->num_chipselect = 4;
  335. master->mode_bits = 0;
  336. master->flags = SPI_MASTER_HALF_DUPLEX;
  337. master->max_speed_hz = AMD_SPI_MAX_HZ;
  338. master->min_speed_hz = AMD_SPI_MIN_HZ;
  339. master->setup = amd_spi_master_setup;
  340. master->transfer_one_message = amd_spi_master_transfer;
  341. master->max_transfer_size = amd_spi_max_transfer_size;
  342. master->max_message_size = amd_spi_max_transfer_size;
  343. /* Register the controller with SPI framework */
  344. err = devm_spi_register_master(dev, master);
  345. if (err)
  346. return dev_err_probe(dev, err, "error registering SPI controller\n");
  347. return 0;
  348. }
  349. #ifdef CONFIG_ACPI
  350. static const struct acpi_device_id spi_acpi_match[] = {
  351. { "AMDI0061", AMD_SPI_V1 },
  352. { "AMDI0062", AMD_SPI_V2 },
  353. {},
  354. };
  355. MODULE_DEVICE_TABLE(acpi, spi_acpi_match);
  356. #endif
  357. static struct platform_driver amd_spi_driver = {
  358. .driver = {
  359. .name = "amd_spi",
  360. .acpi_match_table = ACPI_PTR(spi_acpi_match),
  361. },
  362. .probe = amd_spi_probe,
  363. };
  364. module_platform_driver(amd_spi_driver);
  365. MODULE_LICENSE("Dual BSD/GPL");
  366. MODULE_AUTHOR("Sanjay Mehta <[email protected]>");
  367. MODULE_DESCRIPTION("AMD SPI Master Controller Driver");