rtc-rv3032.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * RTC driver for the Micro Crystal RV3032
  4. *
  5. * Copyright (C) 2020 Micro Crystal SA
  6. *
  7. * Alexandre Belloni <[email protected]>
  8. *
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/bcd.h>
  13. #include <linux/bitfield.h>
  14. #include <linux/bitops.h>
  15. #include <linux/hwmon.h>
  16. #include <linux/i2c.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/kernel.h>
  19. #include <linux/log2.h>
  20. #include <linux/module.h>
  21. #include <linux/of_device.h>
  22. #include <linux/regmap.h>
  23. #include <linux/rtc.h>
  24. #define RV3032_SEC 0x01
  25. #define RV3032_MIN 0x02
  26. #define RV3032_HOUR 0x03
  27. #define RV3032_WDAY 0x04
  28. #define RV3032_DAY 0x05
  29. #define RV3032_MONTH 0x06
  30. #define RV3032_YEAR 0x07
  31. #define RV3032_ALARM_MIN 0x08
  32. #define RV3032_ALARM_HOUR 0x09
  33. #define RV3032_ALARM_DAY 0x0A
  34. #define RV3032_STATUS 0x0D
  35. #define RV3032_TLSB 0x0E
  36. #define RV3032_TMSB 0x0F
  37. #define RV3032_CTRL1 0x10
  38. #define RV3032_CTRL2 0x11
  39. #define RV3032_CTRL3 0x12
  40. #define RV3032_TS_CTRL 0x13
  41. #define RV3032_CLK_IRQ 0x14
  42. #define RV3032_EEPROM_ADDR 0x3D
  43. #define RV3032_EEPROM_DATA 0x3E
  44. #define RV3032_EEPROM_CMD 0x3F
  45. #define RV3032_RAM1 0x40
  46. #define RV3032_PMU 0xC0
  47. #define RV3032_OFFSET 0xC1
  48. #define RV3032_CLKOUT1 0xC2
  49. #define RV3032_CLKOUT2 0xC3
  50. #define RV3032_TREF0 0xC4
  51. #define RV3032_TREF1 0xC5
  52. #define RV3032_STATUS_VLF BIT(0)
  53. #define RV3032_STATUS_PORF BIT(1)
  54. #define RV3032_STATUS_EVF BIT(2)
  55. #define RV3032_STATUS_AF BIT(3)
  56. #define RV3032_STATUS_TF BIT(4)
  57. #define RV3032_STATUS_UF BIT(5)
  58. #define RV3032_STATUS_TLF BIT(6)
  59. #define RV3032_STATUS_THF BIT(7)
  60. #define RV3032_TLSB_CLKF BIT(1)
  61. #define RV3032_TLSB_EEBUSY BIT(2)
  62. #define RV3032_TLSB_TEMP GENMASK(7, 4)
  63. #define RV3032_CLKOUT2_HFD_MSK GENMASK(4, 0)
  64. #define RV3032_CLKOUT2_FD_MSK GENMASK(6, 5)
  65. #define RV3032_CLKOUT2_OS BIT(7)
  66. #define RV3032_CTRL1_EERD BIT(3)
  67. #define RV3032_CTRL1_WADA BIT(5)
  68. #define RV3032_CTRL2_STOP BIT(0)
  69. #define RV3032_CTRL2_EIE BIT(2)
  70. #define RV3032_CTRL2_AIE BIT(3)
  71. #define RV3032_CTRL2_TIE BIT(4)
  72. #define RV3032_CTRL2_UIE BIT(5)
  73. #define RV3032_CTRL2_CLKIE BIT(6)
  74. #define RV3032_CTRL2_TSE BIT(7)
  75. #define RV3032_PMU_TCM GENMASK(1, 0)
  76. #define RV3032_PMU_TCR GENMASK(3, 2)
  77. #define RV3032_PMU_BSM GENMASK(5, 4)
  78. #define RV3032_PMU_NCLKE BIT(6)
  79. #define RV3032_PMU_BSM_DSM 1
  80. #define RV3032_PMU_BSM_LSM 2
  81. #define RV3032_OFFSET_MSK GENMASK(5, 0)
  82. #define RV3032_EVT_CTRL_TSR BIT(2)
  83. #define RV3032_EEPROM_CMD_UPDATE 0x11
  84. #define RV3032_EEPROM_CMD_WRITE 0x21
  85. #define RV3032_EEPROM_CMD_READ 0x22
  86. #define RV3032_EEPROM_USER 0xCB
  87. #define RV3032_EEBUSY_POLL 10000
  88. #define RV3032_EEBUSY_TIMEOUT 100000
  89. #define OFFSET_STEP_PPT 238419
  90. struct rv3032_data {
  91. struct regmap *regmap;
  92. struct rtc_device *rtc;
  93. bool trickle_charger_set;
  94. #ifdef CONFIG_COMMON_CLK
  95. struct clk_hw clkout_hw;
  96. #endif
  97. };
  98. static u16 rv3032_trickle_resistors[] = {1000, 2000, 7000, 11000};
  99. static u16 rv3032_trickle_voltages[] = {0, 1750, 3000, 4400};
  100. static int rv3032_exit_eerd(struct rv3032_data *rv3032, u32 eerd)
  101. {
  102. if (eerd)
  103. return 0;
  104. return regmap_update_bits(rv3032->regmap, RV3032_CTRL1, RV3032_CTRL1_EERD, 0);
  105. }
  106. static int rv3032_enter_eerd(struct rv3032_data *rv3032, u32 *eerd)
  107. {
  108. u32 ctrl1, status;
  109. int ret;
  110. ret = regmap_read(rv3032->regmap, RV3032_CTRL1, &ctrl1);
  111. if (ret)
  112. return ret;
  113. *eerd = ctrl1 & RV3032_CTRL1_EERD;
  114. if (*eerd)
  115. return 0;
  116. ret = regmap_update_bits(rv3032->regmap, RV3032_CTRL1,
  117. RV3032_CTRL1_EERD, RV3032_CTRL1_EERD);
  118. if (ret)
  119. return ret;
  120. ret = regmap_read_poll_timeout(rv3032->regmap, RV3032_TLSB, status,
  121. !(status & RV3032_TLSB_EEBUSY),
  122. RV3032_EEBUSY_POLL, RV3032_EEBUSY_TIMEOUT);
  123. if (ret) {
  124. rv3032_exit_eerd(rv3032, *eerd);
  125. return ret;
  126. }
  127. return 0;
  128. }
  129. static int rv3032_update_cfg(struct rv3032_data *rv3032, unsigned int reg,
  130. unsigned int mask, unsigned int val)
  131. {
  132. u32 status, eerd;
  133. int ret;
  134. ret = rv3032_enter_eerd(rv3032, &eerd);
  135. if (ret)
  136. return ret;
  137. ret = regmap_update_bits(rv3032->regmap, reg, mask, val);
  138. if (ret)
  139. goto exit_eerd;
  140. ret = regmap_write(rv3032->regmap, RV3032_EEPROM_CMD, RV3032_EEPROM_CMD_UPDATE);
  141. if (ret)
  142. goto exit_eerd;
  143. usleep_range(46000, RV3032_EEBUSY_TIMEOUT);
  144. ret = regmap_read_poll_timeout(rv3032->regmap, RV3032_TLSB, status,
  145. !(status & RV3032_TLSB_EEBUSY),
  146. RV3032_EEBUSY_POLL, RV3032_EEBUSY_TIMEOUT);
  147. exit_eerd:
  148. rv3032_exit_eerd(rv3032, eerd);
  149. return ret;
  150. }
  151. static irqreturn_t rv3032_handle_irq(int irq, void *dev_id)
  152. {
  153. struct rv3032_data *rv3032 = dev_id;
  154. unsigned long events = 0;
  155. u32 status = 0, ctrl = 0;
  156. if (regmap_read(rv3032->regmap, RV3032_STATUS, &status) < 0 ||
  157. status == 0) {
  158. return IRQ_NONE;
  159. }
  160. if (status & RV3032_STATUS_TF) {
  161. status |= RV3032_STATUS_TF;
  162. ctrl |= RV3032_CTRL2_TIE;
  163. events |= RTC_PF;
  164. }
  165. if (status & RV3032_STATUS_AF) {
  166. status |= RV3032_STATUS_AF;
  167. ctrl |= RV3032_CTRL2_AIE;
  168. events |= RTC_AF;
  169. }
  170. if (status & RV3032_STATUS_UF) {
  171. status |= RV3032_STATUS_UF;
  172. ctrl |= RV3032_CTRL2_UIE;
  173. events |= RTC_UF;
  174. }
  175. if (events) {
  176. rtc_update_irq(rv3032->rtc, 1, events);
  177. regmap_update_bits(rv3032->regmap, RV3032_STATUS, status, 0);
  178. regmap_update_bits(rv3032->regmap, RV3032_CTRL2, ctrl, 0);
  179. }
  180. return IRQ_HANDLED;
  181. }
  182. static int rv3032_get_time(struct device *dev, struct rtc_time *tm)
  183. {
  184. struct rv3032_data *rv3032 = dev_get_drvdata(dev);
  185. u8 date[7];
  186. int ret, status;
  187. ret = regmap_read(rv3032->regmap, RV3032_STATUS, &status);
  188. if (ret < 0)
  189. return ret;
  190. if (status & (RV3032_STATUS_PORF | RV3032_STATUS_VLF))
  191. return -EINVAL;
  192. ret = regmap_bulk_read(rv3032->regmap, RV3032_SEC, date, sizeof(date));
  193. if (ret)
  194. return ret;
  195. tm->tm_sec = bcd2bin(date[0] & 0x7f);
  196. tm->tm_min = bcd2bin(date[1] & 0x7f);
  197. tm->tm_hour = bcd2bin(date[2] & 0x3f);
  198. tm->tm_wday = date[3] & 0x7;
  199. tm->tm_mday = bcd2bin(date[4] & 0x3f);
  200. tm->tm_mon = bcd2bin(date[5] & 0x1f) - 1;
  201. tm->tm_year = bcd2bin(date[6]) + 100;
  202. return 0;
  203. }
  204. static int rv3032_set_time(struct device *dev, struct rtc_time *tm)
  205. {
  206. struct rv3032_data *rv3032 = dev_get_drvdata(dev);
  207. u8 date[7];
  208. int ret;
  209. date[0] = bin2bcd(tm->tm_sec);
  210. date[1] = bin2bcd(tm->tm_min);
  211. date[2] = bin2bcd(tm->tm_hour);
  212. date[3] = tm->tm_wday;
  213. date[4] = bin2bcd(tm->tm_mday);
  214. date[5] = bin2bcd(tm->tm_mon + 1);
  215. date[6] = bin2bcd(tm->tm_year - 100);
  216. ret = regmap_bulk_write(rv3032->regmap, RV3032_SEC, date,
  217. sizeof(date));
  218. if (ret)
  219. return ret;
  220. ret = regmap_update_bits(rv3032->regmap, RV3032_STATUS,
  221. RV3032_STATUS_PORF | RV3032_STATUS_VLF, 0);
  222. return ret;
  223. }
  224. static int rv3032_get_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  225. {
  226. struct rv3032_data *rv3032 = dev_get_drvdata(dev);
  227. u8 alarmvals[3];
  228. int status, ctrl, ret;
  229. ret = regmap_bulk_read(rv3032->regmap, RV3032_ALARM_MIN, alarmvals,
  230. sizeof(alarmvals));
  231. if (ret)
  232. return ret;
  233. ret = regmap_read(rv3032->regmap, RV3032_STATUS, &status);
  234. if (ret < 0)
  235. return ret;
  236. ret = regmap_read(rv3032->regmap, RV3032_CTRL2, &ctrl);
  237. if (ret < 0)
  238. return ret;
  239. alrm->time.tm_sec = 0;
  240. alrm->time.tm_min = bcd2bin(alarmvals[0] & 0x7f);
  241. alrm->time.tm_hour = bcd2bin(alarmvals[1] & 0x3f);
  242. alrm->time.tm_mday = bcd2bin(alarmvals[2] & 0x3f);
  243. alrm->enabled = !!(ctrl & RV3032_CTRL2_AIE);
  244. alrm->pending = (status & RV3032_STATUS_AF) && alrm->enabled;
  245. return 0;
  246. }
  247. static int rv3032_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  248. {
  249. struct rv3032_data *rv3032 = dev_get_drvdata(dev);
  250. u8 alarmvals[3];
  251. u8 ctrl = 0;
  252. int ret;
  253. ret = regmap_update_bits(rv3032->regmap, RV3032_CTRL2,
  254. RV3032_CTRL2_AIE | RV3032_CTRL2_UIE, 0);
  255. if (ret)
  256. return ret;
  257. alarmvals[0] = bin2bcd(alrm->time.tm_min);
  258. alarmvals[1] = bin2bcd(alrm->time.tm_hour);
  259. alarmvals[2] = bin2bcd(alrm->time.tm_mday);
  260. ret = regmap_update_bits(rv3032->regmap, RV3032_STATUS,
  261. RV3032_STATUS_AF, 0);
  262. if (ret)
  263. return ret;
  264. ret = regmap_bulk_write(rv3032->regmap, RV3032_ALARM_MIN, alarmvals,
  265. sizeof(alarmvals));
  266. if (ret)
  267. return ret;
  268. if (alrm->enabled) {
  269. if (rv3032->rtc->uie_rtctimer.enabled)
  270. ctrl |= RV3032_CTRL2_UIE;
  271. if (rv3032->rtc->aie_timer.enabled)
  272. ctrl |= RV3032_CTRL2_AIE;
  273. }
  274. ret = regmap_update_bits(rv3032->regmap, RV3032_CTRL2,
  275. RV3032_CTRL2_UIE | RV3032_CTRL2_AIE, ctrl);
  276. return ret;
  277. }
  278. static int rv3032_alarm_irq_enable(struct device *dev, unsigned int enabled)
  279. {
  280. struct rv3032_data *rv3032 = dev_get_drvdata(dev);
  281. int ctrl = 0, ret;
  282. if (enabled) {
  283. if (rv3032->rtc->uie_rtctimer.enabled)
  284. ctrl |= RV3032_CTRL2_UIE;
  285. if (rv3032->rtc->aie_timer.enabled)
  286. ctrl |= RV3032_CTRL2_AIE;
  287. }
  288. ret = regmap_update_bits(rv3032->regmap, RV3032_STATUS,
  289. RV3032_STATUS_AF | RV3032_STATUS_UF, 0);
  290. if (ret)
  291. return ret;
  292. ret = regmap_update_bits(rv3032->regmap, RV3032_CTRL2,
  293. RV3032_CTRL2_UIE | RV3032_CTRL2_AIE, ctrl);
  294. if (ret)
  295. return ret;
  296. return 0;
  297. }
  298. static int rv3032_read_offset(struct device *dev, long *offset)
  299. {
  300. struct rv3032_data *rv3032 = dev_get_drvdata(dev);
  301. int ret, value, steps;
  302. ret = regmap_read(rv3032->regmap, RV3032_OFFSET, &value);
  303. if (ret < 0)
  304. return ret;
  305. steps = sign_extend32(FIELD_GET(RV3032_OFFSET_MSK, value), 5);
  306. *offset = DIV_ROUND_CLOSEST(steps * OFFSET_STEP_PPT, 1000);
  307. return 0;
  308. }
  309. static int rv3032_set_offset(struct device *dev, long offset)
  310. {
  311. struct rv3032_data *rv3032 = dev_get_drvdata(dev);
  312. offset = clamp(offset, -7629L, 7391L) * 1000;
  313. offset = DIV_ROUND_CLOSEST(offset, OFFSET_STEP_PPT);
  314. return rv3032_update_cfg(rv3032, RV3032_OFFSET, RV3032_OFFSET_MSK,
  315. FIELD_PREP(RV3032_OFFSET_MSK, offset));
  316. }
  317. static int rv3032_param_get(struct device *dev, struct rtc_param *param)
  318. {
  319. struct rv3032_data *rv3032 = dev_get_drvdata(dev);
  320. int ret;
  321. switch(param->param) {
  322. u32 value;
  323. case RTC_PARAM_BACKUP_SWITCH_MODE:
  324. ret = regmap_read(rv3032->regmap, RV3032_PMU, &value);
  325. if (ret < 0)
  326. return ret;
  327. value = FIELD_GET(RV3032_PMU_BSM, value);
  328. switch(value) {
  329. case RV3032_PMU_BSM_DSM:
  330. param->uvalue = RTC_BSM_DIRECT;
  331. break;
  332. case RV3032_PMU_BSM_LSM:
  333. param->uvalue = RTC_BSM_LEVEL;
  334. break;
  335. default:
  336. param->uvalue = RTC_BSM_DISABLED;
  337. }
  338. break;
  339. default:
  340. return -EINVAL;
  341. }
  342. return 0;
  343. }
  344. static int rv3032_param_set(struct device *dev, struct rtc_param *param)
  345. {
  346. struct rv3032_data *rv3032 = dev_get_drvdata(dev);
  347. switch(param->param) {
  348. u8 mode;
  349. case RTC_PARAM_BACKUP_SWITCH_MODE:
  350. if (rv3032->trickle_charger_set)
  351. return -EINVAL;
  352. switch (param->uvalue) {
  353. case RTC_BSM_DISABLED:
  354. mode = 0;
  355. break;
  356. case RTC_BSM_DIRECT:
  357. mode = RV3032_PMU_BSM_DSM;
  358. break;
  359. case RTC_BSM_LEVEL:
  360. mode = RV3032_PMU_BSM_LSM;
  361. break;
  362. default:
  363. return -EINVAL;
  364. }
  365. return rv3032_update_cfg(rv3032, RV3032_PMU, RV3032_PMU_BSM,
  366. FIELD_PREP(RV3032_PMU_BSM, mode));
  367. default:
  368. return -EINVAL;
  369. }
  370. return 0;
  371. }
  372. static int rv3032_ioctl(struct device *dev, unsigned int cmd, unsigned long arg)
  373. {
  374. struct rv3032_data *rv3032 = dev_get_drvdata(dev);
  375. int status, val = 0, ret = 0;
  376. switch (cmd) {
  377. case RTC_VL_READ:
  378. ret = regmap_read(rv3032->regmap, RV3032_STATUS, &status);
  379. if (ret < 0)
  380. return ret;
  381. if (status & (RV3032_STATUS_PORF | RV3032_STATUS_VLF))
  382. val = RTC_VL_DATA_INVALID;
  383. return put_user(val, (unsigned int __user *)arg);
  384. default:
  385. return -ENOIOCTLCMD;
  386. }
  387. }
  388. static int rv3032_nvram_write(void *priv, unsigned int offset, void *val, size_t bytes)
  389. {
  390. return regmap_bulk_write(priv, RV3032_RAM1 + offset, val, bytes);
  391. }
  392. static int rv3032_nvram_read(void *priv, unsigned int offset, void *val, size_t bytes)
  393. {
  394. return regmap_bulk_read(priv, RV3032_RAM1 + offset, val, bytes);
  395. }
  396. static int rv3032_eeprom_write(void *priv, unsigned int offset, void *val, size_t bytes)
  397. {
  398. struct rv3032_data *rv3032 = priv;
  399. u32 status, eerd;
  400. int i, ret;
  401. u8 *buf = val;
  402. ret = rv3032_enter_eerd(rv3032, &eerd);
  403. if (ret)
  404. return ret;
  405. for (i = 0; i < bytes; i++) {
  406. ret = regmap_write(rv3032->regmap, RV3032_EEPROM_ADDR,
  407. RV3032_EEPROM_USER + offset + i);
  408. if (ret)
  409. goto exit_eerd;
  410. ret = regmap_write(rv3032->regmap, RV3032_EEPROM_DATA, buf[i]);
  411. if (ret)
  412. goto exit_eerd;
  413. ret = regmap_write(rv3032->regmap, RV3032_EEPROM_CMD,
  414. RV3032_EEPROM_CMD_WRITE);
  415. if (ret)
  416. goto exit_eerd;
  417. usleep_range(RV3032_EEBUSY_POLL, RV3032_EEBUSY_TIMEOUT);
  418. ret = regmap_read_poll_timeout(rv3032->regmap, RV3032_TLSB, status,
  419. !(status & RV3032_TLSB_EEBUSY),
  420. RV3032_EEBUSY_POLL, RV3032_EEBUSY_TIMEOUT);
  421. if (ret)
  422. goto exit_eerd;
  423. }
  424. exit_eerd:
  425. rv3032_exit_eerd(rv3032, eerd);
  426. return ret;
  427. }
  428. static int rv3032_eeprom_read(void *priv, unsigned int offset, void *val, size_t bytes)
  429. {
  430. struct rv3032_data *rv3032 = priv;
  431. u32 status, eerd, data;
  432. int i, ret;
  433. u8 *buf = val;
  434. ret = rv3032_enter_eerd(rv3032, &eerd);
  435. if (ret)
  436. return ret;
  437. for (i = 0; i < bytes; i++) {
  438. ret = regmap_write(rv3032->regmap, RV3032_EEPROM_ADDR,
  439. RV3032_EEPROM_USER + offset + i);
  440. if (ret)
  441. goto exit_eerd;
  442. ret = regmap_write(rv3032->regmap, RV3032_EEPROM_CMD,
  443. RV3032_EEPROM_CMD_READ);
  444. if (ret)
  445. goto exit_eerd;
  446. ret = regmap_read_poll_timeout(rv3032->regmap, RV3032_TLSB, status,
  447. !(status & RV3032_TLSB_EEBUSY),
  448. RV3032_EEBUSY_POLL, RV3032_EEBUSY_TIMEOUT);
  449. if (ret)
  450. goto exit_eerd;
  451. ret = regmap_read(rv3032->regmap, RV3032_EEPROM_DATA, &data);
  452. if (ret)
  453. goto exit_eerd;
  454. buf[i] = data;
  455. }
  456. exit_eerd:
  457. rv3032_exit_eerd(rv3032, eerd);
  458. return ret;
  459. }
  460. static int rv3032_trickle_charger_setup(struct device *dev, struct rv3032_data *rv3032)
  461. {
  462. u32 val, ohms, voltage;
  463. int i;
  464. val = FIELD_PREP(RV3032_PMU_TCM, 1) | FIELD_PREP(RV3032_PMU_BSM, RV3032_PMU_BSM_DSM);
  465. if (!device_property_read_u32(dev, "trickle-voltage-millivolt", &voltage)) {
  466. for (i = 0; i < ARRAY_SIZE(rv3032_trickle_voltages); i++)
  467. if (voltage == rv3032_trickle_voltages[i])
  468. break;
  469. if (i < ARRAY_SIZE(rv3032_trickle_voltages))
  470. val = FIELD_PREP(RV3032_PMU_TCM, i) |
  471. FIELD_PREP(RV3032_PMU_BSM, RV3032_PMU_BSM_LSM);
  472. }
  473. if (device_property_read_u32(dev, "trickle-resistor-ohms", &ohms))
  474. return 0;
  475. for (i = 0; i < ARRAY_SIZE(rv3032_trickle_resistors); i++)
  476. if (ohms == rv3032_trickle_resistors[i])
  477. break;
  478. if (i >= ARRAY_SIZE(rv3032_trickle_resistors)) {
  479. dev_warn(dev, "invalid trickle resistor value\n");
  480. return 0;
  481. }
  482. rv3032->trickle_charger_set = true;
  483. return rv3032_update_cfg(rv3032, RV3032_PMU,
  484. RV3032_PMU_TCR | RV3032_PMU_TCM | RV3032_PMU_BSM,
  485. val | FIELD_PREP(RV3032_PMU_TCR, i));
  486. }
  487. #ifdef CONFIG_COMMON_CLK
  488. #define clkout_hw_to_rv3032(hw) container_of(hw, struct rv3032_data, clkout_hw)
  489. static int clkout_xtal_rates[] = {
  490. 32768,
  491. 1024,
  492. 64,
  493. 1,
  494. };
  495. #define RV3032_HFD_STEP 8192
  496. static unsigned long rv3032_clkout_recalc_rate(struct clk_hw *hw,
  497. unsigned long parent_rate)
  498. {
  499. int clkout, ret;
  500. struct rv3032_data *rv3032 = clkout_hw_to_rv3032(hw);
  501. ret = regmap_read(rv3032->regmap, RV3032_CLKOUT2, &clkout);
  502. if (ret < 0)
  503. return 0;
  504. if (clkout & RV3032_CLKOUT2_OS) {
  505. unsigned long rate = FIELD_GET(RV3032_CLKOUT2_HFD_MSK, clkout) << 8;
  506. ret = regmap_read(rv3032->regmap, RV3032_CLKOUT1, &clkout);
  507. if (ret < 0)
  508. return 0;
  509. rate += clkout + 1;
  510. return rate * RV3032_HFD_STEP;
  511. }
  512. return clkout_xtal_rates[FIELD_GET(RV3032_CLKOUT2_FD_MSK, clkout)];
  513. }
  514. static long rv3032_clkout_round_rate(struct clk_hw *hw, unsigned long rate,
  515. unsigned long *prate)
  516. {
  517. int i, hfd;
  518. if (rate < RV3032_HFD_STEP)
  519. for (i = 0; i < ARRAY_SIZE(clkout_xtal_rates); i++)
  520. if (clkout_xtal_rates[i] <= rate)
  521. return clkout_xtal_rates[i];
  522. hfd = DIV_ROUND_CLOSEST(rate, RV3032_HFD_STEP);
  523. return RV3032_HFD_STEP * clamp(hfd, 0, 8192);
  524. }
  525. static int rv3032_clkout_set_rate(struct clk_hw *hw, unsigned long rate,
  526. unsigned long parent_rate)
  527. {
  528. struct rv3032_data *rv3032 = clkout_hw_to_rv3032(hw);
  529. u32 status, eerd;
  530. int i, hfd, ret;
  531. for (i = 0; i < ARRAY_SIZE(clkout_xtal_rates); i++) {
  532. if (clkout_xtal_rates[i] == rate) {
  533. return rv3032_update_cfg(rv3032, RV3032_CLKOUT2, 0xff,
  534. FIELD_PREP(RV3032_CLKOUT2_FD_MSK, i));
  535. }
  536. }
  537. hfd = DIV_ROUND_CLOSEST(rate, RV3032_HFD_STEP);
  538. hfd = clamp(hfd, 1, 8192) - 1;
  539. ret = rv3032_enter_eerd(rv3032, &eerd);
  540. if (ret)
  541. return ret;
  542. ret = regmap_write(rv3032->regmap, RV3032_CLKOUT1, hfd & 0xff);
  543. if (ret)
  544. goto exit_eerd;
  545. ret = regmap_write(rv3032->regmap, RV3032_CLKOUT2, RV3032_CLKOUT2_OS |
  546. FIELD_PREP(RV3032_CLKOUT2_HFD_MSK, hfd >> 8));
  547. if (ret)
  548. goto exit_eerd;
  549. ret = regmap_write(rv3032->regmap, RV3032_EEPROM_CMD, RV3032_EEPROM_CMD_UPDATE);
  550. if (ret)
  551. goto exit_eerd;
  552. usleep_range(46000, RV3032_EEBUSY_TIMEOUT);
  553. ret = regmap_read_poll_timeout(rv3032->regmap, RV3032_TLSB, status,
  554. !(status & RV3032_TLSB_EEBUSY),
  555. RV3032_EEBUSY_POLL, RV3032_EEBUSY_TIMEOUT);
  556. exit_eerd:
  557. rv3032_exit_eerd(rv3032, eerd);
  558. return ret;
  559. }
  560. static int rv3032_clkout_prepare(struct clk_hw *hw)
  561. {
  562. struct rv3032_data *rv3032 = clkout_hw_to_rv3032(hw);
  563. return rv3032_update_cfg(rv3032, RV3032_PMU, RV3032_PMU_NCLKE, 0);
  564. }
  565. static void rv3032_clkout_unprepare(struct clk_hw *hw)
  566. {
  567. struct rv3032_data *rv3032 = clkout_hw_to_rv3032(hw);
  568. rv3032_update_cfg(rv3032, RV3032_PMU, RV3032_PMU_NCLKE, RV3032_PMU_NCLKE);
  569. }
  570. static int rv3032_clkout_is_prepared(struct clk_hw *hw)
  571. {
  572. int val, ret;
  573. struct rv3032_data *rv3032 = clkout_hw_to_rv3032(hw);
  574. ret = regmap_read(rv3032->regmap, RV3032_PMU, &val);
  575. if (ret < 0)
  576. return ret;
  577. return !(val & RV3032_PMU_NCLKE);
  578. }
  579. static const struct clk_ops rv3032_clkout_ops = {
  580. .prepare = rv3032_clkout_prepare,
  581. .unprepare = rv3032_clkout_unprepare,
  582. .is_prepared = rv3032_clkout_is_prepared,
  583. .recalc_rate = rv3032_clkout_recalc_rate,
  584. .round_rate = rv3032_clkout_round_rate,
  585. .set_rate = rv3032_clkout_set_rate,
  586. };
  587. static int rv3032_clkout_register_clk(struct rv3032_data *rv3032,
  588. struct i2c_client *client)
  589. {
  590. int ret;
  591. struct clk *clk;
  592. struct clk_init_data init;
  593. struct device_node *node = client->dev.of_node;
  594. ret = regmap_update_bits(rv3032->regmap, RV3032_TLSB, RV3032_TLSB_CLKF, 0);
  595. if (ret < 0)
  596. return ret;
  597. ret = regmap_update_bits(rv3032->regmap, RV3032_CTRL2, RV3032_CTRL2_CLKIE, 0);
  598. if (ret < 0)
  599. return ret;
  600. ret = regmap_write(rv3032->regmap, RV3032_CLK_IRQ, 0);
  601. if (ret < 0)
  602. return ret;
  603. init.name = "rv3032-clkout";
  604. init.ops = &rv3032_clkout_ops;
  605. init.flags = 0;
  606. init.parent_names = NULL;
  607. init.num_parents = 0;
  608. rv3032->clkout_hw.init = &init;
  609. of_property_read_string(node, "clock-output-names", &init.name);
  610. clk = devm_clk_register(&client->dev, &rv3032->clkout_hw);
  611. if (!IS_ERR(clk))
  612. of_clk_add_provider(node, of_clk_src_simple_get, clk);
  613. return 0;
  614. }
  615. #endif
  616. static int rv3032_hwmon_read_temp(struct device *dev, long *mC)
  617. {
  618. struct rv3032_data *rv3032 = dev_get_drvdata(dev);
  619. u8 buf[2];
  620. int temp, prev = 0;
  621. int ret;
  622. ret = regmap_bulk_read(rv3032->regmap, RV3032_TLSB, buf, sizeof(buf));
  623. if (ret)
  624. return ret;
  625. temp = sign_extend32(buf[1], 7) << 4;
  626. temp |= FIELD_GET(RV3032_TLSB_TEMP, buf[0]);
  627. /* No blocking or shadowing on RV3032_TLSB and RV3032_TMSB */
  628. do {
  629. prev = temp;
  630. ret = regmap_bulk_read(rv3032->regmap, RV3032_TLSB, buf, sizeof(buf));
  631. if (ret)
  632. return ret;
  633. temp = sign_extend32(buf[1], 7) << 4;
  634. temp |= FIELD_GET(RV3032_TLSB_TEMP, buf[0]);
  635. } while (temp != prev);
  636. *mC = (temp * 1000) / 16;
  637. return 0;
  638. }
  639. static umode_t rv3032_hwmon_is_visible(const void *data, enum hwmon_sensor_types type,
  640. u32 attr, int channel)
  641. {
  642. if (type != hwmon_temp)
  643. return 0;
  644. switch (attr) {
  645. case hwmon_temp_input:
  646. return 0444;
  647. default:
  648. return 0;
  649. }
  650. }
  651. static int rv3032_hwmon_read(struct device *dev, enum hwmon_sensor_types type,
  652. u32 attr, int channel, long *temp)
  653. {
  654. int err;
  655. switch (attr) {
  656. case hwmon_temp_input:
  657. err = rv3032_hwmon_read_temp(dev, temp);
  658. break;
  659. default:
  660. err = -EOPNOTSUPP;
  661. break;
  662. }
  663. return err;
  664. }
  665. static const struct hwmon_channel_info *rv3032_hwmon_info[] = {
  666. HWMON_CHANNEL_INFO(chip, HWMON_C_REGISTER_TZ),
  667. HWMON_CHANNEL_INFO(temp, HWMON_T_INPUT | HWMON_T_MAX | HWMON_T_MAX_HYST),
  668. NULL
  669. };
  670. static const struct hwmon_ops rv3032_hwmon_hwmon_ops = {
  671. .is_visible = rv3032_hwmon_is_visible,
  672. .read = rv3032_hwmon_read,
  673. };
  674. static const struct hwmon_chip_info rv3032_hwmon_chip_info = {
  675. .ops = &rv3032_hwmon_hwmon_ops,
  676. .info = rv3032_hwmon_info,
  677. };
  678. static void rv3032_hwmon_register(struct device *dev)
  679. {
  680. struct rv3032_data *rv3032 = dev_get_drvdata(dev);
  681. if (!IS_REACHABLE(CONFIG_HWMON))
  682. return;
  683. devm_hwmon_device_register_with_info(dev, "rv3032", rv3032, &rv3032_hwmon_chip_info, NULL);
  684. }
  685. static const struct rtc_class_ops rv3032_rtc_ops = {
  686. .read_time = rv3032_get_time,
  687. .set_time = rv3032_set_time,
  688. .read_offset = rv3032_read_offset,
  689. .set_offset = rv3032_set_offset,
  690. .ioctl = rv3032_ioctl,
  691. .read_alarm = rv3032_get_alarm,
  692. .set_alarm = rv3032_set_alarm,
  693. .alarm_irq_enable = rv3032_alarm_irq_enable,
  694. .param_get = rv3032_param_get,
  695. .param_set = rv3032_param_set,
  696. };
  697. static const struct regmap_config regmap_config = {
  698. .reg_bits = 8,
  699. .val_bits = 8,
  700. .max_register = 0xCA,
  701. };
  702. static int rv3032_probe(struct i2c_client *client)
  703. {
  704. struct rv3032_data *rv3032;
  705. int ret, status;
  706. struct nvmem_config nvmem_cfg = {
  707. .name = "rv3032_nvram",
  708. .word_size = 1,
  709. .stride = 1,
  710. .size = 16,
  711. .type = NVMEM_TYPE_BATTERY_BACKED,
  712. .reg_read = rv3032_nvram_read,
  713. .reg_write = rv3032_nvram_write,
  714. };
  715. struct nvmem_config eeprom_cfg = {
  716. .name = "rv3032_eeprom",
  717. .word_size = 1,
  718. .stride = 1,
  719. .size = 32,
  720. .type = NVMEM_TYPE_EEPROM,
  721. .reg_read = rv3032_eeprom_read,
  722. .reg_write = rv3032_eeprom_write,
  723. };
  724. rv3032 = devm_kzalloc(&client->dev, sizeof(struct rv3032_data),
  725. GFP_KERNEL);
  726. if (!rv3032)
  727. return -ENOMEM;
  728. rv3032->regmap = devm_regmap_init_i2c(client, &regmap_config);
  729. if (IS_ERR(rv3032->regmap))
  730. return PTR_ERR(rv3032->regmap);
  731. i2c_set_clientdata(client, rv3032);
  732. ret = regmap_read(rv3032->regmap, RV3032_STATUS, &status);
  733. if (ret < 0)
  734. return ret;
  735. rv3032->rtc = devm_rtc_allocate_device(&client->dev);
  736. if (IS_ERR(rv3032->rtc))
  737. return PTR_ERR(rv3032->rtc);
  738. if (client->irq > 0) {
  739. ret = devm_request_threaded_irq(&client->dev, client->irq,
  740. NULL, rv3032_handle_irq,
  741. IRQF_TRIGGER_LOW | IRQF_ONESHOT,
  742. "rv3032", rv3032);
  743. if (ret) {
  744. dev_warn(&client->dev, "unable to request IRQ, alarms disabled\n");
  745. client->irq = 0;
  746. }
  747. }
  748. if (!client->irq)
  749. clear_bit(RTC_FEATURE_ALARM, rv3032->rtc->features);
  750. ret = regmap_update_bits(rv3032->regmap, RV3032_CTRL1,
  751. RV3032_CTRL1_WADA, RV3032_CTRL1_WADA);
  752. if (ret)
  753. return ret;
  754. rv3032_trickle_charger_setup(&client->dev, rv3032);
  755. set_bit(RTC_FEATURE_BACKUP_SWITCH_MODE, rv3032->rtc->features);
  756. set_bit(RTC_FEATURE_ALARM_RES_MINUTE, rv3032->rtc->features);
  757. rv3032->rtc->range_min = RTC_TIMESTAMP_BEGIN_2000;
  758. rv3032->rtc->range_max = RTC_TIMESTAMP_END_2099;
  759. rv3032->rtc->ops = &rv3032_rtc_ops;
  760. ret = devm_rtc_register_device(rv3032->rtc);
  761. if (ret)
  762. return ret;
  763. nvmem_cfg.priv = rv3032->regmap;
  764. devm_rtc_nvmem_register(rv3032->rtc, &nvmem_cfg);
  765. eeprom_cfg.priv = rv3032;
  766. devm_rtc_nvmem_register(rv3032->rtc, &eeprom_cfg);
  767. rv3032->rtc->max_user_freq = 1;
  768. #ifdef CONFIG_COMMON_CLK
  769. rv3032_clkout_register_clk(rv3032, client);
  770. #endif
  771. rv3032_hwmon_register(&client->dev);
  772. return 0;
  773. }
  774. static const __maybe_unused struct of_device_id rv3032_of_match[] = {
  775. { .compatible = "microcrystal,rv3032", },
  776. { }
  777. };
  778. MODULE_DEVICE_TABLE(of, rv3032_of_match);
  779. static struct i2c_driver rv3032_driver = {
  780. .driver = {
  781. .name = "rtc-rv3032",
  782. .of_match_table = of_match_ptr(rv3032_of_match),
  783. },
  784. .probe_new = rv3032_probe,
  785. };
  786. module_i2c_driver(rv3032_driver);
  787. MODULE_AUTHOR("Alexandre Belloni <[email protected]>");
  788. MODULE_DESCRIPTION("Micro Crystal RV3032 RTC driver");
  789. MODULE_LICENSE("GPL v2");