rtc-pxa.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Real Time Clock interface for XScale PXA27x and PXA3xx
  4. *
  5. * Copyright (C) 2008 Robert Jarzmik
  6. */
  7. #include <linux/init.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/rtc.h>
  11. #include <linux/seq_file.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/io.h>
  14. #include <linux/slab.h>
  15. #include <linux/of.h>
  16. #include <linux/of_device.h>
  17. #include "rtc-sa1100.h"
  18. #define RTC_DEF_DIVIDER (32768 - 1)
  19. #define RTC_DEF_TRIM 0
  20. #define MAXFREQ_PERIODIC 1000
  21. /*
  22. * PXA Registers and bits definitions
  23. */
  24. #define RTSR_PICE (1 << 15) /* Periodic interrupt count enable */
  25. #define RTSR_PIALE (1 << 14) /* Periodic interrupt Alarm enable */
  26. #define RTSR_PIAL (1 << 13) /* Periodic interrupt detected */
  27. #define RTSR_SWALE2 (1 << 11) /* RTC stopwatch alarm2 enable */
  28. #define RTSR_SWAL2 (1 << 10) /* RTC stopwatch alarm2 detected */
  29. #define RTSR_SWALE1 (1 << 9) /* RTC stopwatch alarm1 enable */
  30. #define RTSR_SWAL1 (1 << 8) /* RTC stopwatch alarm1 detected */
  31. #define RTSR_RDALE2 (1 << 7) /* RTC alarm2 enable */
  32. #define RTSR_RDAL2 (1 << 6) /* RTC alarm2 detected */
  33. #define RTSR_RDALE1 (1 << 5) /* RTC alarm1 enable */
  34. #define RTSR_RDAL1 (1 << 4) /* RTC alarm1 detected */
  35. #define RTSR_HZE (1 << 3) /* HZ interrupt enable */
  36. #define RTSR_ALE (1 << 2) /* RTC alarm interrupt enable */
  37. #define RTSR_HZ (1 << 1) /* HZ rising-edge detected */
  38. #define RTSR_AL (1 << 0) /* RTC alarm detected */
  39. #define RTSR_TRIG_MASK (RTSR_AL | RTSR_HZ | RTSR_RDAL1 | RTSR_RDAL2\
  40. | RTSR_SWAL1 | RTSR_SWAL2)
  41. #define RYxR_YEAR_S 9
  42. #define RYxR_YEAR_MASK (0xfff << RYxR_YEAR_S)
  43. #define RYxR_MONTH_S 5
  44. #define RYxR_MONTH_MASK (0xf << RYxR_MONTH_S)
  45. #define RYxR_DAY_MASK 0x1f
  46. #define RDxR_WOM_S 20
  47. #define RDxR_WOM_MASK (0x7 << RDxR_WOM_S)
  48. #define RDxR_DOW_S 17
  49. #define RDxR_DOW_MASK (0x7 << RDxR_DOW_S)
  50. #define RDxR_HOUR_S 12
  51. #define RDxR_HOUR_MASK (0x1f << RDxR_HOUR_S)
  52. #define RDxR_MIN_S 6
  53. #define RDxR_MIN_MASK (0x3f << RDxR_MIN_S)
  54. #define RDxR_SEC_MASK 0x3f
  55. #define RTSR 0x08
  56. #define RTTR 0x0c
  57. #define RDCR 0x10
  58. #define RYCR 0x14
  59. #define RDAR1 0x18
  60. #define RYAR1 0x1c
  61. #define RTCPICR 0x34
  62. #define PIAR 0x38
  63. #define rtc_readl(pxa_rtc, reg) \
  64. __raw_readl((pxa_rtc)->base + (reg))
  65. #define rtc_writel(pxa_rtc, reg, value) \
  66. __raw_writel((value), (pxa_rtc)->base + (reg))
  67. struct pxa_rtc {
  68. struct sa1100_rtc sa1100_rtc;
  69. struct resource *ress;
  70. void __iomem *base;
  71. struct rtc_device *rtc;
  72. spinlock_t lock; /* Protects this structure */
  73. };
  74. static u32 ryxr_calc(struct rtc_time *tm)
  75. {
  76. return ((tm->tm_year + 1900) << RYxR_YEAR_S)
  77. | ((tm->tm_mon + 1) << RYxR_MONTH_S)
  78. | tm->tm_mday;
  79. }
  80. static u32 rdxr_calc(struct rtc_time *tm)
  81. {
  82. return ((((tm->tm_mday + 6) / 7) << RDxR_WOM_S) & RDxR_WOM_MASK)
  83. | (((tm->tm_wday + 1) << RDxR_DOW_S) & RDxR_DOW_MASK)
  84. | (tm->tm_hour << RDxR_HOUR_S)
  85. | (tm->tm_min << RDxR_MIN_S)
  86. | tm->tm_sec;
  87. }
  88. static void tm_calc(u32 rycr, u32 rdcr, struct rtc_time *tm)
  89. {
  90. tm->tm_year = ((rycr & RYxR_YEAR_MASK) >> RYxR_YEAR_S) - 1900;
  91. tm->tm_mon = (((rycr & RYxR_MONTH_MASK) >> RYxR_MONTH_S)) - 1;
  92. tm->tm_mday = (rycr & RYxR_DAY_MASK);
  93. tm->tm_wday = ((rycr & RDxR_DOW_MASK) >> RDxR_DOW_S) - 1;
  94. tm->tm_hour = (rdcr & RDxR_HOUR_MASK) >> RDxR_HOUR_S;
  95. tm->tm_min = (rdcr & RDxR_MIN_MASK) >> RDxR_MIN_S;
  96. tm->tm_sec = rdcr & RDxR_SEC_MASK;
  97. }
  98. static void rtsr_clear_bits(struct pxa_rtc *pxa_rtc, u32 mask)
  99. {
  100. u32 rtsr;
  101. rtsr = rtc_readl(pxa_rtc, RTSR);
  102. rtsr &= ~RTSR_TRIG_MASK;
  103. rtsr &= ~mask;
  104. rtc_writel(pxa_rtc, RTSR, rtsr);
  105. }
  106. static void rtsr_set_bits(struct pxa_rtc *pxa_rtc, u32 mask)
  107. {
  108. u32 rtsr;
  109. rtsr = rtc_readl(pxa_rtc, RTSR);
  110. rtsr &= ~RTSR_TRIG_MASK;
  111. rtsr |= mask;
  112. rtc_writel(pxa_rtc, RTSR, rtsr);
  113. }
  114. static irqreturn_t pxa_rtc_irq(int irq, void *dev_id)
  115. {
  116. struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev_id);
  117. u32 rtsr;
  118. unsigned long events = 0;
  119. spin_lock(&pxa_rtc->lock);
  120. /* clear interrupt sources */
  121. rtsr = rtc_readl(pxa_rtc, RTSR);
  122. rtc_writel(pxa_rtc, RTSR, rtsr);
  123. /* temporary disable rtc interrupts */
  124. rtsr_clear_bits(pxa_rtc, RTSR_RDALE1 | RTSR_PIALE | RTSR_HZE);
  125. /* clear alarm interrupt if it has occurred */
  126. if (rtsr & RTSR_RDAL1)
  127. rtsr &= ~RTSR_RDALE1;
  128. /* update irq data & counter */
  129. if (rtsr & RTSR_RDAL1)
  130. events |= RTC_AF | RTC_IRQF;
  131. if (rtsr & RTSR_HZ)
  132. events |= RTC_UF | RTC_IRQF;
  133. if (rtsr & RTSR_PIAL)
  134. events |= RTC_PF | RTC_IRQF;
  135. rtc_update_irq(pxa_rtc->rtc, 1, events);
  136. /* enable back rtc interrupts */
  137. rtc_writel(pxa_rtc, RTSR, rtsr & ~RTSR_TRIG_MASK);
  138. spin_unlock(&pxa_rtc->lock);
  139. return IRQ_HANDLED;
  140. }
  141. static int pxa_rtc_open(struct device *dev)
  142. {
  143. struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
  144. int ret;
  145. ret = request_irq(pxa_rtc->sa1100_rtc.irq_1hz, pxa_rtc_irq, 0,
  146. "rtc 1Hz", dev);
  147. if (ret < 0) {
  148. dev_err(dev, "can't get irq %i, err %d\n",
  149. pxa_rtc->sa1100_rtc.irq_1hz, ret);
  150. goto err_irq_1Hz;
  151. }
  152. ret = request_irq(pxa_rtc->sa1100_rtc.irq_alarm, pxa_rtc_irq, 0,
  153. "rtc Alrm", dev);
  154. if (ret < 0) {
  155. dev_err(dev, "can't get irq %i, err %d\n",
  156. pxa_rtc->sa1100_rtc.irq_alarm, ret);
  157. goto err_irq_Alrm;
  158. }
  159. return 0;
  160. err_irq_Alrm:
  161. free_irq(pxa_rtc->sa1100_rtc.irq_1hz, dev);
  162. err_irq_1Hz:
  163. return ret;
  164. }
  165. static void pxa_rtc_release(struct device *dev)
  166. {
  167. struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
  168. spin_lock_irq(&pxa_rtc->lock);
  169. rtsr_clear_bits(pxa_rtc, RTSR_PIALE | RTSR_RDALE1 | RTSR_HZE);
  170. spin_unlock_irq(&pxa_rtc->lock);
  171. free_irq(pxa_rtc->sa1100_rtc.irq_1hz, dev);
  172. free_irq(pxa_rtc->sa1100_rtc.irq_alarm, dev);
  173. }
  174. static int pxa_alarm_irq_enable(struct device *dev, unsigned int enabled)
  175. {
  176. struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
  177. spin_lock_irq(&pxa_rtc->lock);
  178. if (enabled)
  179. rtsr_set_bits(pxa_rtc, RTSR_RDALE1);
  180. else
  181. rtsr_clear_bits(pxa_rtc, RTSR_RDALE1);
  182. spin_unlock_irq(&pxa_rtc->lock);
  183. return 0;
  184. }
  185. static int pxa_rtc_read_time(struct device *dev, struct rtc_time *tm)
  186. {
  187. struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
  188. u32 rycr, rdcr;
  189. rycr = rtc_readl(pxa_rtc, RYCR);
  190. rdcr = rtc_readl(pxa_rtc, RDCR);
  191. tm_calc(rycr, rdcr, tm);
  192. return 0;
  193. }
  194. static int pxa_rtc_set_time(struct device *dev, struct rtc_time *tm)
  195. {
  196. struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
  197. rtc_writel(pxa_rtc, RYCR, ryxr_calc(tm));
  198. rtc_writel(pxa_rtc, RDCR, rdxr_calc(tm));
  199. return 0;
  200. }
  201. static int pxa_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  202. {
  203. struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
  204. u32 rtsr, ryar, rdar;
  205. ryar = rtc_readl(pxa_rtc, RYAR1);
  206. rdar = rtc_readl(pxa_rtc, RDAR1);
  207. tm_calc(ryar, rdar, &alrm->time);
  208. rtsr = rtc_readl(pxa_rtc, RTSR);
  209. alrm->enabled = (rtsr & RTSR_RDALE1) ? 1 : 0;
  210. alrm->pending = (rtsr & RTSR_RDAL1) ? 1 : 0;
  211. return 0;
  212. }
  213. static int pxa_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  214. {
  215. struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
  216. u32 rtsr;
  217. spin_lock_irq(&pxa_rtc->lock);
  218. rtc_writel(pxa_rtc, RYAR1, ryxr_calc(&alrm->time));
  219. rtc_writel(pxa_rtc, RDAR1, rdxr_calc(&alrm->time));
  220. rtsr = rtc_readl(pxa_rtc, RTSR);
  221. if (alrm->enabled)
  222. rtsr |= RTSR_RDALE1;
  223. else
  224. rtsr &= ~RTSR_RDALE1;
  225. rtc_writel(pxa_rtc, RTSR, rtsr);
  226. spin_unlock_irq(&pxa_rtc->lock);
  227. return 0;
  228. }
  229. static int pxa_rtc_proc(struct device *dev, struct seq_file *seq)
  230. {
  231. struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
  232. seq_printf(seq, "trim/divider\t: 0x%08x\n", rtc_readl(pxa_rtc, RTTR));
  233. seq_printf(seq, "update_IRQ\t: %s\n",
  234. (rtc_readl(pxa_rtc, RTSR) & RTSR_HZE) ? "yes" : "no");
  235. seq_printf(seq, "periodic_IRQ\t: %s\n",
  236. (rtc_readl(pxa_rtc, RTSR) & RTSR_PIALE) ? "yes" : "no");
  237. seq_printf(seq, "periodic_freq\t: %u\n", rtc_readl(pxa_rtc, PIAR));
  238. return 0;
  239. }
  240. static const struct rtc_class_ops pxa_rtc_ops = {
  241. .read_time = pxa_rtc_read_time,
  242. .set_time = pxa_rtc_set_time,
  243. .read_alarm = pxa_rtc_read_alarm,
  244. .set_alarm = pxa_rtc_set_alarm,
  245. .alarm_irq_enable = pxa_alarm_irq_enable,
  246. .proc = pxa_rtc_proc,
  247. };
  248. static int __init pxa_rtc_probe(struct platform_device *pdev)
  249. {
  250. struct device *dev = &pdev->dev;
  251. struct pxa_rtc *pxa_rtc;
  252. struct sa1100_rtc *sa1100_rtc;
  253. int ret;
  254. pxa_rtc = devm_kzalloc(dev, sizeof(*pxa_rtc), GFP_KERNEL);
  255. if (!pxa_rtc)
  256. return -ENOMEM;
  257. sa1100_rtc = &pxa_rtc->sa1100_rtc;
  258. spin_lock_init(&pxa_rtc->lock);
  259. platform_set_drvdata(pdev, pxa_rtc);
  260. pxa_rtc->ress = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  261. if (!pxa_rtc->ress) {
  262. dev_err(dev, "No I/O memory resource defined\n");
  263. return -ENXIO;
  264. }
  265. sa1100_rtc->irq_1hz = platform_get_irq(pdev, 0);
  266. if (sa1100_rtc->irq_1hz < 0)
  267. return -ENXIO;
  268. sa1100_rtc->irq_alarm = platform_get_irq(pdev, 1);
  269. if (sa1100_rtc->irq_alarm < 0)
  270. return -ENXIO;
  271. sa1100_rtc->rtc = devm_rtc_allocate_device(&pdev->dev);
  272. if (IS_ERR(sa1100_rtc->rtc))
  273. return PTR_ERR(sa1100_rtc->rtc);
  274. pxa_rtc->base = devm_ioremap(dev, pxa_rtc->ress->start,
  275. resource_size(pxa_rtc->ress));
  276. if (!pxa_rtc->base) {
  277. dev_err(dev, "Unable to map pxa RTC I/O memory\n");
  278. return -ENOMEM;
  279. }
  280. pxa_rtc_open(dev);
  281. sa1100_rtc->rcnr = pxa_rtc->base + 0x0;
  282. sa1100_rtc->rtsr = pxa_rtc->base + 0x8;
  283. sa1100_rtc->rtar = pxa_rtc->base + 0x4;
  284. sa1100_rtc->rttr = pxa_rtc->base + 0xc;
  285. ret = sa1100_rtc_init(pdev, sa1100_rtc);
  286. if (ret) {
  287. dev_err(dev, "Unable to init SA1100 RTC sub-device\n");
  288. return ret;
  289. }
  290. rtsr_clear_bits(pxa_rtc, RTSR_PIALE | RTSR_RDALE1 | RTSR_HZE);
  291. pxa_rtc->rtc = devm_rtc_device_register(&pdev->dev, "pxa-rtc",
  292. &pxa_rtc_ops, THIS_MODULE);
  293. if (IS_ERR(pxa_rtc->rtc)) {
  294. ret = PTR_ERR(pxa_rtc->rtc);
  295. dev_err(dev, "Failed to register RTC device -> %d\n", ret);
  296. return ret;
  297. }
  298. device_init_wakeup(dev, 1);
  299. return 0;
  300. }
  301. static int __exit pxa_rtc_remove(struct platform_device *pdev)
  302. {
  303. struct device *dev = &pdev->dev;
  304. pxa_rtc_release(dev);
  305. return 0;
  306. }
  307. #ifdef CONFIG_OF
  308. static const struct of_device_id pxa_rtc_dt_ids[] = {
  309. { .compatible = "marvell,pxa-rtc" },
  310. {}
  311. };
  312. MODULE_DEVICE_TABLE(of, pxa_rtc_dt_ids);
  313. #endif
  314. #ifdef CONFIG_PM_SLEEP
  315. static int pxa_rtc_suspend(struct device *dev)
  316. {
  317. struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
  318. if (device_may_wakeup(dev))
  319. enable_irq_wake(pxa_rtc->sa1100_rtc.irq_alarm);
  320. return 0;
  321. }
  322. static int pxa_rtc_resume(struct device *dev)
  323. {
  324. struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
  325. if (device_may_wakeup(dev))
  326. disable_irq_wake(pxa_rtc->sa1100_rtc.irq_alarm);
  327. return 0;
  328. }
  329. #endif
  330. static SIMPLE_DEV_PM_OPS(pxa_rtc_pm_ops, pxa_rtc_suspend, pxa_rtc_resume);
  331. static struct platform_driver pxa_rtc_driver = {
  332. .remove = __exit_p(pxa_rtc_remove),
  333. .driver = {
  334. .name = "pxa-rtc",
  335. .of_match_table = of_match_ptr(pxa_rtc_dt_ids),
  336. .pm = &pxa_rtc_pm_ops,
  337. },
  338. };
  339. module_platform_driver_probe(pxa_rtc_driver, pxa_rtc_probe);
  340. MODULE_AUTHOR("Robert Jarzmik <[email protected]>");
  341. MODULE_DESCRIPTION("PXA27x/PXA3xx Realtime Clock Driver (RTC)");
  342. MODULE_LICENSE("GPL");
  343. MODULE_ALIAS("platform:pxa-rtc");