rtc-mxc.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. // SPDX-License-Identifier: GPL-2.0+
  2. //
  3. // Copyright 2004-2008 Freescale Semiconductor, Inc. All Rights Reserved.
  4. #include <linux/io.h>
  5. #include <linux/rtc.h>
  6. #include <linux/module.h>
  7. #include <linux/slab.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/pm_wakeirq.h>
  11. #include <linux/clk.h>
  12. #include <linux/of.h>
  13. #include <linux/of_device.h>
  14. #define RTC_INPUT_CLK_32768HZ (0x00 << 5)
  15. #define RTC_INPUT_CLK_32000HZ (0x01 << 5)
  16. #define RTC_INPUT_CLK_38400HZ (0x02 << 5)
  17. #define RTC_SW_BIT (1 << 0)
  18. #define RTC_ALM_BIT (1 << 2)
  19. #define RTC_1HZ_BIT (1 << 4)
  20. #define RTC_2HZ_BIT (1 << 7)
  21. #define RTC_SAM0_BIT (1 << 8)
  22. #define RTC_SAM1_BIT (1 << 9)
  23. #define RTC_SAM2_BIT (1 << 10)
  24. #define RTC_SAM3_BIT (1 << 11)
  25. #define RTC_SAM4_BIT (1 << 12)
  26. #define RTC_SAM5_BIT (1 << 13)
  27. #define RTC_SAM6_BIT (1 << 14)
  28. #define RTC_SAM7_BIT (1 << 15)
  29. #define PIT_ALL_ON (RTC_2HZ_BIT | RTC_SAM0_BIT | RTC_SAM1_BIT | \
  30. RTC_SAM2_BIT | RTC_SAM3_BIT | RTC_SAM4_BIT | \
  31. RTC_SAM5_BIT | RTC_SAM6_BIT | RTC_SAM7_BIT)
  32. #define RTC_ENABLE_BIT (1 << 7)
  33. #define MAX_PIE_NUM 9
  34. #define MAX_PIE_FREQ 512
  35. #define MXC_RTC_TIME 0
  36. #define MXC_RTC_ALARM 1
  37. #define RTC_HOURMIN 0x00 /* 32bit rtc hour/min counter reg */
  38. #define RTC_SECOND 0x04 /* 32bit rtc seconds counter reg */
  39. #define RTC_ALRM_HM 0x08 /* 32bit rtc alarm hour/min reg */
  40. #define RTC_ALRM_SEC 0x0C /* 32bit rtc alarm seconds reg */
  41. #define RTC_RTCCTL 0x10 /* 32bit rtc control reg */
  42. #define RTC_RTCISR 0x14 /* 32bit rtc interrupt status reg */
  43. #define RTC_RTCIENR 0x18 /* 32bit rtc interrupt enable reg */
  44. #define RTC_STPWCH 0x1C /* 32bit rtc stopwatch min reg */
  45. #define RTC_DAYR 0x20 /* 32bit rtc days counter reg */
  46. #define RTC_DAYALARM 0x24 /* 32bit rtc day alarm reg */
  47. #define RTC_TEST1 0x28 /* 32bit rtc test reg 1 */
  48. #define RTC_TEST2 0x2C /* 32bit rtc test reg 2 */
  49. #define RTC_TEST3 0x30 /* 32bit rtc test reg 3 */
  50. enum imx_rtc_type {
  51. IMX1_RTC,
  52. IMX21_RTC,
  53. };
  54. struct rtc_plat_data {
  55. struct rtc_device *rtc;
  56. void __iomem *ioaddr;
  57. int irq;
  58. struct clk *clk_ref;
  59. struct clk *clk_ipg;
  60. struct rtc_time g_rtc_alarm;
  61. enum imx_rtc_type devtype;
  62. };
  63. static const struct of_device_id imx_rtc_dt_ids[] = {
  64. { .compatible = "fsl,imx1-rtc", .data = (const void *)IMX1_RTC },
  65. { .compatible = "fsl,imx21-rtc", .data = (const void *)IMX21_RTC },
  66. {}
  67. };
  68. MODULE_DEVICE_TABLE(of, imx_rtc_dt_ids);
  69. static inline int is_imx1_rtc(struct rtc_plat_data *data)
  70. {
  71. return data->devtype == IMX1_RTC;
  72. }
  73. /*
  74. * This function is used to obtain the RTC time or the alarm value in
  75. * second.
  76. */
  77. static time64_t get_alarm_or_time(struct device *dev, int time_alarm)
  78. {
  79. struct rtc_plat_data *pdata = dev_get_drvdata(dev);
  80. void __iomem *ioaddr = pdata->ioaddr;
  81. u32 day = 0, hr = 0, min = 0, sec = 0, hr_min = 0;
  82. switch (time_alarm) {
  83. case MXC_RTC_TIME:
  84. day = readw(ioaddr + RTC_DAYR);
  85. hr_min = readw(ioaddr + RTC_HOURMIN);
  86. sec = readw(ioaddr + RTC_SECOND);
  87. break;
  88. case MXC_RTC_ALARM:
  89. day = readw(ioaddr + RTC_DAYALARM);
  90. hr_min = readw(ioaddr + RTC_ALRM_HM) & 0xffff;
  91. sec = readw(ioaddr + RTC_ALRM_SEC);
  92. break;
  93. }
  94. hr = hr_min >> 8;
  95. min = hr_min & 0xff;
  96. return ((((time64_t)day * 24 + hr) * 60) + min) * 60 + sec;
  97. }
  98. /*
  99. * This function sets the RTC alarm value or the time value.
  100. */
  101. static void set_alarm_or_time(struct device *dev, int time_alarm, time64_t time)
  102. {
  103. u32 tod, day, hr, min, sec, temp;
  104. struct rtc_plat_data *pdata = dev_get_drvdata(dev);
  105. void __iomem *ioaddr = pdata->ioaddr;
  106. day = div_s64_rem(time, 86400, &tod);
  107. /* time is within a day now */
  108. hr = tod / 3600;
  109. tod -= hr * 3600;
  110. /* time is within an hour now */
  111. min = tod / 60;
  112. sec = tod - min * 60;
  113. temp = (hr << 8) + min;
  114. switch (time_alarm) {
  115. case MXC_RTC_TIME:
  116. writew(day, ioaddr + RTC_DAYR);
  117. writew(sec, ioaddr + RTC_SECOND);
  118. writew(temp, ioaddr + RTC_HOURMIN);
  119. break;
  120. case MXC_RTC_ALARM:
  121. writew(day, ioaddr + RTC_DAYALARM);
  122. writew(sec, ioaddr + RTC_ALRM_SEC);
  123. writew(temp, ioaddr + RTC_ALRM_HM);
  124. break;
  125. }
  126. }
  127. /*
  128. * This function updates the RTC alarm registers and then clears all the
  129. * interrupt status bits.
  130. */
  131. static void rtc_update_alarm(struct device *dev, struct rtc_time *alrm)
  132. {
  133. time64_t time;
  134. struct rtc_plat_data *pdata = dev_get_drvdata(dev);
  135. void __iomem *ioaddr = pdata->ioaddr;
  136. time = rtc_tm_to_time64(alrm);
  137. /* clear all the interrupt status bits */
  138. writew(readw(ioaddr + RTC_RTCISR), ioaddr + RTC_RTCISR);
  139. set_alarm_or_time(dev, MXC_RTC_ALARM, time);
  140. }
  141. static void mxc_rtc_irq_enable(struct device *dev, unsigned int bit,
  142. unsigned int enabled)
  143. {
  144. struct rtc_plat_data *pdata = dev_get_drvdata(dev);
  145. void __iomem *ioaddr = pdata->ioaddr;
  146. u32 reg;
  147. unsigned long flags;
  148. spin_lock_irqsave(&pdata->rtc->irq_lock, flags);
  149. reg = readw(ioaddr + RTC_RTCIENR);
  150. if (enabled)
  151. reg |= bit;
  152. else
  153. reg &= ~bit;
  154. writew(reg, ioaddr + RTC_RTCIENR);
  155. spin_unlock_irqrestore(&pdata->rtc->irq_lock, flags);
  156. }
  157. /* This function is the RTC interrupt service routine. */
  158. static irqreturn_t mxc_rtc_interrupt(int irq, void *dev_id)
  159. {
  160. struct platform_device *pdev = dev_id;
  161. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  162. void __iomem *ioaddr = pdata->ioaddr;
  163. u32 status;
  164. u32 events = 0;
  165. spin_lock(&pdata->rtc->irq_lock);
  166. status = readw(ioaddr + RTC_RTCISR) & readw(ioaddr + RTC_RTCIENR);
  167. /* clear interrupt sources */
  168. writew(status, ioaddr + RTC_RTCISR);
  169. /* update irq data & counter */
  170. if (status & RTC_ALM_BIT) {
  171. events |= (RTC_AF | RTC_IRQF);
  172. /* RTC alarm should be one-shot */
  173. mxc_rtc_irq_enable(&pdev->dev, RTC_ALM_BIT, 0);
  174. }
  175. if (status & PIT_ALL_ON)
  176. events |= (RTC_PF | RTC_IRQF);
  177. rtc_update_irq(pdata->rtc, 1, events);
  178. spin_unlock(&pdata->rtc->irq_lock);
  179. return IRQ_HANDLED;
  180. }
  181. static int mxc_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
  182. {
  183. mxc_rtc_irq_enable(dev, RTC_ALM_BIT, enabled);
  184. return 0;
  185. }
  186. /*
  187. * This function reads the current RTC time into tm in Gregorian date.
  188. */
  189. static int mxc_rtc_read_time(struct device *dev, struct rtc_time *tm)
  190. {
  191. time64_t val;
  192. /* Avoid roll-over from reading the different registers */
  193. do {
  194. val = get_alarm_or_time(dev, MXC_RTC_TIME);
  195. } while (val != get_alarm_or_time(dev, MXC_RTC_TIME));
  196. rtc_time64_to_tm(val, tm);
  197. return 0;
  198. }
  199. /*
  200. * This function sets the internal RTC time based on tm in Gregorian date.
  201. */
  202. static int mxc_rtc_set_time(struct device *dev, struct rtc_time *tm)
  203. {
  204. time64_t time = rtc_tm_to_time64(tm);
  205. /* Avoid roll-over from reading the different registers */
  206. do {
  207. set_alarm_or_time(dev, MXC_RTC_TIME, time);
  208. } while (time != get_alarm_or_time(dev, MXC_RTC_TIME));
  209. return 0;
  210. }
  211. /*
  212. * This function reads the current alarm value into the passed in 'alrm'
  213. * argument. It updates the alrm's pending field value based on the whether
  214. * an alarm interrupt occurs or not.
  215. */
  216. static int mxc_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  217. {
  218. struct rtc_plat_data *pdata = dev_get_drvdata(dev);
  219. void __iomem *ioaddr = pdata->ioaddr;
  220. rtc_time64_to_tm(get_alarm_or_time(dev, MXC_RTC_ALARM), &alrm->time);
  221. alrm->pending = ((readw(ioaddr + RTC_RTCISR) & RTC_ALM_BIT)) ? 1 : 0;
  222. return 0;
  223. }
  224. /*
  225. * This function sets the RTC alarm based on passed in alrm.
  226. */
  227. static int mxc_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  228. {
  229. struct rtc_plat_data *pdata = dev_get_drvdata(dev);
  230. rtc_update_alarm(dev, &alrm->time);
  231. memcpy(&pdata->g_rtc_alarm, &alrm->time, sizeof(struct rtc_time));
  232. mxc_rtc_irq_enable(dev, RTC_ALM_BIT, alrm->enabled);
  233. return 0;
  234. }
  235. /* RTC layer */
  236. static const struct rtc_class_ops mxc_rtc_ops = {
  237. .read_time = mxc_rtc_read_time,
  238. .set_time = mxc_rtc_set_time,
  239. .read_alarm = mxc_rtc_read_alarm,
  240. .set_alarm = mxc_rtc_set_alarm,
  241. .alarm_irq_enable = mxc_rtc_alarm_irq_enable,
  242. };
  243. static int mxc_rtc_probe(struct platform_device *pdev)
  244. {
  245. struct rtc_device *rtc;
  246. struct rtc_plat_data *pdata = NULL;
  247. u32 reg;
  248. unsigned long rate;
  249. int ret;
  250. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  251. if (!pdata)
  252. return -ENOMEM;
  253. pdata->devtype = (uintptr_t)of_device_get_match_data(&pdev->dev);
  254. pdata->ioaddr = devm_platform_ioremap_resource(pdev, 0);
  255. if (IS_ERR(pdata->ioaddr))
  256. return PTR_ERR(pdata->ioaddr);
  257. rtc = devm_rtc_allocate_device(&pdev->dev);
  258. if (IS_ERR(rtc))
  259. return PTR_ERR(rtc);
  260. pdata->rtc = rtc;
  261. rtc->ops = &mxc_rtc_ops;
  262. if (is_imx1_rtc(pdata)) {
  263. struct rtc_time tm;
  264. /* 9bit days + hours minutes seconds */
  265. rtc->range_max = (1 << 9) * 86400 - 1;
  266. /*
  267. * Set the start date as beginning of the current year. This can
  268. * be overridden using device tree.
  269. */
  270. rtc_time64_to_tm(ktime_get_real_seconds(), &tm);
  271. rtc->start_secs = mktime64(tm.tm_year, 1, 1, 0, 0, 0);
  272. rtc->set_start_time = true;
  273. } else {
  274. /* 16bit days + hours minutes seconds */
  275. rtc->range_max = (1 << 16) * 86400ULL - 1;
  276. }
  277. pdata->clk_ipg = devm_clk_get_enabled(&pdev->dev, "ipg");
  278. if (IS_ERR(pdata->clk_ipg)) {
  279. dev_err(&pdev->dev, "unable to get ipg clock!\n");
  280. return PTR_ERR(pdata->clk_ipg);
  281. }
  282. pdata->clk_ref = devm_clk_get_enabled(&pdev->dev, "ref");
  283. if (IS_ERR(pdata->clk_ref)) {
  284. dev_err(&pdev->dev, "unable to get ref clock!\n");
  285. return PTR_ERR(pdata->clk_ref);
  286. }
  287. rate = clk_get_rate(pdata->clk_ref);
  288. if (rate == 32768)
  289. reg = RTC_INPUT_CLK_32768HZ;
  290. else if (rate == 32000)
  291. reg = RTC_INPUT_CLK_32000HZ;
  292. else if (rate == 38400)
  293. reg = RTC_INPUT_CLK_38400HZ;
  294. else {
  295. dev_err(&pdev->dev, "rtc clock is not valid (%lu)\n", rate);
  296. return -EINVAL;
  297. }
  298. reg |= RTC_ENABLE_BIT;
  299. writew(reg, (pdata->ioaddr + RTC_RTCCTL));
  300. if (((readw(pdata->ioaddr + RTC_RTCCTL)) & RTC_ENABLE_BIT) == 0) {
  301. dev_err(&pdev->dev, "hardware module can't be enabled!\n");
  302. return -EIO;
  303. }
  304. platform_set_drvdata(pdev, pdata);
  305. /* Configure and enable the RTC */
  306. pdata->irq = platform_get_irq(pdev, 0);
  307. if (pdata->irq >= 0 &&
  308. devm_request_irq(&pdev->dev, pdata->irq, mxc_rtc_interrupt,
  309. IRQF_SHARED, pdev->name, pdev) < 0) {
  310. dev_warn(&pdev->dev, "interrupt not available.\n");
  311. pdata->irq = -1;
  312. }
  313. if (pdata->irq >= 0) {
  314. device_init_wakeup(&pdev->dev, 1);
  315. ret = dev_pm_set_wake_irq(&pdev->dev, pdata->irq);
  316. if (ret)
  317. dev_err(&pdev->dev, "failed to enable irq wake\n");
  318. }
  319. ret = devm_rtc_register_device(rtc);
  320. return ret;
  321. }
  322. static struct platform_driver mxc_rtc_driver = {
  323. .driver = {
  324. .name = "mxc_rtc",
  325. .of_match_table = imx_rtc_dt_ids,
  326. },
  327. .probe = mxc_rtc_probe,
  328. };
  329. module_platform_driver(mxc_rtc_driver)
  330. MODULE_AUTHOR("Daniel Mack <[email protected]>");
  331. MODULE_DESCRIPTION("RTC driver for Freescale MXC");
  332. MODULE_LICENSE("GPL");