rtc-mpfs.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Microchip MPFS RTC driver
  4. *
  5. * Copyright (c) 2021-2022 Microchip Corporation. All rights reserved.
  6. *
  7. * Author: Daire McNamara <[email protected]>
  8. * & Conor Dooley <[email protected]>
  9. */
  10. #include "linux/bits.h"
  11. #include "linux/iopoll.h"
  12. #include <linux/clk.h>
  13. #include <linux/io.h>
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/of.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/pm_wakeirq.h>
  19. #include <linux/slab.h>
  20. #include <linux/rtc.h>
  21. #define CONTROL_REG 0x00
  22. #define MODE_REG 0x04
  23. #define PRESCALER_REG 0x08
  24. #define ALARM_LOWER_REG 0x0c
  25. #define ALARM_UPPER_REG 0x10
  26. #define COMPARE_LOWER_REG 0x14
  27. #define COMPARE_UPPER_REG 0x18
  28. #define DATETIME_LOWER_REG 0x20
  29. #define DATETIME_UPPER_REG 0x24
  30. #define CONTROL_RUNNING_BIT BIT(0)
  31. #define CONTROL_START_BIT BIT(0)
  32. #define CONTROL_STOP_BIT BIT(1)
  33. #define CONTROL_ALARM_ON_BIT BIT(2)
  34. #define CONTROL_ALARM_OFF_BIT BIT(3)
  35. #define CONTROL_RESET_BIT BIT(4)
  36. #define CONTROL_UPLOAD_BIT BIT(5)
  37. #define CONTROL_DOWNLOAD_BIT BIT(6)
  38. #define CONTROL_MATCH_BIT BIT(7)
  39. #define CONTROL_WAKEUP_CLR_BIT BIT(8)
  40. #define CONTROL_WAKEUP_SET_BIT BIT(9)
  41. #define CONTROL_UPDATED_BIT BIT(10)
  42. #define MODE_CLOCK_CALENDAR BIT(0)
  43. #define MODE_WAKE_EN BIT(1)
  44. #define MODE_WAKE_RESET BIT(2)
  45. #define MODE_WAKE_CONTINUE BIT(3)
  46. #define MAX_PRESCALER_COUNT GENMASK(25, 0)
  47. #define DATETIME_UPPER_MASK GENMASK(29, 0)
  48. #define ALARM_UPPER_MASK GENMASK(10, 0)
  49. #define UPLOAD_TIMEOUT_US 50
  50. struct mpfs_rtc_dev {
  51. struct rtc_device *rtc;
  52. void __iomem *base;
  53. };
  54. static void mpfs_rtc_start(struct mpfs_rtc_dev *rtcdev)
  55. {
  56. u32 ctrl;
  57. ctrl = readl(rtcdev->base + CONTROL_REG);
  58. ctrl &= ~CONTROL_STOP_BIT;
  59. ctrl |= CONTROL_START_BIT;
  60. writel(ctrl, rtcdev->base + CONTROL_REG);
  61. }
  62. static void mpfs_rtc_clear_irq(struct mpfs_rtc_dev *rtcdev)
  63. {
  64. u32 val = readl(rtcdev->base + CONTROL_REG);
  65. val &= ~(CONTROL_ALARM_ON_BIT | CONTROL_STOP_BIT);
  66. val |= CONTROL_ALARM_OFF_BIT;
  67. writel(val, rtcdev->base + CONTROL_REG);
  68. /*
  69. * Ensure that the posted write to the CONTROL_REG register completed before
  70. * returning from this function. Not doing this may result in the interrupt
  71. * only being cleared some time after this function returns.
  72. */
  73. (void)readl(rtcdev->base + CONTROL_REG);
  74. }
  75. static int mpfs_rtc_readtime(struct device *dev, struct rtc_time *tm)
  76. {
  77. struct mpfs_rtc_dev *rtcdev = dev_get_drvdata(dev);
  78. u64 time;
  79. time = readl(rtcdev->base + DATETIME_LOWER_REG);
  80. time |= ((u64)readl(rtcdev->base + DATETIME_UPPER_REG) & DATETIME_UPPER_MASK) << 32;
  81. rtc_time64_to_tm(time, tm);
  82. return 0;
  83. }
  84. static int mpfs_rtc_settime(struct device *dev, struct rtc_time *tm)
  85. {
  86. struct mpfs_rtc_dev *rtcdev = dev_get_drvdata(dev);
  87. u32 ctrl, prog;
  88. u64 time;
  89. int ret;
  90. time = rtc_tm_to_time64(tm);
  91. writel((u32)time, rtcdev->base + DATETIME_LOWER_REG);
  92. writel((u32)(time >> 32) & DATETIME_UPPER_MASK, rtcdev->base + DATETIME_UPPER_REG);
  93. ctrl = readl(rtcdev->base + CONTROL_REG);
  94. ctrl &= ~CONTROL_STOP_BIT;
  95. ctrl |= CONTROL_UPLOAD_BIT;
  96. writel(ctrl, rtcdev->base + CONTROL_REG);
  97. ret = read_poll_timeout(readl, prog, prog & CONTROL_UPLOAD_BIT, 0, UPLOAD_TIMEOUT_US,
  98. false, rtcdev->base + CONTROL_REG);
  99. if (ret) {
  100. dev_err(dev, "timed out uploading time to rtc");
  101. return ret;
  102. }
  103. mpfs_rtc_start(rtcdev);
  104. return 0;
  105. }
  106. static int mpfs_rtc_readalarm(struct device *dev, struct rtc_wkalrm *alrm)
  107. {
  108. struct mpfs_rtc_dev *rtcdev = dev_get_drvdata(dev);
  109. u32 mode = readl(rtcdev->base + MODE_REG);
  110. u64 time;
  111. alrm->enabled = mode & MODE_WAKE_EN;
  112. time = (u64)readl(rtcdev->base + ALARM_LOWER_REG) << 32;
  113. time |= (readl(rtcdev->base + ALARM_UPPER_REG) & ALARM_UPPER_MASK);
  114. rtc_time64_to_tm(time, &alrm->time);
  115. return 0;
  116. }
  117. static int mpfs_rtc_setalarm(struct device *dev, struct rtc_wkalrm *alrm)
  118. {
  119. struct mpfs_rtc_dev *rtcdev = dev_get_drvdata(dev);
  120. u32 mode, ctrl;
  121. u64 time;
  122. /* Disable the alarm before updating */
  123. ctrl = readl(rtcdev->base + CONTROL_REG);
  124. ctrl |= CONTROL_ALARM_OFF_BIT;
  125. writel(ctrl, rtcdev->base + CONTROL_REG);
  126. time = rtc_tm_to_time64(&alrm->time);
  127. writel((u32)time, rtcdev->base + ALARM_LOWER_REG);
  128. writel((u32)(time >> 32) & ALARM_UPPER_MASK, rtcdev->base + ALARM_UPPER_REG);
  129. /* Bypass compare register in alarm mode */
  130. writel(GENMASK(31, 0), rtcdev->base + COMPARE_LOWER_REG);
  131. writel(GENMASK(29, 0), rtcdev->base + COMPARE_UPPER_REG);
  132. /* Configure the RTC to enable the alarm. */
  133. ctrl = readl(rtcdev->base + CONTROL_REG);
  134. mode = readl(rtcdev->base + MODE_REG);
  135. if (alrm->enabled) {
  136. mode = MODE_WAKE_EN | MODE_WAKE_CONTINUE;
  137. /* Enable the alarm */
  138. ctrl &= ~CONTROL_ALARM_OFF_BIT;
  139. ctrl |= CONTROL_ALARM_ON_BIT;
  140. }
  141. ctrl &= ~CONTROL_STOP_BIT;
  142. ctrl |= CONTROL_START_BIT;
  143. writel(ctrl, rtcdev->base + CONTROL_REG);
  144. writel(mode, rtcdev->base + MODE_REG);
  145. return 0;
  146. }
  147. static int mpfs_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
  148. {
  149. struct mpfs_rtc_dev *rtcdev = dev_get_drvdata(dev);
  150. u32 ctrl;
  151. ctrl = readl(rtcdev->base + CONTROL_REG);
  152. ctrl &= ~(CONTROL_ALARM_ON_BIT | CONTROL_ALARM_OFF_BIT | CONTROL_STOP_BIT);
  153. if (enabled)
  154. ctrl |= CONTROL_ALARM_ON_BIT;
  155. else
  156. ctrl |= CONTROL_ALARM_OFF_BIT;
  157. writel(ctrl, rtcdev->base + CONTROL_REG);
  158. return 0;
  159. }
  160. static irqreturn_t mpfs_rtc_wakeup_irq_handler(int irq, void *dev)
  161. {
  162. struct mpfs_rtc_dev *rtcdev = dev;
  163. mpfs_rtc_clear_irq(rtcdev);
  164. rtc_update_irq(rtcdev->rtc, 1, RTC_IRQF | RTC_AF);
  165. return IRQ_HANDLED;
  166. }
  167. static const struct rtc_class_ops mpfs_rtc_ops = {
  168. .read_time = mpfs_rtc_readtime,
  169. .set_time = mpfs_rtc_settime,
  170. .read_alarm = mpfs_rtc_readalarm,
  171. .set_alarm = mpfs_rtc_setalarm,
  172. .alarm_irq_enable = mpfs_rtc_alarm_irq_enable,
  173. };
  174. static int mpfs_rtc_probe(struct platform_device *pdev)
  175. {
  176. struct mpfs_rtc_dev *rtcdev;
  177. struct clk *clk;
  178. unsigned long prescaler;
  179. int wakeup_irq, ret;
  180. rtcdev = devm_kzalloc(&pdev->dev, sizeof(struct mpfs_rtc_dev), GFP_KERNEL);
  181. if (!rtcdev)
  182. return -ENOMEM;
  183. platform_set_drvdata(pdev, rtcdev);
  184. rtcdev->rtc = devm_rtc_allocate_device(&pdev->dev);
  185. if (IS_ERR(rtcdev->rtc))
  186. return PTR_ERR(rtcdev->rtc);
  187. rtcdev->rtc->ops = &mpfs_rtc_ops;
  188. /* range is capped by alarm max, lower reg is 31:0 & upper is 10:0 */
  189. rtcdev->rtc->range_max = GENMASK_ULL(42, 0);
  190. clk = devm_clk_get_enabled(&pdev->dev, "rtc");
  191. if (IS_ERR(clk))
  192. return PTR_ERR(clk);
  193. rtcdev->base = devm_platform_ioremap_resource(pdev, 0);
  194. if (IS_ERR(rtcdev->base)) {
  195. dev_dbg(&pdev->dev, "invalid ioremap resources\n");
  196. return PTR_ERR(rtcdev->base);
  197. }
  198. wakeup_irq = platform_get_irq(pdev, 0);
  199. if (wakeup_irq <= 0) {
  200. dev_dbg(&pdev->dev, "could not get wakeup irq\n");
  201. return wakeup_irq;
  202. }
  203. ret = devm_request_irq(&pdev->dev, wakeup_irq, mpfs_rtc_wakeup_irq_handler, 0,
  204. dev_name(&pdev->dev), rtcdev);
  205. if (ret) {
  206. dev_dbg(&pdev->dev, "could not request wakeup irq\n");
  207. return ret;
  208. }
  209. /* prescaler hardware adds 1 to reg value */
  210. prescaler = clk_get_rate(devm_clk_get(&pdev->dev, "rtcref")) - 1;
  211. if (prescaler > MAX_PRESCALER_COUNT) {
  212. dev_dbg(&pdev->dev, "invalid prescaler %lu\n", prescaler);
  213. return -EINVAL;
  214. }
  215. writel(prescaler, rtcdev->base + PRESCALER_REG);
  216. dev_info(&pdev->dev, "prescaler set to: %lu\n", prescaler);
  217. device_init_wakeup(&pdev->dev, true);
  218. ret = dev_pm_set_wake_irq(&pdev->dev, wakeup_irq);
  219. if (ret)
  220. dev_err(&pdev->dev, "failed to enable irq wake\n");
  221. return devm_rtc_register_device(rtcdev->rtc);
  222. }
  223. static int mpfs_rtc_remove(struct platform_device *pdev)
  224. {
  225. dev_pm_clear_wake_irq(&pdev->dev);
  226. return 0;
  227. }
  228. static const struct of_device_id mpfs_rtc_of_match[] = {
  229. { .compatible = "microchip,mpfs-rtc" },
  230. { }
  231. };
  232. MODULE_DEVICE_TABLE(of, mpfs_rtc_of_match);
  233. static struct platform_driver mpfs_rtc_driver = {
  234. .probe = mpfs_rtc_probe,
  235. .remove = mpfs_rtc_remove,
  236. .driver = {
  237. .name = "mpfs_rtc",
  238. .of_match_table = mpfs_rtc_of_match,
  239. },
  240. };
  241. module_platform_driver(mpfs_rtc_driver);
  242. MODULE_DESCRIPTION("Real time clock for Microchip Polarfire SoC");
  243. MODULE_AUTHOR("Daire McNamara <[email protected]>");
  244. MODULE_AUTHOR("Conor Dooley <[email protected]>");
  245. MODULE_LICENSE("GPL");