rtc-jz4740.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2009-2010, Lars-Peter Clausen <[email protected]>
  4. * Copyright (C) 2010, Paul Cercueil <[email protected]>
  5. * JZ4740 SoC RTC driver
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/io.h>
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/of_device.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/pm_wakeirq.h>
  14. #include <linux/reboot.h>
  15. #include <linux/rtc.h>
  16. #include <linux/slab.h>
  17. #include <linux/spinlock.h>
  18. #define JZ_REG_RTC_CTRL 0x00
  19. #define JZ_REG_RTC_SEC 0x04
  20. #define JZ_REG_RTC_SEC_ALARM 0x08
  21. #define JZ_REG_RTC_REGULATOR 0x0C
  22. #define JZ_REG_RTC_HIBERNATE 0x20
  23. #define JZ_REG_RTC_WAKEUP_FILTER 0x24
  24. #define JZ_REG_RTC_RESET_COUNTER 0x28
  25. #define JZ_REG_RTC_SCRATCHPAD 0x34
  26. /* The following are present on the jz4780 */
  27. #define JZ_REG_RTC_WENR 0x3C
  28. #define JZ_RTC_WENR_WEN BIT(31)
  29. #define JZ_RTC_CTRL_WRDY BIT(7)
  30. #define JZ_RTC_CTRL_1HZ BIT(6)
  31. #define JZ_RTC_CTRL_1HZ_IRQ BIT(5)
  32. #define JZ_RTC_CTRL_AF BIT(4)
  33. #define JZ_RTC_CTRL_AF_IRQ BIT(3)
  34. #define JZ_RTC_CTRL_AE BIT(2)
  35. #define JZ_RTC_CTRL_ENABLE BIT(0)
  36. /* Magic value to enable writes on jz4780 */
  37. #define JZ_RTC_WENR_MAGIC 0xA55A
  38. #define JZ_RTC_WAKEUP_FILTER_MASK 0x0000FFE0
  39. #define JZ_RTC_RESET_COUNTER_MASK 0x00000FE0
  40. enum jz4740_rtc_type {
  41. ID_JZ4740,
  42. ID_JZ4760,
  43. ID_JZ4780,
  44. };
  45. struct jz4740_rtc {
  46. void __iomem *base;
  47. enum jz4740_rtc_type type;
  48. struct rtc_device *rtc;
  49. spinlock_t lock;
  50. };
  51. static struct device *dev_for_power_off;
  52. static inline uint32_t jz4740_rtc_reg_read(struct jz4740_rtc *rtc, size_t reg)
  53. {
  54. return readl(rtc->base + reg);
  55. }
  56. static int jz4740_rtc_wait_write_ready(struct jz4740_rtc *rtc)
  57. {
  58. uint32_t ctrl;
  59. int timeout = 10000;
  60. do {
  61. ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
  62. } while (!(ctrl & JZ_RTC_CTRL_WRDY) && --timeout);
  63. return timeout ? 0 : -EIO;
  64. }
  65. static inline int jz4780_rtc_enable_write(struct jz4740_rtc *rtc)
  66. {
  67. uint32_t ctrl;
  68. int ret, timeout = 10000;
  69. ret = jz4740_rtc_wait_write_ready(rtc);
  70. if (ret != 0)
  71. return ret;
  72. writel(JZ_RTC_WENR_MAGIC, rtc->base + JZ_REG_RTC_WENR);
  73. do {
  74. ctrl = readl(rtc->base + JZ_REG_RTC_WENR);
  75. } while (!(ctrl & JZ_RTC_WENR_WEN) && --timeout);
  76. return timeout ? 0 : -EIO;
  77. }
  78. static inline int jz4740_rtc_reg_write(struct jz4740_rtc *rtc, size_t reg,
  79. uint32_t val)
  80. {
  81. int ret = 0;
  82. if (rtc->type >= ID_JZ4760)
  83. ret = jz4780_rtc_enable_write(rtc);
  84. if (ret == 0)
  85. ret = jz4740_rtc_wait_write_ready(rtc);
  86. if (ret == 0)
  87. writel(val, rtc->base + reg);
  88. return ret;
  89. }
  90. static int jz4740_rtc_ctrl_set_bits(struct jz4740_rtc *rtc, uint32_t mask,
  91. bool set)
  92. {
  93. int ret;
  94. unsigned long flags;
  95. uint32_t ctrl;
  96. spin_lock_irqsave(&rtc->lock, flags);
  97. ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
  98. /* Don't clear interrupt flags by accident */
  99. ctrl |= JZ_RTC_CTRL_1HZ | JZ_RTC_CTRL_AF;
  100. if (set)
  101. ctrl |= mask;
  102. else
  103. ctrl &= ~mask;
  104. ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_CTRL, ctrl);
  105. spin_unlock_irqrestore(&rtc->lock, flags);
  106. return ret;
  107. }
  108. static int jz4740_rtc_read_time(struct device *dev, struct rtc_time *time)
  109. {
  110. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  111. uint32_t secs, secs2;
  112. int timeout = 5;
  113. if (jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SCRATCHPAD) != 0x12345678)
  114. return -EINVAL;
  115. /* If the seconds register is read while it is updated, it can contain a
  116. * bogus value. This can be avoided by making sure that two consecutive
  117. * reads have the same value.
  118. */
  119. secs = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
  120. secs2 = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
  121. while (secs != secs2 && --timeout) {
  122. secs = secs2;
  123. secs2 = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
  124. }
  125. if (timeout == 0)
  126. return -EIO;
  127. rtc_time64_to_tm(secs, time);
  128. return 0;
  129. }
  130. static int jz4740_rtc_set_time(struct device *dev, struct rtc_time *time)
  131. {
  132. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  133. int ret;
  134. ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SEC, rtc_tm_to_time64(time));
  135. if (ret)
  136. return ret;
  137. return jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SCRATCHPAD, 0x12345678);
  138. }
  139. static int jz4740_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  140. {
  141. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  142. uint32_t secs;
  143. uint32_t ctrl;
  144. secs = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC_ALARM);
  145. ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
  146. alrm->enabled = !!(ctrl & JZ_RTC_CTRL_AE);
  147. alrm->pending = !!(ctrl & JZ_RTC_CTRL_AF);
  148. rtc_time64_to_tm(secs, &alrm->time);
  149. return 0;
  150. }
  151. static int jz4740_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  152. {
  153. int ret;
  154. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  155. uint32_t secs = lower_32_bits(rtc_tm_to_time64(&alrm->time));
  156. ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SEC_ALARM, secs);
  157. if (!ret)
  158. ret = jz4740_rtc_ctrl_set_bits(rtc,
  159. JZ_RTC_CTRL_AE | JZ_RTC_CTRL_AF_IRQ, alrm->enabled);
  160. return ret;
  161. }
  162. static int jz4740_rtc_alarm_irq_enable(struct device *dev, unsigned int enable)
  163. {
  164. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  165. return jz4740_rtc_ctrl_set_bits(rtc, JZ_RTC_CTRL_AF_IRQ, enable);
  166. }
  167. static const struct rtc_class_ops jz4740_rtc_ops = {
  168. .read_time = jz4740_rtc_read_time,
  169. .set_time = jz4740_rtc_set_time,
  170. .read_alarm = jz4740_rtc_read_alarm,
  171. .set_alarm = jz4740_rtc_set_alarm,
  172. .alarm_irq_enable = jz4740_rtc_alarm_irq_enable,
  173. };
  174. static irqreturn_t jz4740_rtc_irq(int irq, void *data)
  175. {
  176. struct jz4740_rtc *rtc = data;
  177. uint32_t ctrl;
  178. unsigned long events = 0;
  179. ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
  180. if (ctrl & JZ_RTC_CTRL_1HZ)
  181. events |= (RTC_UF | RTC_IRQF);
  182. if (ctrl & JZ_RTC_CTRL_AF)
  183. events |= (RTC_AF | RTC_IRQF);
  184. rtc_update_irq(rtc->rtc, 1, events);
  185. jz4740_rtc_ctrl_set_bits(rtc, JZ_RTC_CTRL_1HZ | JZ_RTC_CTRL_AF, false);
  186. return IRQ_HANDLED;
  187. }
  188. static void jz4740_rtc_poweroff(struct device *dev)
  189. {
  190. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  191. jz4740_rtc_reg_write(rtc, JZ_REG_RTC_HIBERNATE, 1);
  192. }
  193. static void jz4740_rtc_power_off(void)
  194. {
  195. jz4740_rtc_poweroff(dev_for_power_off);
  196. kernel_halt();
  197. }
  198. static const struct of_device_id jz4740_rtc_of_match[] = {
  199. { .compatible = "ingenic,jz4740-rtc", .data = (void *)ID_JZ4740 },
  200. { .compatible = "ingenic,jz4760-rtc", .data = (void *)ID_JZ4760 },
  201. { .compatible = "ingenic,jz4780-rtc", .data = (void *)ID_JZ4780 },
  202. {},
  203. };
  204. MODULE_DEVICE_TABLE(of, jz4740_rtc_of_match);
  205. static void jz4740_rtc_set_wakeup_params(struct jz4740_rtc *rtc,
  206. struct device_node *np,
  207. unsigned long rate)
  208. {
  209. unsigned long wakeup_ticks, reset_ticks;
  210. unsigned int min_wakeup_pin_assert_time = 60; /* Default: 60ms */
  211. unsigned int reset_pin_assert_time = 100; /* Default: 100ms */
  212. of_property_read_u32(np, "ingenic,reset-pin-assert-time-ms",
  213. &reset_pin_assert_time);
  214. of_property_read_u32(np, "ingenic,min-wakeup-pin-assert-time-ms",
  215. &min_wakeup_pin_assert_time);
  216. /*
  217. * Set minimum wakeup pin assertion time: 100 ms.
  218. * Range is 0 to 2 sec if RTC is clocked at 32 kHz.
  219. */
  220. wakeup_ticks = (min_wakeup_pin_assert_time * rate) / 1000;
  221. if (wakeup_ticks < JZ_RTC_WAKEUP_FILTER_MASK)
  222. wakeup_ticks &= JZ_RTC_WAKEUP_FILTER_MASK;
  223. else
  224. wakeup_ticks = JZ_RTC_WAKEUP_FILTER_MASK;
  225. jz4740_rtc_reg_write(rtc, JZ_REG_RTC_WAKEUP_FILTER, wakeup_ticks);
  226. /*
  227. * Set reset pin low-level assertion time after wakeup: 60 ms.
  228. * Range is 0 to 125 ms if RTC is clocked at 32 kHz.
  229. */
  230. reset_ticks = (reset_pin_assert_time * rate) / 1000;
  231. if (reset_ticks < JZ_RTC_RESET_COUNTER_MASK)
  232. reset_ticks &= JZ_RTC_RESET_COUNTER_MASK;
  233. else
  234. reset_ticks = JZ_RTC_RESET_COUNTER_MASK;
  235. jz4740_rtc_reg_write(rtc, JZ_REG_RTC_RESET_COUNTER, reset_ticks);
  236. }
  237. static int jz4740_rtc_probe(struct platform_device *pdev)
  238. {
  239. struct device *dev = &pdev->dev;
  240. struct device_node *np = dev->of_node;
  241. struct jz4740_rtc *rtc;
  242. unsigned long rate;
  243. struct clk *clk;
  244. int ret, irq;
  245. rtc = devm_kzalloc(dev, sizeof(*rtc), GFP_KERNEL);
  246. if (!rtc)
  247. return -ENOMEM;
  248. rtc->type = (enum jz4740_rtc_type)device_get_match_data(dev);
  249. irq = platform_get_irq(pdev, 0);
  250. if (irq < 0)
  251. return irq;
  252. rtc->base = devm_platform_ioremap_resource(pdev, 0);
  253. if (IS_ERR(rtc->base))
  254. return PTR_ERR(rtc->base);
  255. clk = devm_clk_get_enabled(dev, "rtc");
  256. if (IS_ERR(clk))
  257. return dev_err_probe(dev, PTR_ERR(clk), "Failed to get RTC clock\n");
  258. spin_lock_init(&rtc->lock);
  259. platform_set_drvdata(pdev, rtc);
  260. device_init_wakeup(dev, 1);
  261. ret = dev_pm_set_wake_irq(dev, irq);
  262. if (ret) {
  263. dev_err(dev, "Failed to set wake irq: %d\n", ret);
  264. return ret;
  265. }
  266. rtc->rtc = devm_rtc_allocate_device(dev);
  267. if (IS_ERR(rtc->rtc)) {
  268. ret = PTR_ERR(rtc->rtc);
  269. dev_err(dev, "Failed to allocate rtc device: %d\n", ret);
  270. return ret;
  271. }
  272. rtc->rtc->ops = &jz4740_rtc_ops;
  273. rtc->rtc->range_max = U32_MAX;
  274. rate = clk_get_rate(clk);
  275. jz4740_rtc_set_wakeup_params(rtc, np, rate);
  276. /* Each 1 Hz pulse should happen after (rate) ticks */
  277. jz4740_rtc_reg_write(rtc, JZ_REG_RTC_REGULATOR, rate - 1);
  278. ret = devm_rtc_register_device(rtc->rtc);
  279. if (ret)
  280. return ret;
  281. ret = devm_request_irq(dev, irq, jz4740_rtc_irq, 0,
  282. pdev->name, rtc);
  283. if (ret) {
  284. dev_err(dev, "Failed to request rtc irq: %d\n", ret);
  285. return ret;
  286. }
  287. if (of_device_is_system_power_controller(np)) {
  288. dev_for_power_off = dev;
  289. if (!pm_power_off)
  290. pm_power_off = jz4740_rtc_power_off;
  291. else
  292. dev_warn(dev, "Poweroff handler already present!\n");
  293. }
  294. return 0;
  295. }
  296. static struct platform_driver jz4740_rtc_driver = {
  297. .probe = jz4740_rtc_probe,
  298. .driver = {
  299. .name = "jz4740-rtc",
  300. .of_match_table = jz4740_rtc_of_match,
  301. },
  302. };
  303. module_platform_driver(jz4740_rtc_driver);
  304. MODULE_AUTHOR("Lars-Peter Clausen <[email protected]>");
  305. MODULE_LICENSE("GPL");
  306. MODULE_DESCRIPTION("RTC driver for the JZ4740 SoC\n");
  307. MODULE_ALIAS("platform:jz4740-rtc");