rtc-ds1307.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
  4. *
  5. * Copyright (C) 2005 James Chapman (ds1337 core)
  6. * Copyright (C) 2006 David Brownell
  7. * Copyright (C) 2009 Matthias Fuchs (rx8025 support)
  8. * Copyright (C) 2012 Bertrand Achard (nvram access fixes)
  9. */
  10. #include <linux/bcd.h>
  11. #include <linux/i2c.h>
  12. #include <linux/init.h>
  13. #include <linux/mod_devicetable.h>
  14. #include <linux/module.h>
  15. #include <linux/property.h>
  16. #include <linux/rtc/ds1307.h>
  17. #include <linux/rtc.h>
  18. #include <linux/slab.h>
  19. #include <linux/string.h>
  20. #include <linux/hwmon.h>
  21. #include <linux/hwmon-sysfs.h>
  22. #include <linux/clk-provider.h>
  23. #include <linux/regmap.h>
  24. #include <linux/watchdog.h>
  25. /*
  26. * We can't determine type by probing, but if we expect pre-Linux code
  27. * to have set the chip up as a clock (turning on the oscillator and
  28. * setting the date and time), Linux can ignore the non-clock features.
  29. * That's a natural job for a factory or repair bench.
  30. */
  31. enum ds_type {
  32. unknown_ds_type, /* always first and 0 */
  33. ds_1307,
  34. ds_1308,
  35. ds_1337,
  36. ds_1338,
  37. ds_1339,
  38. ds_1340,
  39. ds_1341,
  40. ds_1388,
  41. ds_3231,
  42. m41t0,
  43. m41t00,
  44. m41t11,
  45. mcp794xx,
  46. rx_8025,
  47. rx_8130,
  48. last_ds_type /* always last */
  49. /* rs5c372 too? different address... */
  50. };
  51. /* RTC registers don't differ much, except for the century flag */
  52. #define DS1307_REG_SECS 0x00 /* 00-59 */
  53. # define DS1307_BIT_CH 0x80
  54. # define DS1340_BIT_nEOSC 0x80
  55. # define MCP794XX_BIT_ST 0x80
  56. #define DS1307_REG_MIN 0x01 /* 00-59 */
  57. # define M41T0_BIT_OF 0x80
  58. #define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */
  59. # define DS1307_BIT_12HR 0x40 /* in REG_HOUR */
  60. # define DS1307_BIT_PM 0x20 /* in REG_HOUR */
  61. # define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */
  62. # define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */
  63. #define DS1307_REG_WDAY 0x03 /* 01-07 */
  64. # define MCP794XX_BIT_VBATEN 0x08
  65. #define DS1307_REG_MDAY 0x04 /* 01-31 */
  66. #define DS1307_REG_MONTH 0x05 /* 01-12 */
  67. # define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */
  68. #define DS1307_REG_YEAR 0x06 /* 00-99 */
  69. /*
  70. * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
  71. * start at 7, and they differ a LOT. Only control and status matter for
  72. * basic RTC date and time functionality; be careful using them.
  73. */
  74. #define DS1307_REG_CONTROL 0x07 /* or ds1338 */
  75. # define DS1307_BIT_OUT 0x80
  76. # define DS1338_BIT_OSF 0x20
  77. # define DS1307_BIT_SQWE 0x10
  78. # define DS1307_BIT_RS1 0x02
  79. # define DS1307_BIT_RS0 0x01
  80. #define DS1337_REG_CONTROL 0x0e
  81. # define DS1337_BIT_nEOSC 0x80
  82. # define DS1339_BIT_BBSQI 0x20
  83. # define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */
  84. # define DS1337_BIT_RS2 0x10
  85. # define DS1337_BIT_RS1 0x08
  86. # define DS1337_BIT_INTCN 0x04
  87. # define DS1337_BIT_A2IE 0x02
  88. # define DS1337_BIT_A1IE 0x01
  89. #define DS1340_REG_CONTROL 0x07
  90. # define DS1340_BIT_OUT 0x80
  91. # define DS1340_BIT_FT 0x40
  92. # define DS1340_BIT_CALIB_SIGN 0x20
  93. # define DS1340_M_CALIBRATION 0x1f
  94. #define DS1340_REG_FLAG 0x09
  95. # define DS1340_BIT_OSF 0x80
  96. #define DS1337_REG_STATUS 0x0f
  97. # define DS1337_BIT_OSF 0x80
  98. # define DS3231_BIT_EN32KHZ 0x08
  99. # define DS1337_BIT_A2I 0x02
  100. # define DS1337_BIT_A1I 0x01
  101. #define DS1339_REG_ALARM1_SECS 0x07
  102. #define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0
  103. #define RX8025_REG_CTRL1 0x0e
  104. # define RX8025_BIT_2412 0x20
  105. #define RX8025_REG_CTRL2 0x0f
  106. # define RX8025_BIT_PON 0x10
  107. # define RX8025_BIT_VDET 0x40
  108. # define RX8025_BIT_XST 0x20
  109. #define RX8130_REG_ALARM_MIN 0x17
  110. #define RX8130_REG_ALARM_HOUR 0x18
  111. #define RX8130_REG_ALARM_WEEK_OR_DAY 0x19
  112. #define RX8130_REG_EXTENSION 0x1c
  113. #define RX8130_REG_EXTENSION_WADA BIT(3)
  114. #define RX8130_REG_FLAG 0x1d
  115. #define RX8130_REG_FLAG_VLF BIT(1)
  116. #define RX8130_REG_FLAG_AF BIT(3)
  117. #define RX8130_REG_CONTROL0 0x1e
  118. #define RX8130_REG_CONTROL0_AIE BIT(3)
  119. #define RX8130_REG_CONTROL1 0x1f
  120. #define RX8130_REG_CONTROL1_INIEN BIT(4)
  121. #define RX8130_REG_CONTROL1_CHGEN BIT(5)
  122. #define MCP794XX_REG_CONTROL 0x07
  123. # define MCP794XX_BIT_ALM0_EN 0x10
  124. # define MCP794XX_BIT_ALM1_EN 0x20
  125. #define MCP794XX_REG_ALARM0_BASE 0x0a
  126. #define MCP794XX_REG_ALARM0_CTRL 0x0d
  127. #define MCP794XX_REG_ALARM1_BASE 0x11
  128. #define MCP794XX_REG_ALARM1_CTRL 0x14
  129. # define MCP794XX_BIT_ALMX_IF BIT(3)
  130. # define MCP794XX_BIT_ALMX_C0 BIT(4)
  131. # define MCP794XX_BIT_ALMX_C1 BIT(5)
  132. # define MCP794XX_BIT_ALMX_C2 BIT(6)
  133. # define MCP794XX_BIT_ALMX_POL BIT(7)
  134. # define MCP794XX_MSK_ALMX_MATCH (MCP794XX_BIT_ALMX_C0 | \
  135. MCP794XX_BIT_ALMX_C1 | \
  136. MCP794XX_BIT_ALMX_C2)
  137. #define M41TXX_REG_CONTROL 0x07
  138. # define M41TXX_BIT_OUT BIT(7)
  139. # define M41TXX_BIT_FT BIT(6)
  140. # define M41TXX_BIT_CALIB_SIGN BIT(5)
  141. # define M41TXX_M_CALIBRATION GENMASK(4, 0)
  142. #define DS1388_REG_WDOG_HUN_SECS 0x08
  143. #define DS1388_REG_WDOG_SECS 0x09
  144. #define DS1388_REG_FLAG 0x0b
  145. # define DS1388_BIT_WF BIT(6)
  146. # define DS1388_BIT_OSF BIT(7)
  147. #define DS1388_REG_CONTROL 0x0c
  148. # define DS1388_BIT_RST BIT(0)
  149. # define DS1388_BIT_WDE BIT(1)
  150. # define DS1388_BIT_nEOSC BIT(7)
  151. /* negative offset step is -2.034ppm */
  152. #define M41TXX_NEG_OFFSET_STEP_PPB 2034
  153. /* positive offset step is +4.068ppm */
  154. #define M41TXX_POS_OFFSET_STEP_PPB 4068
  155. /* Min and max values supported with 'offset' interface by M41TXX */
  156. #define M41TXX_MIN_OFFSET ((-31) * M41TXX_NEG_OFFSET_STEP_PPB)
  157. #define M41TXX_MAX_OFFSET ((31) * M41TXX_POS_OFFSET_STEP_PPB)
  158. struct ds1307 {
  159. enum ds_type type;
  160. struct device *dev;
  161. struct regmap *regmap;
  162. const char *name;
  163. struct rtc_device *rtc;
  164. #ifdef CONFIG_COMMON_CLK
  165. struct clk_hw clks[2];
  166. #endif
  167. };
  168. struct chip_desc {
  169. unsigned alarm:1;
  170. u16 nvram_offset;
  171. u16 nvram_size;
  172. u8 offset; /* register's offset */
  173. u8 century_reg;
  174. u8 century_enable_bit;
  175. u8 century_bit;
  176. u8 bbsqi_bit;
  177. irq_handler_t irq_handler;
  178. const struct rtc_class_ops *rtc_ops;
  179. u16 trickle_charger_reg;
  180. u8 (*do_trickle_setup)(struct ds1307 *, u32,
  181. bool);
  182. /* Does the RTC require trickle-resistor-ohms to select the value of
  183. * the resistor between Vcc and Vbackup?
  184. */
  185. bool requires_trickle_resistor;
  186. /* Some RTC's batteries and supercaps were charged by default, others
  187. * allow charging but were not configured previously to do so.
  188. * Remember this behavior to stay backwards compatible.
  189. */
  190. bool charge_default;
  191. };
  192. static const struct chip_desc chips[last_ds_type];
  193. static int ds1307_get_time(struct device *dev, struct rtc_time *t)
  194. {
  195. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  196. int tmp, ret;
  197. const struct chip_desc *chip = &chips[ds1307->type];
  198. u8 regs[7];
  199. if (ds1307->type == rx_8130) {
  200. unsigned int regflag;
  201. ret = regmap_read(ds1307->regmap, RX8130_REG_FLAG, &regflag);
  202. if (ret) {
  203. dev_err(dev, "%s error %d\n", "read", ret);
  204. return ret;
  205. }
  206. if (regflag & RX8130_REG_FLAG_VLF) {
  207. dev_warn_once(dev, "oscillator failed, set time!\n");
  208. return -EINVAL;
  209. }
  210. }
  211. /* read the RTC date and time registers all at once */
  212. ret = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
  213. sizeof(regs));
  214. if (ret) {
  215. dev_err(dev, "%s error %d\n", "read", ret);
  216. return ret;
  217. }
  218. dev_dbg(dev, "%s: %7ph\n", "read", regs);
  219. /* if oscillator fail bit is set, no data can be trusted */
  220. if (ds1307->type == m41t0 &&
  221. regs[DS1307_REG_MIN] & M41T0_BIT_OF) {
  222. dev_warn_once(dev, "oscillator failed, set time!\n");
  223. return -EINVAL;
  224. }
  225. tmp = regs[DS1307_REG_SECS];
  226. switch (ds1307->type) {
  227. case ds_1307:
  228. case m41t0:
  229. case m41t00:
  230. case m41t11:
  231. if (tmp & DS1307_BIT_CH)
  232. return -EINVAL;
  233. break;
  234. case ds_1308:
  235. case ds_1338:
  236. if (tmp & DS1307_BIT_CH)
  237. return -EINVAL;
  238. ret = regmap_read(ds1307->regmap, DS1307_REG_CONTROL, &tmp);
  239. if (ret)
  240. return ret;
  241. if (tmp & DS1338_BIT_OSF)
  242. return -EINVAL;
  243. break;
  244. case ds_1340:
  245. if (tmp & DS1340_BIT_nEOSC)
  246. return -EINVAL;
  247. ret = regmap_read(ds1307->regmap, DS1340_REG_FLAG, &tmp);
  248. if (ret)
  249. return ret;
  250. if (tmp & DS1340_BIT_OSF)
  251. return -EINVAL;
  252. break;
  253. case ds_1388:
  254. ret = regmap_read(ds1307->regmap, DS1388_REG_FLAG, &tmp);
  255. if (ret)
  256. return ret;
  257. if (tmp & DS1388_BIT_OSF)
  258. return -EINVAL;
  259. break;
  260. case mcp794xx:
  261. if (!(tmp & MCP794XX_BIT_ST))
  262. return -EINVAL;
  263. break;
  264. default:
  265. break;
  266. }
  267. t->tm_sec = bcd2bin(regs[DS1307_REG_SECS] & 0x7f);
  268. t->tm_min = bcd2bin(regs[DS1307_REG_MIN] & 0x7f);
  269. tmp = regs[DS1307_REG_HOUR] & 0x3f;
  270. t->tm_hour = bcd2bin(tmp);
  271. /* rx8130 is bit position, not BCD */
  272. if (ds1307->type == rx_8130)
  273. t->tm_wday = fls(regs[DS1307_REG_WDAY] & 0x7f);
  274. else
  275. t->tm_wday = bcd2bin(regs[DS1307_REG_WDAY] & 0x07) - 1;
  276. t->tm_mday = bcd2bin(regs[DS1307_REG_MDAY] & 0x3f);
  277. tmp = regs[DS1307_REG_MONTH] & 0x1f;
  278. t->tm_mon = bcd2bin(tmp) - 1;
  279. t->tm_year = bcd2bin(regs[DS1307_REG_YEAR]) + 100;
  280. if (regs[chip->century_reg] & chip->century_bit &&
  281. IS_ENABLED(CONFIG_RTC_DRV_DS1307_CENTURY))
  282. t->tm_year += 100;
  283. dev_dbg(dev, "%s secs=%d, mins=%d, "
  284. "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
  285. "read", t->tm_sec, t->tm_min,
  286. t->tm_hour, t->tm_mday,
  287. t->tm_mon, t->tm_year, t->tm_wday);
  288. return 0;
  289. }
  290. static int ds1307_set_time(struct device *dev, struct rtc_time *t)
  291. {
  292. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  293. const struct chip_desc *chip = &chips[ds1307->type];
  294. int result;
  295. int tmp;
  296. u8 regs[7];
  297. dev_dbg(dev, "%s secs=%d, mins=%d, "
  298. "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
  299. "write", t->tm_sec, t->tm_min,
  300. t->tm_hour, t->tm_mday,
  301. t->tm_mon, t->tm_year, t->tm_wday);
  302. if (t->tm_year < 100)
  303. return -EINVAL;
  304. #ifdef CONFIG_RTC_DRV_DS1307_CENTURY
  305. if (t->tm_year > (chip->century_bit ? 299 : 199))
  306. return -EINVAL;
  307. #else
  308. if (t->tm_year > 199)
  309. return -EINVAL;
  310. #endif
  311. regs[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
  312. regs[DS1307_REG_MIN] = bin2bcd(t->tm_min);
  313. regs[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
  314. /* rx8130 is bit position, not BCD */
  315. if (ds1307->type == rx_8130)
  316. regs[DS1307_REG_WDAY] = 1 << t->tm_wday;
  317. else
  318. regs[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
  319. regs[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
  320. regs[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
  321. /* assume 20YY not 19YY */
  322. tmp = t->tm_year - 100;
  323. regs[DS1307_REG_YEAR] = bin2bcd(tmp);
  324. if (chip->century_enable_bit)
  325. regs[chip->century_reg] |= chip->century_enable_bit;
  326. if (t->tm_year > 199 && chip->century_bit)
  327. regs[chip->century_reg] |= chip->century_bit;
  328. switch (ds1307->type) {
  329. case ds_1308:
  330. case ds_1338:
  331. regmap_update_bits(ds1307->regmap, DS1307_REG_CONTROL,
  332. DS1338_BIT_OSF, 0);
  333. break;
  334. case ds_1340:
  335. regmap_update_bits(ds1307->regmap, DS1340_REG_FLAG,
  336. DS1340_BIT_OSF, 0);
  337. break;
  338. case ds_1388:
  339. regmap_update_bits(ds1307->regmap, DS1388_REG_FLAG,
  340. DS1388_BIT_OSF, 0);
  341. break;
  342. case mcp794xx:
  343. /*
  344. * these bits were cleared when preparing the date/time
  345. * values and need to be set again before writing the
  346. * regsfer out to the device.
  347. */
  348. regs[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
  349. regs[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
  350. break;
  351. default:
  352. break;
  353. }
  354. dev_dbg(dev, "%s: %7ph\n", "write", regs);
  355. result = regmap_bulk_write(ds1307->regmap, chip->offset, regs,
  356. sizeof(regs));
  357. if (result) {
  358. dev_err(dev, "%s error %d\n", "write", result);
  359. return result;
  360. }
  361. if (ds1307->type == rx_8130) {
  362. /* clear Voltage Loss Flag as data is available now */
  363. result = regmap_write(ds1307->regmap, RX8130_REG_FLAG,
  364. ~(u8)RX8130_REG_FLAG_VLF);
  365. if (result) {
  366. dev_err(dev, "%s error %d\n", "write", result);
  367. return result;
  368. }
  369. }
  370. return 0;
  371. }
  372. static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  373. {
  374. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  375. int ret;
  376. u8 regs[9];
  377. /* read all ALARM1, ALARM2, and status registers at once */
  378. ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS,
  379. regs, sizeof(regs));
  380. if (ret) {
  381. dev_err(dev, "%s error %d\n", "alarm read", ret);
  382. return ret;
  383. }
  384. dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
  385. &regs[0], &regs[4], &regs[7]);
  386. /*
  387. * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
  388. * and that all four fields are checked matches
  389. */
  390. t->time.tm_sec = bcd2bin(regs[0] & 0x7f);
  391. t->time.tm_min = bcd2bin(regs[1] & 0x7f);
  392. t->time.tm_hour = bcd2bin(regs[2] & 0x3f);
  393. t->time.tm_mday = bcd2bin(regs[3] & 0x3f);
  394. /* ... and status */
  395. t->enabled = !!(regs[7] & DS1337_BIT_A1IE);
  396. t->pending = !!(regs[8] & DS1337_BIT_A1I);
  397. dev_dbg(dev, "%s secs=%d, mins=%d, "
  398. "hours=%d, mday=%d, enabled=%d, pending=%d\n",
  399. "alarm read", t->time.tm_sec, t->time.tm_min,
  400. t->time.tm_hour, t->time.tm_mday,
  401. t->enabled, t->pending);
  402. return 0;
  403. }
  404. static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  405. {
  406. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  407. unsigned char regs[9];
  408. u8 control, status;
  409. int ret;
  410. dev_dbg(dev, "%s secs=%d, mins=%d, "
  411. "hours=%d, mday=%d, enabled=%d, pending=%d\n",
  412. "alarm set", t->time.tm_sec, t->time.tm_min,
  413. t->time.tm_hour, t->time.tm_mday,
  414. t->enabled, t->pending);
  415. /* read current status of both alarms and the chip */
  416. ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
  417. sizeof(regs));
  418. if (ret) {
  419. dev_err(dev, "%s error %d\n", "alarm write", ret);
  420. return ret;
  421. }
  422. control = regs[7];
  423. status = regs[8];
  424. dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
  425. &regs[0], &regs[4], control, status);
  426. /* set ALARM1, using 24 hour and day-of-month modes */
  427. regs[0] = bin2bcd(t->time.tm_sec);
  428. regs[1] = bin2bcd(t->time.tm_min);
  429. regs[2] = bin2bcd(t->time.tm_hour);
  430. regs[3] = bin2bcd(t->time.tm_mday);
  431. /* set ALARM2 to non-garbage */
  432. regs[4] = 0;
  433. regs[5] = 0;
  434. regs[6] = 0;
  435. /* disable alarms */
  436. regs[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
  437. regs[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
  438. ret = regmap_bulk_write(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
  439. sizeof(regs));
  440. if (ret) {
  441. dev_err(dev, "can't set alarm time\n");
  442. return ret;
  443. }
  444. /* optionally enable ALARM1 */
  445. if (t->enabled) {
  446. dev_dbg(dev, "alarm IRQ armed\n");
  447. regs[7] |= DS1337_BIT_A1IE; /* only ALARM1 is used */
  448. regmap_write(ds1307->regmap, DS1337_REG_CONTROL, regs[7]);
  449. }
  450. return 0;
  451. }
  452. static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
  453. {
  454. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  455. return regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  456. DS1337_BIT_A1IE,
  457. enabled ? DS1337_BIT_A1IE : 0);
  458. }
  459. static u8 do_trickle_setup_ds1339(struct ds1307 *ds1307, u32 ohms, bool diode)
  460. {
  461. u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
  462. DS1307_TRICKLE_CHARGER_NO_DIODE;
  463. setup |= DS13XX_TRICKLE_CHARGER_MAGIC;
  464. switch (ohms) {
  465. case 250:
  466. setup |= DS1307_TRICKLE_CHARGER_250_OHM;
  467. break;
  468. case 2000:
  469. setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
  470. break;
  471. case 4000:
  472. setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
  473. break;
  474. default:
  475. dev_warn(ds1307->dev,
  476. "Unsupported ohm value %u in dt\n", ohms);
  477. return 0;
  478. }
  479. return setup;
  480. }
  481. static u8 do_trickle_setup_rx8130(struct ds1307 *ds1307, u32 ohms, bool diode)
  482. {
  483. /* make sure that the backup battery is enabled */
  484. u8 setup = RX8130_REG_CONTROL1_INIEN;
  485. if (diode)
  486. setup |= RX8130_REG_CONTROL1_CHGEN;
  487. return setup;
  488. }
  489. static irqreturn_t rx8130_irq(int irq, void *dev_id)
  490. {
  491. struct ds1307 *ds1307 = dev_id;
  492. u8 ctl[3];
  493. int ret;
  494. rtc_lock(ds1307->rtc);
  495. /* Read control registers. */
  496. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  497. sizeof(ctl));
  498. if (ret < 0)
  499. goto out;
  500. if (!(ctl[1] & RX8130_REG_FLAG_AF))
  501. goto out;
  502. ctl[1] &= ~RX8130_REG_FLAG_AF;
  503. ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
  504. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  505. sizeof(ctl));
  506. if (ret < 0)
  507. goto out;
  508. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  509. out:
  510. rtc_unlock(ds1307->rtc);
  511. return IRQ_HANDLED;
  512. }
  513. static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  514. {
  515. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  516. u8 ald[3], ctl[3];
  517. int ret;
  518. /* Read alarm registers. */
  519. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
  520. sizeof(ald));
  521. if (ret < 0)
  522. return ret;
  523. /* Read control registers. */
  524. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  525. sizeof(ctl));
  526. if (ret < 0)
  527. return ret;
  528. t->enabled = !!(ctl[2] & RX8130_REG_CONTROL0_AIE);
  529. t->pending = !!(ctl[1] & RX8130_REG_FLAG_AF);
  530. /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
  531. t->time.tm_sec = -1;
  532. t->time.tm_min = bcd2bin(ald[0] & 0x7f);
  533. t->time.tm_hour = bcd2bin(ald[1] & 0x7f);
  534. t->time.tm_wday = -1;
  535. t->time.tm_mday = bcd2bin(ald[2] & 0x7f);
  536. t->time.tm_mon = -1;
  537. t->time.tm_year = -1;
  538. t->time.tm_yday = -1;
  539. t->time.tm_isdst = -1;
  540. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d enabled=%d\n",
  541. __func__, t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  542. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled);
  543. return 0;
  544. }
  545. static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  546. {
  547. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  548. u8 ald[3], ctl[3];
  549. int ret;
  550. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  551. "enabled=%d pending=%d\n", __func__,
  552. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  553. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
  554. t->enabled, t->pending);
  555. /* Read control registers. */
  556. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  557. sizeof(ctl));
  558. if (ret < 0)
  559. return ret;
  560. ctl[0] &= RX8130_REG_EXTENSION_WADA;
  561. ctl[1] &= ~RX8130_REG_FLAG_AF;
  562. ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
  563. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  564. sizeof(ctl));
  565. if (ret < 0)
  566. return ret;
  567. /* Hardware alarm precision is 1 minute! */
  568. ald[0] = bin2bcd(t->time.tm_min);
  569. ald[1] = bin2bcd(t->time.tm_hour);
  570. ald[2] = bin2bcd(t->time.tm_mday);
  571. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
  572. sizeof(ald));
  573. if (ret < 0)
  574. return ret;
  575. if (!t->enabled)
  576. return 0;
  577. ctl[2] |= RX8130_REG_CONTROL0_AIE;
  578. return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, ctl[2]);
  579. }
  580. static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled)
  581. {
  582. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  583. int ret, reg;
  584. ret = regmap_read(ds1307->regmap, RX8130_REG_CONTROL0, &reg);
  585. if (ret < 0)
  586. return ret;
  587. if (enabled)
  588. reg |= RX8130_REG_CONTROL0_AIE;
  589. else
  590. reg &= ~RX8130_REG_CONTROL0_AIE;
  591. return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, reg);
  592. }
  593. static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
  594. {
  595. struct ds1307 *ds1307 = dev_id;
  596. struct mutex *lock = &ds1307->rtc->ops_lock;
  597. int reg, ret;
  598. mutex_lock(lock);
  599. /* Check and clear alarm 0 interrupt flag. */
  600. ret = regmap_read(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, &reg);
  601. if (ret)
  602. goto out;
  603. if (!(reg & MCP794XX_BIT_ALMX_IF))
  604. goto out;
  605. reg &= ~MCP794XX_BIT_ALMX_IF;
  606. ret = regmap_write(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, reg);
  607. if (ret)
  608. goto out;
  609. /* Disable alarm 0. */
  610. ret = regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
  611. MCP794XX_BIT_ALM0_EN, 0);
  612. if (ret)
  613. goto out;
  614. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  615. out:
  616. mutex_unlock(lock);
  617. return IRQ_HANDLED;
  618. }
  619. static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  620. {
  621. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  622. u8 regs[10];
  623. int ret;
  624. /* Read control and alarm 0 registers. */
  625. ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  626. sizeof(regs));
  627. if (ret)
  628. return ret;
  629. t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);
  630. /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
  631. t->time.tm_sec = bcd2bin(regs[3] & 0x7f);
  632. t->time.tm_min = bcd2bin(regs[4] & 0x7f);
  633. t->time.tm_hour = bcd2bin(regs[5] & 0x3f);
  634. t->time.tm_wday = bcd2bin(regs[6] & 0x7) - 1;
  635. t->time.tm_mday = bcd2bin(regs[7] & 0x3f);
  636. t->time.tm_mon = bcd2bin(regs[8] & 0x1f) - 1;
  637. t->time.tm_year = -1;
  638. t->time.tm_yday = -1;
  639. t->time.tm_isdst = -1;
  640. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  641. "enabled=%d polarity=%d irq=%d match=%lu\n", __func__,
  642. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  643. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
  644. !!(regs[6] & MCP794XX_BIT_ALMX_POL),
  645. !!(regs[6] & MCP794XX_BIT_ALMX_IF),
  646. (regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);
  647. return 0;
  648. }
  649. /*
  650. * We may have a random RTC weekday, therefore calculate alarm weekday based
  651. * on current weekday we read from the RTC timekeeping regs
  652. */
  653. static int mcp794xx_alm_weekday(struct device *dev, struct rtc_time *tm_alarm)
  654. {
  655. struct rtc_time tm_now;
  656. int days_now, days_alarm, ret;
  657. ret = ds1307_get_time(dev, &tm_now);
  658. if (ret)
  659. return ret;
  660. days_now = div_s64(rtc_tm_to_time64(&tm_now), 24 * 60 * 60);
  661. days_alarm = div_s64(rtc_tm_to_time64(tm_alarm), 24 * 60 * 60);
  662. return (tm_now.tm_wday + days_alarm - days_now) % 7 + 1;
  663. }
  664. static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  665. {
  666. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  667. unsigned char regs[10];
  668. int wday, ret;
  669. wday = mcp794xx_alm_weekday(dev, &t->time);
  670. if (wday < 0)
  671. return wday;
  672. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  673. "enabled=%d pending=%d\n", __func__,
  674. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  675. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
  676. t->enabled, t->pending);
  677. /* Read control and alarm 0 registers. */
  678. ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  679. sizeof(regs));
  680. if (ret)
  681. return ret;
  682. /* Set alarm 0, using 24-hour and day-of-month modes. */
  683. regs[3] = bin2bcd(t->time.tm_sec);
  684. regs[4] = bin2bcd(t->time.tm_min);
  685. regs[5] = bin2bcd(t->time.tm_hour);
  686. regs[6] = wday;
  687. regs[7] = bin2bcd(t->time.tm_mday);
  688. regs[8] = bin2bcd(t->time.tm_mon + 1);
  689. /* Clear the alarm 0 interrupt flag. */
  690. regs[6] &= ~MCP794XX_BIT_ALMX_IF;
  691. /* Set alarm match: second, minute, hour, day, date, month. */
  692. regs[6] |= MCP794XX_MSK_ALMX_MATCH;
  693. /* Disable interrupt. We will not enable until completely programmed */
  694. regs[0] &= ~MCP794XX_BIT_ALM0_EN;
  695. ret = regmap_bulk_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  696. sizeof(regs));
  697. if (ret)
  698. return ret;
  699. if (!t->enabled)
  700. return 0;
  701. regs[0] |= MCP794XX_BIT_ALM0_EN;
  702. return regmap_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs[0]);
  703. }
  704. static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
  705. {
  706. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  707. return regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
  708. MCP794XX_BIT_ALM0_EN,
  709. enabled ? MCP794XX_BIT_ALM0_EN : 0);
  710. }
  711. static int m41txx_rtc_read_offset(struct device *dev, long *offset)
  712. {
  713. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  714. unsigned int ctrl_reg;
  715. u8 val;
  716. regmap_read(ds1307->regmap, M41TXX_REG_CONTROL, &ctrl_reg);
  717. val = ctrl_reg & M41TXX_M_CALIBRATION;
  718. /* check if positive */
  719. if (ctrl_reg & M41TXX_BIT_CALIB_SIGN)
  720. *offset = (val * M41TXX_POS_OFFSET_STEP_PPB);
  721. else
  722. *offset = -(val * M41TXX_NEG_OFFSET_STEP_PPB);
  723. return 0;
  724. }
  725. static int m41txx_rtc_set_offset(struct device *dev, long offset)
  726. {
  727. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  728. unsigned int ctrl_reg;
  729. if ((offset < M41TXX_MIN_OFFSET) || (offset > M41TXX_MAX_OFFSET))
  730. return -ERANGE;
  731. if (offset >= 0) {
  732. ctrl_reg = DIV_ROUND_CLOSEST(offset,
  733. M41TXX_POS_OFFSET_STEP_PPB);
  734. ctrl_reg |= M41TXX_BIT_CALIB_SIGN;
  735. } else {
  736. ctrl_reg = DIV_ROUND_CLOSEST(abs(offset),
  737. M41TXX_NEG_OFFSET_STEP_PPB);
  738. }
  739. return regmap_update_bits(ds1307->regmap, M41TXX_REG_CONTROL,
  740. M41TXX_M_CALIBRATION | M41TXX_BIT_CALIB_SIGN,
  741. ctrl_reg);
  742. }
  743. #ifdef CONFIG_WATCHDOG_CORE
  744. static int ds1388_wdt_start(struct watchdog_device *wdt_dev)
  745. {
  746. struct ds1307 *ds1307 = watchdog_get_drvdata(wdt_dev);
  747. u8 regs[2];
  748. int ret;
  749. ret = regmap_update_bits(ds1307->regmap, DS1388_REG_FLAG,
  750. DS1388_BIT_WF, 0);
  751. if (ret)
  752. return ret;
  753. ret = regmap_update_bits(ds1307->regmap, DS1388_REG_CONTROL,
  754. DS1388_BIT_WDE | DS1388_BIT_RST, 0);
  755. if (ret)
  756. return ret;
  757. /*
  758. * watchdog timeouts are measured in seconds. So ignore hundredths of
  759. * seconds field.
  760. */
  761. regs[0] = 0;
  762. regs[1] = bin2bcd(wdt_dev->timeout);
  763. ret = regmap_bulk_write(ds1307->regmap, DS1388_REG_WDOG_HUN_SECS, regs,
  764. sizeof(regs));
  765. if (ret)
  766. return ret;
  767. return regmap_update_bits(ds1307->regmap, DS1388_REG_CONTROL,
  768. DS1388_BIT_WDE | DS1388_BIT_RST,
  769. DS1388_BIT_WDE | DS1388_BIT_RST);
  770. }
  771. static int ds1388_wdt_stop(struct watchdog_device *wdt_dev)
  772. {
  773. struct ds1307 *ds1307 = watchdog_get_drvdata(wdt_dev);
  774. return regmap_update_bits(ds1307->regmap, DS1388_REG_CONTROL,
  775. DS1388_BIT_WDE | DS1388_BIT_RST, 0);
  776. }
  777. static int ds1388_wdt_ping(struct watchdog_device *wdt_dev)
  778. {
  779. struct ds1307 *ds1307 = watchdog_get_drvdata(wdt_dev);
  780. u8 regs[2];
  781. return regmap_bulk_read(ds1307->regmap, DS1388_REG_WDOG_HUN_SECS, regs,
  782. sizeof(regs));
  783. }
  784. static int ds1388_wdt_set_timeout(struct watchdog_device *wdt_dev,
  785. unsigned int val)
  786. {
  787. struct ds1307 *ds1307 = watchdog_get_drvdata(wdt_dev);
  788. u8 regs[2];
  789. wdt_dev->timeout = val;
  790. regs[0] = 0;
  791. regs[1] = bin2bcd(wdt_dev->timeout);
  792. return regmap_bulk_write(ds1307->regmap, DS1388_REG_WDOG_HUN_SECS, regs,
  793. sizeof(regs));
  794. }
  795. #endif
  796. static const struct rtc_class_ops rx8130_rtc_ops = {
  797. .read_time = ds1307_get_time,
  798. .set_time = ds1307_set_time,
  799. .read_alarm = rx8130_read_alarm,
  800. .set_alarm = rx8130_set_alarm,
  801. .alarm_irq_enable = rx8130_alarm_irq_enable,
  802. };
  803. static const struct rtc_class_ops mcp794xx_rtc_ops = {
  804. .read_time = ds1307_get_time,
  805. .set_time = ds1307_set_time,
  806. .read_alarm = mcp794xx_read_alarm,
  807. .set_alarm = mcp794xx_set_alarm,
  808. .alarm_irq_enable = mcp794xx_alarm_irq_enable,
  809. };
  810. static const struct rtc_class_ops m41txx_rtc_ops = {
  811. .read_time = ds1307_get_time,
  812. .set_time = ds1307_set_time,
  813. .read_alarm = ds1337_read_alarm,
  814. .set_alarm = ds1337_set_alarm,
  815. .alarm_irq_enable = ds1307_alarm_irq_enable,
  816. .read_offset = m41txx_rtc_read_offset,
  817. .set_offset = m41txx_rtc_set_offset,
  818. };
  819. static const struct chip_desc chips[last_ds_type] = {
  820. [ds_1307] = {
  821. .nvram_offset = 8,
  822. .nvram_size = 56,
  823. },
  824. [ds_1308] = {
  825. .nvram_offset = 8,
  826. .nvram_size = 56,
  827. },
  828. [ds_1337] = {
  829. .alarm = 1,
  830. .century_reg = DS1307_REG_MONTH,
  831. .century_bit = DS1337_BIT_CENTURY,
  832. },
  833. [ds_1338] = {
  834. .nvram_offset = 8,
  835. .nvram_size = 56,
  836. },
  837. [ds_1339] = {
  838. .alarm = 1,
  839. .century_reg = DS1307_REG_MONTH,
  840. .century_bit = DS1337_BIT_CENTURY,
  841. .bbsqi_bit = DS1339_BIT_BBSQI,
  842. .trickle_charger_reg = 0x10,
  843. .do_trickle_setup = &do_trickle_setup_ds1339,
  844. .requires_trickle_resistor = true,
  845. .charge_default = true,
  846. },
  847. [ds_1340] = {
  848. .century_reg = DS1307_REG_HOUR,
  849. .century_enable_bit = DS1340_BIT_CENTURY_EN,
  850. .century_bit = DS1340_BIT_CENTURY,
  851. .do_trickle_setup = &do_trickle_setup_ds1339,
  852. .trickle_charger_reg = 0x08,
  853. .requires_trickle_resistor = true,
  854. .charge_default = true,
  855. },
  856. [ds_1341] = {
  857. .century_reg = DS1307_REG_MONTH,
  858. .century_bit = DS1337_BIT_CENTURY,
  859. },
  860. [ds_1388] = {
  861. .offset = 1,
  862. .trickle_charger_reg = 0x0a,
  863. },
  864. [ds_3231] = {
  865. .alarm = 1,
  866. .century_reg = DS1307_REG_MONTH,
  867. .century_bit = DS1337_BIT_CENTURY,
  868. .bbsqi_bit = DS3231_BIT_BBSQW,
  869. },
  870. [rx_8130] = {
  871. .alarm = 1,
  872. /* this is battery backed SRAM */
  873. .nvram_offset = 0x20,
  874. .nvram_size = 4, /* 32bit (4 word x 8 bit) */
  875. .offset = 0x10,
  876. .irq_handler = rx8130_irq,
  877. .rtc_ops = &rx8130_rtc_ops,
  878. .trickle_charger_reg = RX8130_REG_CONTROL1,
  879. .do_trickle_setup = &do_trickle_setup_rx8130,
  880. },
  881. [m41t0] = {
  882. .rtc_ops = &m41txx_rtc_ops,
  883. },
  884. [m41t00] = {
  885. .rtc_ops = &m41txx_rtc_ops,
  886. },
  887. [m41t11] = {
  888. /* this is battery backed SRAM */
  889. .nvram_offset = 8,
  890. .nvram_size = 56,
  891. .rtc_ops = &m41txx_rtc_ops,
  892. },
  893. [mcp794xx] = {
  894. .alarm = 1,
  895. /* this is battery backed SRAM */
  896. .nvram_offset = 0x20,
  897. .nvram_size = 0x40,
  898. .irq_handler = mcp794xx_irq,
  899. .rtc_ops = &mcp794xx_rtc_ops,
  900. },
  901. };
  902. static const struct i2c_device_id ds1307_id[] = {
  903. { "ds1307", ds_1307 },
  904. { "ds1308", ds_1308 },
  905. { "ds1337", ds_1337 },
  906. { "ds1338", ds_1338 },
  907. { "ds1339", ds_1339 },
  908. { "ds1388", ds_1388 },
  909. { "ds1340", ds_1340 },
  910. { "ds1341", ds_1341 },
  911. { "ds3231", ds_3231 },
  912. { "m41t0", m41t0 },
  913. { "m41t00", m41t00 },
  914. { "m41t11", m41t11 },
  915. { "mcp7940x", mcp794xx },
  916. { "mcp7941x", mcp794xx },
  917. { "pt7c4338", ds_1307 },
  918. { "rx8025", rx_8025 },
  919. { "isl12057", ds_1337 },
  920. { "rx8130", rx_8130 },
  921. { }
  922. };
  923. MODULE_DEVICE_TABLE(i2c, ds1307_id);
  924. static const struct of_device_id ds1307_of_match[] = {
  925. {
  926. .compatible = "dallas,ds1307",
  927. .data = (void *)ds_1307
  928. },
  929. {
  930. .compatible = "dallas,ds1308",
  931. .data = (void *)ds_1308
  932. },
  933. {
  934. .compatible = "dallas,ds1337",
  935. .data = (void *)ds_1337
  936. },
  937. {
  938. .compatible = "dallas,ds1338",
  939. .data = (void *)ds_1338
  940. },
  941. {
  942. .compatible = "dallas,ds1339",
  943. .data = (void *)ds_1339
  944. },
  945. {
  946. .compatible = "dallas,ds1388",
  947. .data = (void *)ds_1388
  948. },
  949. {
  950. .compatible = "dallas,ds1340",
  951. .data = (void *)ds_1340
  952. },
  953. {
  954. .compatible = "dallas,ds1341",
  955. .data = (void *)ds_1341
  956. },
  957. {
  958. .compatible = "maxim,ds3231",
  959. .data = (void *)ds_3231
  960. },
  961. {
  962. .compatible = "st,m41t0",
  963. .data = (void *)m41t0
  964. },
  965. {
  966. .compatible = "st,m41t00",
  967. .data = (void *)m41t00
  968. },
  969. {
  970. .compatible = "st,m41t11",
  971. .data = (void *)m41t11
  972. },
  973. {
  974. .compatible = "microchip,mcp7940x",
  975. .data = (void *)mcp794xx
  976. },
  977. {
  978. .compatible = "microchip,mcp7941x",
  979. .data = (void *)mcp794xx
  980. },
  981. {
  982. .compatible = "pericom,pt7c4338",
  983. .data = (void *)ds_1307
  984. },
  985. {
  986. .compatible = "epson,rx8025",
  987. .data = (void *)rx_8025
  988. },
  989. {
  990. .compatible = "isil,isl12057",
  991. .data = (void *)ds_1337
  992. },
  993. {
  994. .compatible = "epson,rx8130",
  995. .data = (void *)rx_8130
  996. },
  997. { }
  998. };
  999. MODULE_DEVICE_TABLE(of, ds1307_of_match);
  1000. /*
  1001. * The ds1337 and ds1339 both have two alarms, but we only use the first
  1002. * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm
  1003. * signal; ds1339 chips have only one alarm signal.
  1004. */
  1005. static irqreturn_t ds1307_irq(int irq, void *dev_id)
  1006. {
  1007. struct ds1307 *ds1307 = dev_id;
  1008. struct mutex *lock = &ds1307->rtc->ops_lock;
  1009. int stat, ret;
  1010. mutex_lock(lock);
  1011. ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &stat);
  1012. if (ret)
  1013. goto out;
  1014. if (stat & DS1337_BIT_A1I) {
  1015. stat &= ~DS1337_BIT_A1I;
  1016. regmap_write(ds1307->regmap, DS1337_REG_STATUS, stat);
  1017. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  1018. DS1337_BIT_A1IE, 0);
  1019. if (ret)
  1020. goto out;
  1021. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  1022. }
  1023. out:
  1024. mutex_unlock(lock);
  1025. return IRQ_HANDLED;
  1026. }
  1027. /*----------------------------------------------------------------------*/
  1028. static const struct rtc_class_ops ds13xx_rtc_ops = {
  1029. .read_time = ds1307_get_time,
  1030. .set_time = ds1307_set_time,
  1031. .read_alarm = ds1337_read_alarm,
  1032. .set_alarm = ds1337_set_alarm,
  1033. .alarm_irq_enable = ds1307_alarm_irq_enable,
  1034. };
  1035. static ssize_t frequency_test_store(struct device *dev,
  1036. struct device_attribute *attr,
  1037. const char *buf, size_t count)
  1038. {
  1039. struct ds1307 *ds1307 = dev_get_drvdata(dev->parent);
  1040. bool freq_test_en;
  1041. int ret;
  1042. ret = kstrtobool(buf, &freq_test_en);
  1043. if (ret) {
  1044. dev_err(dev, "Failed to store RTC Frequency Test attribute\n");
  1045. return ret;
  1046. }
  1047. regmap_update_bits(ds1307->regmap, M41TXX_REG_CONTROL, M41TXX_BIT_FT,
  1048. freq_test_en ? M41TXX_BIT_FT : 0);
  1049. return count;
  1050. }
  1051. static ssize_t frequency_test_show(struct device *dev,
  1052. struct device_attribute *attr,
  1053. char *buf)
  1054. {
  1055. struct ds1307 *ds1307 = dev_get_drvdata(dev->parent);
  1056. unsigned int ctrl_reg;
  1057. regmap_read(ds1307->regmap, M41TXX_REG_CONTROL, &ctrl_reg);
  1058. return scnprintf(buf, PAGE_SIZE, (ctrl_reg & M41TXX_BIT_FT) ? "on\n" :
  1059. "off\n");
  1060. }
  1061. static DEVICE_ATTR_RW(frequency_test);
  1062. static struct attribute *rtc_freq_test_attrs[] = {
  1063. &dev_attr_frequency_test.attr,
  1064. NULL,
  1065. };
  1066. static const struct attribute_group rtc_freq_test_attr_group = {
  1067. .attrs = rtc_freq_test_attrs,
  1068. };
  1069. static int ds1307_add_frequency_test(struct ds1307 *ds1307)
  1070. {
  1071. int err;
  1072. switch (ds1307->type) {
  1073. case m41t0:
  1074. case m41t00:
  1075. case m41t11:
  1076. err = rtc_add_group(ds1307->rtc, &rtc_freq_test_attr_group);
  1077. if (err)
  1078. return err;
  1079. break;
  1080. default:
  1081. break;
  1082. }
  1083. return 0;
  1084. }
  1085. /*----------------------------------------------------------------------*/
  1086. static int ds1307_nvram_read(void *priv, unsigned int offset, void *val,
  1087. size_t bytes)
  1088. {
  1089. struct ds1307 *ds1307 = priv;
  1090. const struct chip_desc *chip = &chips[ds1307->type];
  1091. return regmap_bulk_read(ds1307->regmap, chip->nvram_offset + offset,
  1092. val, bytes);
  1093. }
  1094. static int ds1307_nvram_write(void *priv, unsigned int offset, void *val,
  1095. size_t bytes)
  1096. {
  1097. struct ds1307 *ds1307 = priv;
  1098. const struct chip_desc *chip = &chips[ds1307->type];
  1099. return regmap_bulk_write(ds1307->regmap, chip->nvram_offset + offset,
  1100. val, bytes);
  1101. }
  1102. /*----------------------------------------------------------------------*/
  1103. static u8 ds1307_trickle_init(struct ds1307 *ds1307,
  1104. const struct chip_desc *chip)
  1105. {
  1106. u32 ohms, chargeable;
  1107. bool diode = chip->charge_default;
  1108. if (!chip->do_trickle_setup)
  1109. return 0;
  1110. if (device_property_read_u32(ds1307->dev, "trickle-resistor-ohms",
  1111. &ohms) && chip->requires_trickle_resistor)
  1112. return 0;
  1113. /* aux-voltage-chargeable takes precedence over the deprecated
  1114. * trickle-diode-disable
  1115. */
  1116. if (!device_property_read_u32(ds1307->dev, "aux-voltage-chargeable",
  1117. &chargeable)) {
  1118. switch (chargeable) {
  1119. case 0:
  1120. diode = false;
  1121. break;
  1122. case 1:
  1123. diode = true;
  1124. break;
  1125. default:
  1126. dev_warn(ds1307->dev,
  1127. "unsupported aux-voltage-chargeable value\n");
  1128. break;
  1129. }
  1130. } else if (device_property_read_bool(ds1307->dev,
  1131. "trickle-diode-disable")) {
  1132. diode = false;
  1133. }
  1134. return chip->do_trickle_setup(ds1307, ohms, diode);
  1135. }
  1136. /*----------------------------------------------------------------------*/
  1137. #if IS_REACHABLE(CONFIG_HWMON)
  1138. /*
  1139. * Temperature sensor support for ds3231 devices.
  1140. */
  1141. #define DS3231_REG_TEMPERATURE 0x11
  1142. /*
  1143. * A user-initiated temperature conversion is not started by this function,
  1144. * so the temperature is updated once every 64 seconds.
  1145. */
  1146. static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC)
  1147. {
  1148. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  1149. u8 temp_buf[2];
  1150. s16 temp;
  1151. int ret;
  1152. ret = regmap_bulk_read(ds1307->regmap, DS3231_REG_TEMPERATURE,
  1153. temp_buf, sizeof(temp_buf));
  1154. if (ret)
  1155. return ret;
  1156. /*
  1157. * Temperature is represented as a 10-bit code with a resolution of
  1158. * 0.25 degree celsius and encoded in two's complement format.
  1159. */
  1160. temp = (temp_buf[0] << 8) | temp_buf[1];
  1161. temp >>= 6;
  1162. *mC = temp * 250;
  1163. return 0;
  1164. }
  1165. static ssize_t ds3231_hwmon_show_temp(struct device *dev,
  1166. struct device_attribute *attr, char *buf)
  1167. {
  1168. int ret;
  1169. s32 temp;
  1170. ret = ds3231_hwmon_read_temp(dev, &temp);
  1171. if (ret)
  1172. return ret;
  1173. return sprintf(buf, "%d\n", temp);
  1174. }
  1175. static SENSOR_DEVICE_ATTR(temp1_input, 0444, ds3231_hwmon_show_temp,
  1176. NULL, 0);
  1177. static struct attribute *ds3231_hwmon_attrs[] = {
  1178. &sensor_dev_attr_temp1_input.dev_attr.attr,
  1179. NULL,
  1180. };
  1181. ATTRIBUTE_GROUPS(ds3231_hwmon);
  1182. static void ds1307_hwmon_register(struct ds1307 *ds1307)
  1183. {
  1184. struct device *dev;
  1185. if (ds1307->type != ds_3231)
  1186. return;
  1187. dev = devm_hwmon_device_register_with_groups(ds1307->dev, ds1307->name,
  1188. ds1307,
  1189. ds3231_hwmon_groups);
  1190. if (IS_ERR(dev)) {
  1191. dev_warn(ds1307->dev, "unable to register hwmon device %ld\n",
  1192. PTR_ERR(dev));
  1193. }
  1194. }
  1195. #else
  1196. static void ds1307_hwmon_register(struct ds1307 *ds1307)
  1197. {
  1198. }
  1199. #endif /* CONFIG_RTC_DRV_DS1307_HWMON */
  1200. /*----------------------------------------------------------------------*/
  1201. /*
  1202. * Square-wave output support for DS3231
  1203. * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
  1204. */
  1205. #ifdef CONFIG_COMMON_CLK
  1206. enum {
  1207. DS3231_CLK_SQW = 0,
  1208. DS3231_CLK_32KHZ,
  1209. };
  1210. #define clk_sqw_to_ds1307(clk) \
  1211. container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
  1212. #define clk_32khz_to_ds1307(clk) \
  1213. container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])
  1214. static int ds3231_clk_sqw_rates[] = {
  1215. 1,
  1216. 1024,
  1217. 4096,
  1218. 8192,
  1219. };
  1220. static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
  1221. {
  1222. struct mutex *lock = &ds1307->rtc->ops_lock;
  1223. int ret;
  1224. mutex_lock(lock);
  1225. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  1226. mask, value);
  1227. mutex_unlock(lock);
  1228. return ret;
  1229. }
  1230. static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
  1231. unsigned long parent_rate)
  1232. {
  1233. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1234. int control, ret;
  1235. int rate_sel = 0;
  1236. ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
  1237. if (ret)
  1238. return ret;
  1239. if (control & DS1337_BIT_RS1)
  1240. rate_sel += 1;
  1241. if (control & DS1337_BIT_RS2)
  1242. rate_sel += 2;
  1243. return ds3231_clk_sqw_rates[rate_sel];
  1244. }
  1245. static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
  1246. unsigned long *prate)
  1247. {
  1248. int i;
  1249. for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
  1250. if (ds3231_clk_sqw_rates[i] <= rate)
  1251. return ds3231_clk_sqw_rates[i];
  1252. }
  1253. return 0;
  1254. }
  1255. static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
  1256. unsigned long parent_rate)
  1257. {
  1258. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1259. int control = 0;
  1260. int rate_sel;
  1261. for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
  1262. rate_sel++) {
  1263. if (ds3231_clk_sqw_rates[rate_sel] == rate)
  1264. break;
  1265. }
  1266. if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
  1267. return -EINVAL;
  1268. if (rate_sel & 1)
  1269. control |= DS1337_BIT_RS1;
  1270. if (rate_sel & 2)
  1271. control |= DS1337_BIT_RS2;
  1272. return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
  1273. control);
  1274. }
  1275. static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
  1276. {
  1277. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1278. return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
  1279. }
  1280. static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
  1281. {
  1282. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1283. ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
  1284. }
  1285. static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
  1286. {
  1287. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1288. int control, ret;
  1289. ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
  1290. if (ret)
  1291. return ret;
  1292. return !(control & DS1337_BIT_INTCN);
  1293. }
  1294. static const struct clk_ops ds3231_clk_sqw_ops = {
  1295. .prepare = ds3231_clk_sqw_prepare,
  1296. .unprepare = ds3231_clk_sqw_unprepare,
  1297. .is_prepared = ds3231_clk_sqw_is_prepared,
  1298. .recalc_rate = ds3231_clk_sqw_recalc_rate,
  1299. .round_rate = ds3231_clk_sqw_round_rate,
  1300. .set_rate = ds3231_clk_sqw_set_rate,
  1301. };
  1302. static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
  1303. unsigned long parent_rate)
  1304. {
  1305. return 32768;
  1306. }
  1307. static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
  1308. {
  1309. struct mutex *lock = &ds1307->rtc->ops_lock;
  1310. int ret;
  1311. mutex_lock(lock);
  1312. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_STATUS,
  1313. DS3231_BIT_EN32KHZ,
  1314. enable ? DS3231_BIT_EN32KHZ : 0);
  1315. mutex_unlock(lock);
  1316. return ret;
  1317. }
  1318. static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
  1319. {
  1320. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1321. return ds3231_clk_32khz_control(ds1307, true);
  1322. }
  1323. static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
  1324. {
  1325. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1326. ds3231_clk_32khz_control(ds1307, false);
  1327. }
  1328. static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
  1329. {
  1330. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1331. int status, ret;
  1332. ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &status);
  1333. if (ret)
  1334. return ret;
  1335. return !!(status & DS3231_BIT_EN32KHZ);
  1336. }
  1337. static const struct clk_ops ds3231_clk_32khz_ops = {
  1338. .prepare = ds3231_clk_32khz_prepare,
  1339. .unprepare = ds3231_clk_32khz_unprepare,
  1340. .is_prepared = ds3231_clk_32khz_is_prepared,
  1341. .recalc_rate = ds3231_clk_32khz_recalc_rate,
  1342. };
  1343. static const char *ds3231_clks_names[] = {
  1344. [DS3231_CLK_SQW] = "ds3231_clk_sqw",
  1345. [DS3231_CLK_32KHZ] = "ds3231_clk_32khz",
  1346. };
  1347. static struct clk_init_data ds3231_clks_init[] = {
  1348. [DS3231_CLK_SQW] = {
  1349. .ops = &ds3231_clk_sqw_ops,
  1350. },
  1351. [DS3231_CLK_32KHZ] = {
  1352. .ops = &ds3231_clk_32khz_ops,
  1353. },
  1354. };
  1355. static int ds3231_clks_register(struct ds1307 *ds1307)
  1356. {
  1357. struct device_node *node = ds1307->dev->of_node;
  1358. struct clk_onecell_data *onecell;
  1359. int i;
  1360. onecell = devm_kzalloc(ds1307->dev, sizeof(*onecell), GFP_KERNEL);
  1361. if (!onecell)
  1362. return -ENOMEM;
  1363. onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
  1364. onecell->clks = devm_kcalloc(ds1307->dev, onecell->clk_num,
  1365. sizeof(onecell->clks[0]), GFP_KERNEL);
  1366. if (!onecell->clks)
  1367. return -ENOMEM;
  1368. /* optional override of the clockname */
  1369. device_property_read_string_array(ds1307->dev, "clock-output-names",
  1370. ds3231_clks_names,
  1371. ARRAY_SIZE(ds3231_clks_names));
  1372. for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
  1373. struct clk_init_data init = ds3231_clks_init[i];
  1374. /*
  1375. * Interrupt signal due to alarm conditions and square-wave
  1376. * output share same pin, so don't initialize both.
  1377. */
  1378. if (i == DS3231_CLK_SQW && test_bit(RTC_FEATURE_ALARM, ds1307->rtc->features))
  1379. continue;
  1380. init.name = ds3231_clks_names[i];
  1381. ds1307->clks[i].init = &init;
  1382. onecell->clks[i] = devm_clk_register(ds1307->dev,
  1383. &ds1307->clks[i]);
  1384. if (IS_ERR(onecell->clks[i]))
  1385. return PTR_ERR(onecell->clks[i]);
  1386. }
  1387. if (node)
  1388. of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
  1389. return 0;
  1390. }
  1391. static void ds1307_clks_register(struct ds1307 *ds1307)
  1392. {
  1393. int ret;
  1394. if (ds1307->type != ds_3231)
  1395. return;
  1396. ret = ds3231_clks_register(ds1307);
  1397. if (ret) {
  1398. dev_warn(ds1307->dev, "unable to register clock device %d\n",
  1399. ret);
  1400. }
  1401. }
  1402. #else
  1403. static void ds1307_clks_register(struct ds1307 *ds1307)
  1404. {
  1405. }
  1406. #endif /* CONFIG_COMMON_CLK */
  1407. #ifdef CONFIG_WATCHDOG_CORE
  1408. static const struct watchdog_info ds1388_wdt_info = {
  1409. .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
  1410. .identity = "DS1388 watchdog",
  1411. };
  1412. static const struct watchdog_ops ds1388_wdt_ops = {
  1413. .owner = THIS_MODULE,
  1414. .start = ds1388_wdt_start,
  1415. .stop = ds1388_wdt_stop,
  1416. .ping = ds1388_wdt_ping,
  1417. .set_timeout = ds1388_wdt_set_timeout,
  1418. };
  1419. static void ds1307_wdt_register(struct ds1307 *ds1307)
  1420. {
  1421. struct watchdog_device *wdt;
  1422. int err;
  1423. int val;
  1424. if (ds1307->type != ds_1388)
  1425. return;
  1426. wdt = devm_kzalloc(ds1307->dev, sizeof(*wdt), GFP_KERNEL);
  1427. if (!wdt)
  1428. return;
  1429. err = regmap_read(ds1307->regmap, DS1388_REG_FLAG, &val);
  1430. if (!err && val & DS1388_BIT_WF)
  1431. wdt->bootstatus = WDIOF_CARDRESET;
  1432. wdt->info = &ds1388_wdt_info;
  1433. wdt->ops = &ds1388_wdt_ops;
  1434. wdt->timeout = 99;
  1435. wdt->max_timeout = 99;
  1436. wdt->min_timeout = 1;
  1437. watchdog_init_timeout(wdt, 0, ds1307->dev);
  1438. watchdog_set_drvdata(wdt, ds1307);
  1439. devm_watchdog_register_device(ds1307->dev, wdt);
  1440. }
  1441. #else
  1442. static void ds1307_wdt_register(struct ds1307 *ds1307)
  1443. {
  1444. }
  1445. #endif /* CONFIG_WATCHDOG_CORE */
  1446. static const struct regmap_config regmap_config = {
  1447. .reg_bits = 8,
  1448. .val_bits = 8,
  1449. };
  1450. static int ds1307_probe(struct i2c_client *client,
  1451. const struct i2c_device_id *id)
  1452. {
  1453. struct ds1307 *ds1307;
  1454. const void *match;
  1455. int err = -ENODEV;
  1456. int tmp;
  1457. const struct chip_desc *chip;
  1458. bool want_irq;
  1459. bool ds1307_can_wakeup_device = false;
  1460. unsigned char regs[8];
  1461. struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
  1462. u8 trickle_charger_setup = 0;
  1463. ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
  1464. if (!ds1307)
  1465. return -ENOMEM;
  1466. dev_set_drvdata(&client->dev, ds1307);
  1467. ds1307->dev = &client->dev;
  1468. ds1307->name = client->name;
  1469. ds1307->regmap = devm_regmap_init_i2c(client, &regmap_config);
  1470. if (IS_ERR(ds1307->regmap)) {
  1471. dev_err(ds1307->dev, "regmap allocation failed\n");
  1472. return PTR_ERR(ds1307->regmap);
  1473. }
  1474. i2c_set_clientdata(client, ds1307);
  1475. match = device_get_match_data(&client->dev);
  1476. if (match) {
  1477. ds1307->type = (enum ds_type)match;
  1478. chip = &chips[ds1307->type];
  1479. } else if (id) {
  1480. chip = &chips[id->driver_data];
  1481. ds1307->type = id->driver_data;
  1482. } else {
  1483. return -ENODEV;
  1484. }
  1485. want_irq = client->irq > 0 && chip->alarm;
  1486. if (!pdata)
  1487. trickle_charger_setup = ds1307_trickle_init(ds1307, chip);
  1488. else if (pdata->trickle_charger_setup)
  1489. trickle_charger_setup = pdata->trickle_charger_setup;
  1490. if (trickle_charger_setup && chip->trickle_charger_reg) {
  1491. dev_dbg(ds1307->dev,
  1492. "writing trickle charger info 0x%x to 0x%x\n",
  1493. trickle_charger_setup, chip->trickle_charger_reg);
  1494. regmap_write(ds1307->regmap, chip->trickle_charger_reg,
  1495. trickle_charger_setup);
  1496. }
  1497. /*
  1498. * For devices with no IRQ directly connected to the SoC, the RTC chip
  1499. * can be forced as a wakeup source by stating that explicitly in
  1500. * the device's .dts file using the "wakeup-source" boolean property.
  1501. * If the "wakeup-source" property is set, don't request an IRQ.
  1502. * This will guarantee the 'wakealarm' sysfs entry is available on the device,
  1503. * if supported by the RTC.
  1504. */
  1505. if (chip->alarm && device_property_read_bool(&client->dev, "wakeup-source"))
  1506. ds1307_can_wakeup_device = true;
  1507. switch (ds1307->type) {
  1508. case ds_1337:
  1509. case ds_1339:
  1510. case ds_1341:
  1511. case ds_3231:
  1512. /* get registers that the "rtc" read below won't read... */
  1513. err = regmap_bulk_read(ds1307->regmap, DS1337_REG_CONTROL,
  1514. regs, 2);
  1515. if (err) {
  1516. dev_dbg(ds1307->dev, "read error %d\n", err);
  1517. goto exit;
  1518. }
  1519. /* oscillator off? turn it on, so clock can tick. */
  1520. if (regs[0] & DS1337_BIT_nEOSC)
  1521. regs[0] &= ~DS1337_BIT_nEOSC;
  1522. /*
  1523. * Using IRQ or defined as wakeup-source?
  1524. * Disable the square wave and both alarms.
  1525. * For some variants, be sure alarms can trigger when we're
  1526. * running on Vbackup (BBSQI/BBSQW)
  1527. */
  1528. if (want_irq || ds1307_can_wakeup_device) {
  1529. regs[0] |= DS1337_BIT_INTCN | chip->bbsqi_bit;
  1530. regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
  1531. }
  1532. regmap_write(ds1307->regmap, DS1337_REG_CONTROL,
  1533. regs[0]);
  1534. /* oscillator fault? clear flag, and warn */
  1535. if (regs[1] & DS1337_BIT_OSF) {
  1536. regmap_write(ds1307->regmap, DS1337_REG_STATUS,
  1537. regs[1] & ~DS1337_BIT_OSF);
  1538. dev_warn(ds1307->dev, "SET TIME!\n");
  1539. }
  1540. break;
  1541. case rx_8025:
  1542. err = regmap_bulk_read(ds1307->regmap,
  1543. RX8025_REG_CTRL1 << 4 | 0x08, regs, 2);
  1544. if (err) {
  1545. dev_dbg(ds1307->dev, "read error %d\n", err);
  1546. goto exit;
  1547. }
  1548. /* oscillator off? turn it on, so clock can tick. */
  1549. if (!(regs[1] & RX8025_BIT_XST)) {
  1550. regs[1] |= RX8025_BIT_XST;
  1551. regmap_write(ds1307->regmap,
  1552. RX8025_REG_CTRL2 << 4 | 0x08,
  1553. regs[1]);
  1554. dev_warn(ds1307->dev,
  1555. "oscillator stop detected - SET TIME!\n");
  1556. }
  1557. if (regs[1] & RX8025_BIT_PON) {
  1558. regs[1] &= ~RX8025_BIT_PON;
  1559. regmap_write(ds1307->regmap,
  1560. RX8025_REG_CTRL2 << 4 | 0x08,
  1561. regs[1]);
  1562. dev_warn(ds1307->dev, "power-on detected\n");
  1563. }
  1564. if (regs[1] & RX8025_BIT_VDET) {
  1565. regs[1] &= ~RX8025_BIT_VDET;
  1566. regmap_write(ds1307->regmap,
  1567. RX8025_REG_CTRL2 << 4 | 0x08,
  1568. regs[1]);
  1569. dev_warn(ds1307->dev, "voltage drop detected\n");
  1570. }
  1571. /* make sure we are running in 24hour mode */
  1572. if (!(regs[0] & RX8025_BIT_2412)) {
  1573. u8 hour;
  1574. /* switch to 24 hour mode */
  1575. regmap_write(ds1307->regmap,
  1576. RX8025_REG_CTRL1 << 4 | 0x08,
  1577. regs[0] | RX8025_BIT_2412);
  1578. err = regmap_bulk_read(ds1307->regmap,
  1579. RX8025_REG_CTRL1 << 4 | 0x08,
  1580. regs, 2);
  1581. if (err) {
  1582. dev_dbg(ds1307->dev, "read error %d\n", err);
  1583. goto exit;
  1584. }
  1585. /* correct hour */
  1586. hour = bcd2bin(regs[DS1307_REG_HOUR]);
  1587. if (hour == 12)
  1588. hour = 0;
  1589. if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
  1590. hour += 12;
  1591. regmap_write(ds1307->regmap,
  1592. DS1307_REG_HOUR << 4 | 0x08, hour);
  1593. }
  1594. break;
  1595. case ds_1388:
  1596. err = regmap_read(ds1307->regmap, DS1388_REG_CONTROL, &tmp);
  1597. if (err) {
  1598. dev_dbg(ds1307->dev, "read error %d\n", err);
  1599. goto exit;
  1600. }
  1601. /* oscillator off? turn it on, so clock can tick. */
  1602. if (tmp & DS1388_BIT_nEOSC) {
  1603. tmp &= ~DS1388_BIT_nEOSC;
  1604. regmap_write(ds1307->regmap, DS1388_REG_CONTROL, tmp);
  1605. }
  1606. break;
  1607. default:
  1608. break;
  1609. }
  1610. /* read RTC registers */
  1611. err = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
  1612. sizeof(regs));
  1613. if (err) {
  1614. dev_dbg(ds1307->dev, "read error %d\n", err);
  1615. goto exit;
  1616. }
  1617. if (ds1307->type == mcp794xx &&
  1618. !(regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
  1619. regmap_write(ds1307->regmap, DS1307_REG_WDAY,
  1620. regs[DS1307_REG_WDAY] |
  1621. MCP794XX_BIT_VBATEN);
  1622. }
  1623. tmp = regs[DS1307_REG_HOUR];
  1624. switch (ds1307->type) {
  1625. case ds_1340:
  1626. case m41t0:
  1627. case m41t00:
  1628. case m41t11:
  1629. /*
  1630. * NOTE: ignores century bits; fix before deploying
  1631. * systems that will run through year 2100.
  1632. */
  1633. break;
  1634. case rx_8025:
  1635. break;
  1636. default:
  1637. if (!(tmp & DS1307_BIT_12HR))
  1638. break;
  1639. /*
  1640. * Be sure we're in 24 hour mode. Multi-master systems
  1641. * take note...
  1642. */
  1643. tmp = bcd2bin(tmp & 0x1f);
  1644. if (tmp == 12)
  1645. tmp = 0;
  1646. if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
  1647. tmp += 12;
  1648. regmap_write(ds1307->regmap, chip->offset + DS1307_REG_HOUR,
  1649. bin2bcd(tmp));
  1650. }
  1651. ds1307->rtc = devm_rtc_allocate_device(ds1307->dev);
  1652. if (IS_ERR(ds1307->rtc))
  1653. return PTR_ERR(ds1307->rtc);
  1654. if (want_irq || ds1307_can_wakeup_device)
  1655. device_set_wakeup_capable(ds1307->dev, true);
  1656. else
  1657. clear_bit(RTC_FEATURE_ALARM, ds1307->rtc->features);
  1658. if (ds1307_can_wakeup_device && !want_irq) {
  1659. dev_info(ds1307->dev,
  1660. "'wakeup-source' is set, request for an IRQ is disabled!\n");
  1661. /* We cannot support UIE mode if we do not have an IRQ line */
  1662. clear_bit(RTC_FEATURE_UPDATE_INTERRUPT, ds1307->rtc->features);
  1663. }
  1664. if (want_irq) {
  1665. err = devm_request_threaded_irq(ds1307->dev, client->irq, NULL,
  1666. chip->irq_handler ?: ds1307_irq,
  1667. IRQF_SHARED | IRQF_ONESHOT,
  1668. ds1307->name, ds1307);
  1669. if (err) {
  1670. client->irq = 0;
  1671. device_set_wakeup_capable(ds1307->dev, false);
  1672. clear_bit(RTC_FEATURE_ALARM, ds1307->rtc->features);
  1673. dev_err(ds1307->dev, "unable to request IRQ!\n");
  1674. } else {
  1675. dev_dbg(ds1307->dev, "got IRQ %d\n", client->irq);
  1676. }
  1677. }
  1678. ds1307->rtc->ops = chip->rtc_ops ?: &ds13xx_rtc_ops;
  1679. err = ds1307_add_frequency_test(ds1307);
  1680. if (err)
  1681. return err;
  1682. err = devm_rtc_register_device(ds1307->rtc);
  1683. if (err)
  1684. return err;
  1685. if (chip->nvram_size) {
  1686. struct nvmem_config nvmem_cfg = {
  1687. .name = "ds1307_nvram",
  1688. .word_size = 1,
  1689. .stride = 1,
  1690. .size = chip->nvram_size,
  1691. .reg_read = ds1307_nvram_read,
  1692. .reg_write = ds1307_nvram_write,
  1693. .priv = ds1307,
  1694. };
  1695. devm_rtc_nvmem_register(ds1307->rtc, &nvmem_cfg);
  1696. }
  1697. ds1307_hwmon_register(ds1307);
  1698. ds1307_clks_register(ds1307);
  1699. ds1307_wdt_register(ds1307);
  1700. return 0;
  1701. exit:
  1702. return err;
  1703. }
  1704. static struct i2c_driver ds1307_driver = {
  1705. .driver = {
  1706. .name = "rtc-ds1307",
  1707. .of_match_table = ds1307_of_match,
  1708. },
  1709. .probe = ds1307_probe,
  1710. .id_table = ds1307_id,
  1711. };
  1712. module_i2c_driver(ds1307_driver);
  1713. MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
  1714. MODULE_LICENSE("GPL");