rtc-davinci.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * DaVinci Power Management and Real Time Clock Driver for TI platforms
  4. *
  5. * Copyright (C) 2009 Texas Instruments, Inc
  6. *
  7. * Author: Miguel Aguilar <[email protected]>
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/module.h>
  12. #include <linux/ioport.h>
  13. #include <linux/delay.h>
  14. #include <linux/spinlock.h>
  15. #include <linux/rtc.h>
  16. #include <linux/bcd.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/io.h>
  19. #include <linux/slab.h>
  20. /*
  21. * The DaVinci RTC is a simple RTC with the following
  22. * Sec: 0 - 59 : BCD count
  23. * Min: 0 - 59 : BCD count
  24. * Hour: 0 - 23 : BCD count
  25. * Day: 0 - 0x7FFF(32767) : Binary count ( Over 89 years )
  26. */
  27. /* PRTC interface registers */
  28. #define DAVINCI_PRTCIF_PID 0x00
  29. #define PRTCIF_CTLR 0x04
  30. #define PRTCIF_LDATA 0x08
  31. #define PRTCIF_UDATA 0x0C
  32. #define PRTCIF_INTEN 0x10
  33. #define PRTCIF_INTFLG 0x14
  34. /* PRTCIF_CTLR bit fields */
  35. #define PRTCIF_CTLR_BUSY BIT(31)
  36. #define PRTCIF_CTLR_SIZE BIT(25)
  37. #define PRTCIF_CTLR_DIR BIT(24)
  38. #define PRTCIF_CTLR_BENU_MSB BIT(23)
  39. #define PRTCIF_CTLR_BENU_3RD_BYTE BIT(22)
  40. #define PRTCIF_CTLR_BENU_2ND_BYTE BIT(21)
  41. #define PRTCIF_CTLR_BENU_LSB BIT(20)
  42. #define PRTCIF_CTLR_BENU_MASK (0x00F00000)
  43. #define PRTCIF_CTLR_BENL_MSB BIT(19)
  44. #define PRTCIF_CTLR_BENL_3RD_BYTE BIT(18)
  45. #define PRTCIF_CTLR_BENL_2ND_BYTE BIT(17)
  46. #define PRTCIF_CTLR_BENL_LSB BIT(16)
  47. #define PRTCIF_CTLR_BENL_MASK (0x000F0000)
  48. /* PRTCIF_INTEN bit fields */
  49. #define PRTCIF_INTEN_RTCSS BIT(1)
  50. #define PRTCIF_INTEN_RTCIF BIT(0)
  51. #define PRTCIF_INTEN_MASK (PRTCIF_INTEN_RTCSS \
  52. | PRTCIF_INTEN_RTCIF)
  53. /* PRTCIF_INTFLG bit fields */
  54. #define PRTCIF_INTFLG_RTCSS BIT(1)
  55. #define PRTCIF_INTFLG_RTCIF BIT(0)
  56. #define PRTCIF_INTFLG_MASK (PRTCIF_INTFLG_RTCSS \
  57. | PRTCIF_INTFLG_RTCIF)
  58. /* PRTC subsystem registers */
  59. #define PRTCSS_RTC_INTC_EXTENA1 (0x0C)
  60. #define PRTCSS_RTC_CTRL (0x10)
  61. #define PRTCSS_RTC_WDT (0x11)
  62. #define PRTCSS_RTC_TMR0 (0x12)
  63. #define PRTCSS_RTC_TMR1 (0x13)
  64. #define PRTCSS_RTC_CCTRL (0x14)
  65. #define PRTCSS_RTC_SEC (0x15)
  66. #define PRTCSS_RTC_MIN (0x16)
  67. #define PRTCSS_RTC_HOUR (0x17)
  68. #define PRTCSS_RTC_DAY0 (0x18)
  69. #define PRTCSS_RTC_DAY1 (0x19)
  70. #define PRTCSS_RTC_AMIN (0x1A)
  71. #define PRTCSS_RTC_AHOUR (0x1B)
  72. #define PRTCSS_RTC_ADAY0 (0x1C)
  73. #define PRTCSS_RTC_ADAY1 (0x1D)
  74. #define PRTCSS_RTC_CLKC_CNT (0x20)
  75. /* PRTCSS_RTC_INTC_EXTENA1 */
  76. #define PRTCSS_RTC_INTC_EXTENA1_MASK (0x07)
  77. /* PRTCSS_RTC_CTRL bit fields */
  78. #define PRTCSS_RTC_CTRL_WDTBUS BIT(7)
  79. #define PRTCSS_RTC_CTRL_WEN BIT(6)
  80. #define PRTCSS_RTC_CTRL_WDRT BIT(5)
  81. #define PRTCSS_RTC_CTRL_WDTFLG BIT(4)
  82. #define PRTCSS_RTC_CTRL_TE BIT(3)
  83. #define PRTCSS_RTC_CTRL_TIEN BIT(2)
  84. #define PRTCSS_RTC_CTRL_TMRFLG BIT(1)
  85. #define PRTCSS_RTC_CTRL_TMMD BIT(0)
  86. /* PRTCSS_RTC_CCTRL bit fields */
  87. #define PRTCSS_RTC_CCTRL_CALBUSY BIT(7)
  88. #define PRTCSS_RTC_CCTRL_DAEN BIT(5)
  89. #define PRTCSS_RTC_CCTRL_HAEN BIT(4)
  90. #define PRTCSS_RTC_CCTRL_MAEN BIT(3)
  91. #define PRTCSS_RTC_CCTRL_ALMFLG BIT(2)
  92. #define PRTCSS_RTC_CCTRL_AIEN BIT(1)
  93. #define PRTCSS_RTC_CCTRL_CAEN BIT(0)
  94. static DEFINE_SPINLOCK(davinci_rtc_lock);
  95. struct davinci_rtc {
  96. struct rtc_device *rtc;
  97. void __iomem *base;
  98. int irq;
  99. };
  100. static inline void rtcif_write(struct davinci_rtc *davinci_rtc,
  101. u32 val, u32 addr)
  102. {
  103. writel(val, davinci_rtc->base + addr);
  104. }
  105. static inline u32 rtcif_read(struct davinci_rtc *davinci_rtc, u32 addr)
  106. {
  107. return readl(davinci_rtc->base + addr);
  108. }
  109. static inline void rtcif_wait(struct davinci_rtc *davinci_rtc)
  110. {
  111. while (rtcif_read(davinci_rtc, PRTCIF_CTLR) & PRTCIF_CTLR_BUSY)
  112. cpu_relax();
  113. }
  114. static inline void rtcss_write(struct davinci_rtc *davinci_rtc,
  115. unsigned long val, u8 addr)
  116. {
  117. rtcif_wait(davinci_rtc);
  118. rtcif_write(davinci_rtc, PRTCIF_CTLR_BENL_LSB | addr, PRTCIF_CTLR);
  119. rtcif_write(davinci_rtc, val, PRTCIF_LDATA);
  120. rtcif_wait(davinci_rtc);
  121. }
  122. static inline u8 rtcss_read(struct davinci_rtc *davinci_rtc, u8 addr)
  123. {
  124. rtcif_wait(davinci_rtc);
  125. rtcif_write(davinci_rtc, PRTCIF_CTLR_DIR | PRTCIF_CTLR_BENL_LSB | addr,
  126. PRTCIF_CTLR);
  127. rtcif_wait(davinci_rtc);
  128. return rtcif_read(davinci_rtc, PRTCIF_LDATA);
  129. }
  130. static inline void davinci_rtcss_calendar_wait(struct davinci_rtc *davinci_rtc)
  131. {
  132. while (rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL) &
  133. PRTCSS_RTC_CCTRL_CALBUSY)
  134. cpu_relax();
  135. }
  136. static irqreturn_t davinci_rtc_interrupt(int irq, void *class_dev)
  137. {
  138. struct davinci_rtc *davinci_rtc = class_dev;
  139. unsigned long events = 0;
  140. u32 irq_flg;
  141. u8 alm_irq, tmr_irq;
  142. u8 rtc_ctrl, rtc_cctrl;
  143. int ret = IRQ_NONE;
  144. irq_flg = rtcif_read(davinci_rtc, PRTCIF_INTFLG) &
  145. PRTCIF_INTFLG_RTCSS;
  146. alm_irq = rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL) &
  147. PRTCSS_RTC_CCTRL_ALMFLG;
  148. tmr_irq = rtcss_read(davinci_rtc, PRTCSS_RTC_CTRL) &
  149. PRTCSS_RTC_CTRL_TMRFLG;
  150. if (irq_flg) {
  151. if (alm_irq) {
  152. events |= RTC_IRQF | RTC_AF;
  153. rtc_cctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL);
  154. rtc_cctrl |= PRTCSS_RTC_CCTRL_ALMFLG;
  155. rtcss_write(davinci_rtc, rtc_cctrl, PRTCSS_RTC_CCTRL);
  156. } else if (tmr_irq) {
  157. events |= RTC_IRQF | RTC_PF;
  158. rtc_ctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CTRL);
  159. rtc_ctrl |= PRTCSS_RTC_CTRL_TMRFLG;
  160. rtcss_write(davinci_rtc, rtc_ctrl, PRTCSS_RTC_CTRL);
  161. }
  162. rtcif_write(davinci_rtc, PRTCIF_INTFLG_RTCSS,
  163. PRTCIF_INTFLG);
  164. rtc_update_irq(davinci_rtc->rtc, 1, events);
  165. ret = IRQ_HANDLED;
  166. }
  167. return ret;
  168. }
  169. static int
  170. davinci_rtc_ioctl(struct device *dev, unsigned int cmd, unsigned long arg)
  171. {
  172. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  173. u8 rtc_ctrl;
  174. unsigned long flags;
  175. int ret = 0;
  176. spin_lock_irqsave(&davinci_rtc_lock, flags);
  177. rtc_ctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CTRL);
  178. switch (cmd) {
  179. case RTC_WIE_ON:
  180. rtc_ctrl |= PRTCSS_RTC_CTRL_WEN | PRTCSS_RTC_CTRL_WDTFLG;
  181. break;
  182. case RTC_WIE_OFF:
  183. rtc_ctrl &= ~PRTCSS_RTC_CTRL_WEN;
  184. break;
  185. default:
  186. ret = -ENOIOCTLCMD;
  187. }
  188. rtcss_write(davinci_rtc, rtc_ctrl, PRTCSS_RTC_CTRL);
  189. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  190. return ret;
  191. }
  192. static void convertfromdays(u16 days, struct rtc_time *tm)
  193. {
  194. int tmp_days, year, mon;
  195. for (year = 2000;; year++) {
  196. tmp_days = rtc_year_days(1, 12, year);
  197. if (days >= tmp_days)
  198. days -= tmp_days;
  199. else {
  200. for (mon = 0;; mon++) {
  201. tmp_days = rtc_month_days(mon, year);
  202. if (days >= tmp_days) {
  203. days -= tmp_days;
  204. } else {
  205. tm->tm_year = year - 1900;
  206. tm->tm_mon = mon;
  207. tm->tm_mday = days + 1;
  208. break;
  209. }
  210. }
  211. break;
  212. }
  213. }
  214. }
  215. static void convert2days(u16 *days, struct rtc_time *tm)
  216. {
  217. int i;
  218. *days = 0;
  219. for (i = 2000; i < 1900 + tm->tm_year; i++)
  220. *days += rtc_year_days(1, 12, i);
  221. *days += rtc_year_days(tm->tm_mday, tm->tm_mon, 1900 + tm->tm_year);
  222. }
  223. static int davinci_rtc_read_time(struct device *dev, struct rtc_time *tm)
  224. {
  225. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  226. u16 days = 0;
  227. u8 day0, day1;
  228. unsigned long flags;
  229. spin_lock_irqsave(&davinci_rtc_lock, flags);
  230. davinci_rtcss_calendar_wait(davinci_rtc);
  231. tm->tm_sec = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_SEC));
  232. davinci_rtcss_calendar_wait(davinci_rtc);
  233. tm->tm_min = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_MIN));
  234. davinci_rtcss_calendar_wait(davinci_rtc);
  235. tm->tm_hour = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_HOUR));
  236. davinci_rtcss_calendar_wait(davinci_rtc);
  237. day0 = rtcss_read(davinci_rtc, PRTCSS_RTC_DAY0);
  238. davinci_rtcss_calendar_wait(davinci_rtc);
  239. day1 = rtcss_read(davinci_rtc, PRTCSS_RTC_DAY1);
  240. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  241. days |= day1;
  242. days <<= 8;
  243. days |= day0;
  244. convertfromdays(days, tm);
  245. return 0;
  246. }
  247. static int davinci_rtc_set_time(struct device *dev, struct rtc_time *tm)
  248. {
  249. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  250. u16 days;
  251. u8 rtc_cctrl;
  252. unsigned long flags;
  253. convert2days(&days, tm);
  254. spin_lock_irqsave(&davinci_rtc_lock, flags);
  255. davinci_rtcss_calendar_wait(davinci_rtc);
  256. rtcss_write(davinci_rtc, bin2bcd(tm->tm_sec), PRTCSS_RTC_SEC);
  257. davinci_rtcss_calendar_wait(davinci_rtc);
  258. rtcss_write(davinci_rtc, bin2bcd(tm->tm_min), PRTCSS_RTC_MIN);
  259. davinci_rtcss_calendar_wait(davinci_rtc);
  260. rtcss_write(davinci_rtc, bin2bcd(tm->tm_hour), PRTCSS_RTC_HOUR);
  261. davinci_rtcss_calendar_wait(davinci_rtc);
  262. rtcss_write(davinci_rtc, days & 0xFF, PRTCSS_RTC_DAY0);
  263. davinci_rtcss_calendar_wait(davinci_rtc);
  264. rtcss_write(davinci_rtc, (days & 0xFF00) >> 8, PRTCSS_RTC_DAY1);
  265. rtc_cctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL);
  266. rtc_cctrl |= PRTCSS_RTC_CCTRL_CAEN;
  267. rtcss_write(davinci_rtc, rtc_cctrl, PRTCSS_RTC_CCTRL);
  268. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  269. return 0;
  270. }
  271. static int davinci_rtc_alarm_irq_enable(struct device *dev,
  272. unsigned int enabled)
  273. {
  274. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  275. unsigned long flags;
  276. u8 rtc_cctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL);
  277. spin_lock_irqsave(&davinci_rtc_lock, flags);
  278. if (enabled)
  279. rtc_cctrl |= PRTCSS_RTC_CCTRL_DAEN |
  280. PRTCSS_RTC_CCTRL_HAEN |
  281. PRTCSS_RTC_CCTRL_MAEN |
  282. PRTCSS_RTC_CCTRL_ALMFLG |
  283. PRTCSS_RTC_CCTRL_AIEN;
  284. else
  285. rtc_cctrl &= ~PRTCSS_RTC_CCTRL_AIEN;
  286. davinci_rtcss_calendar_wait(davinci_rtc);
  287. rtcss_write(davinci_rtc, rtc_cctrl, PRTCSS_RTC_CCTRL);
  288. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  289. return 0;
  290. }
  291. static int davinci_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alm)
  292. {
  293. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  294. u16 days = 0;
  295. u8 day0, day1;
  296. unsigned long flags;
  297. alm->time.tm_sec = 0;
  298. spin_lock_irqsave(&davinci_rtc_lock, flags);
  299. davinci_rtcss_calendar_wait(davinci_rtc);
  300. alm->time.tm_min = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_AMIN));
  301. davinci_rtcss_calendar_wait(davinci_rtc);
  302. alm->time.tm_hour = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_AHOUR));
  303. davinci_rtcss_calendar_wait(davinci_rtc);
  304. day0 = rtcss_read(davinci_rtc, PRTCSS_RTC_ADAY0);
  305. davinci_rtcss_calendar_wait(davinci_rtc);
  306. day1 = rtcss_read(davinci_rtc, PRTCSS_RTC_ADAY1);
  307. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  308. days |= day1;
  309. days <<= 8;
  310. days |= day0;
  311. convertfromdays(days, &alm->time);
  312. alm->pending = !!(rtcss_read(davinci_rtc,
  313. PRTCSS_RTC_CCTRL) &
  314. PRTCSS_RTC_CCTRL_AIEN);
  315. alm->enabled = alm->pending && device_may_wakeup(dev);
  316. return 0;
  317. }
  318. static int davinci_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alm)
  319. {
  320. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  321. unsigned long flags;
  322. u16 days;
  323. convert2days(&days, &alm->time);
  324. spin_lock_irqsave(&davinci_rtc_lock, flags);
  325. davinci_rtcss_calendar_wait(davinci_rtc);
  326. rtcss_write(davinci_rtc, bin2bcd(alm->time.tm_min), PRTCSS_RTC_AMIN);
  327. davinci_rtcss_calendar_wait(davinci_rtc);
  328. rtcss_write(davinci_rtc, bin2bcd(alm->time.tm_hour), PRTCSS_RTC_AHOUR);
  329. davinci_rtcss_calendar_wait(davinci_rtc);
  330. rtcss_write(davinci_rtc, days & 0xFF, PRTCSS_RTC_ADAY0);
  331. davinci_rtcss_calendar_wait(davinci_rtc);
  332. rtcss_write(davinci_rtc, (days & 0xFF00) >> 8, PRTCSS_RTC_ADAY1);
  333. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  334. return 0;
  335. }
  336. static const struct rtc_class_ops davinci_rtc_ops = {
  337. .ioctl = davinci_rtc_ioctl,
  338. .read_time = davinci_rtc_read_time,
  339. .set_time = davinci_rtc_set_time,
  340. .alarm_irq_enable = davinci_rtc_alarm_irq_enable,
  341. .read_alarm = davinci_rtc_read_alarm,
  342. .set_alarm = davinci_rtc_set_alarm,
  343. };
  344. static int __init davinci_rtc_probe(struct platform_device *pdev)
  345. {
  346. struct device *dev = &pdev->dev;
  347. struct davinci_rtc *davinci_rtc;
  348. int ret = 0;
  349. davinci_rtc = devm_kzalloc(&pdev->dev, sizeof(struct davinci_rtc), GFP_KERNEL);
  350. if (!davinci_rtc)
  351. return -ENOMEM;
  352. davinci_rtc->irq = platform_get_irq(pdev, 0);
  353. if (davinci_rtc->irq < 0)
  354. return davinci_rtc->irq;
  355. davinci_rtc->base = devm_platform_ioremap_resource(pdev, 0);
  356. if (IS_ERR(davinci_rtc->base))
  357. return PTR_ERR(davinci_rtc->base);
  358. platform_set_drvdata(pdev, davinci_rtc);
  359. davinci_rtc->rtc = devm_rtc_allocate_device(&pdev->dev);
  360. if (IS_ERR(davinci_rtc->rtc))
  361. return PTR_ERR(davinci_rtc->rtc);
  362. davinci_rtc->rtc->ops = &davinci_rtc_ops;
  363. davinci_rtc->rtc->range_min = RTC_TIMESTAMP_BEGIN_2000;
  364. davinci_rtc->rtc->range_max = RTC_TIMESTAMP_BEGIN_2000 + (1 << 16) * 86400ULL - 1;
  365. rtcif_write(davinci_rtc, PRTCIF_INTFLG_RTCSS, PRTCIF_INTFLG);
  366. rtcif_write(davinci_rtc, 0, PRTCIF_INTEN);
  367. rtcss_write(davinci_rtc, 0, PRTCSS_RTC_INTC_EXTENA1);
  368. rtcss_write(davinci_rtc, 0, PRTCSS_RTC_CTRL);
  369. rtcss_write(davinci_rtc, 0, PRTCSS_RTC_CCTRL);
  370. ret = devm_request_irq(dev, davinci_rtc->irq, davinci_rtc_interrupt,
  371. 0, "davinci_rtc", davinci_rtc);
  372. if (ret < 0) {
  373. dev_err(dev, "unable to register davinci RTC interrupt\n");
  374. return ret;
  375. }
  376. /* Enable interrupts */
  377. rtcif_write(davinci_rtc, PRTCIF_INTEN_RTCSS, PRTCIF_INTEN);
  378. rtcss_write(davinci_rtc, PRTCSS_RTC_INTC_EXTENA1_MASK,
  379. PRTCSS_RTC_INTC_EXTENA1);
  380. rtcss_write(davinci_rtc, PRTCSS_RTC_CCTRL_CAEN, PRTCSS_RTC_CCTRL);
  381. device_init_wakeup(&pdev->dev, 0);
  382. return devm_rtc_register_device(davinci_rtc->rtc);
  383. }
  384. static int __exit davinci_rtc_remove(struct platform_device *pdev)
  385. {
  386. struct davinci_rtc *davinci_rtc = platform_get_drvdata(pdev);
  387. device_init_wakeup(&pdev->dev, 0);
  388. rtcif_write(davinci_rtc, 0, PRTCIF_INTEN);
  389. return 0;
  390. }
  391. static struct platform_driver davinci_rtc_driver = {
  392. .remove = __exit_p(davinci_rtc_remove),
  393. .driver = {
  394. .name = "rtc_davinci",
  395. },
  396. };
  397. module_platform_driver_probe(davinci_rtc_driver, davinci_rtc_probe);
  398. MODULE_AUTHOR("Miguel Aguilar <[email protected]>");
  399. MODULE_DESCRIPTION("Texas Instruments DaVinci PRTC Driver");
  400. MODULE_LICENSE("GPL");