pwm-tiehrpwm.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * EHRPWM PWM driver
  4. *
  5. * Copyright (C) 2012 Texas Instruments, Inc. - https://www.ti.com/
  6. */
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/pwm.h>
  10. #include <linux/io.h>
  11. #include <linux/err.h>
  12. #include <linux/clk.h>
  13. #include <linux/pm_runtime.h>
  14. #include <linux/of_device.h>
  15. /* EHRPWM registers and bits definitions */
  16. /* Time base module registers */
  17. #define TBCTL 0x00
  18. #define TBPRD 0x0A
  19. #define TBCTL_PRDLD_MASK BIT(3)
  20. #define TBCTL_PRDLD_SHDW 0
  21. #define TBCTL_PRDLD_IMDT BIT(3)
  22. #define TBCTL_CLKDIV_MASK (BIT(12) | BIT(11) | BIT(10) | BIT(9) | \
  23. BIT(8) | BIT(7))
  24. #define TBCTL_CTRMODE_MASK (BIT(1) | BIT(0))
  25. #define TBCTL_CTRMODE_UP 0
  26. #define TBCTL_CTRMODE_DOWN BIT(0)
  27. #define TBCTL_CTRMODE_UPDOWN BIT(1)
  28. #define TBCTL_CTRMODE_FREEZE (BIT(1) | BIT(0))
  29. #define TBCTL_HSPCLKDIV_SHIFT 7
  30. #define TBCTL_CLKDIV_SHIFT 10
  31. #define CLKDIV_MAX 7
  32. #define HSPCLKDIV_MAX 7
  33. #define PERIOD_MAX 0xFFFF
  34. /* compare module registers */
  35. #define CMPA 0x12
  36. #define CMPB 0x14
  37. /* Action qualifier module registers */
  38. #define AQCTLA 0x16
  39. #define AQCTLB 0x18
  40. #define AQSFRC 0x1A
  41. #define AQCSFRC 0x1C
  42. #define AQCTL_CBU_MASK (BIT(9) | BIT(8))
  43. #define AQCTL_CBU_FRCLOW BIT(8)
  44. #define AQCTL_CBU_FRCHIGH BIT(9)
  45. #define AQCTL_CBU_FRCTOGGLE (BIT(9) | BIT(8))
  46. #define AQCTL_CAU_MASK (BIT(5) | BIT(4))
  47. #define AQCTL_CAU_FRCLOW BIT(4)
  48. #define AQCTL_CAU_FRCHIGH BIT(5)
  49. #define AQCTL_CAU_FRCTOGGLE (BIT(5) | BIT(4))
  50. #define AQCTL_PRD_MASK (BIT(3) | BIT(2))
  51. #define AQCTL_PRD_FRCLOW BIT(2)
  52. #define AQCTL_PRD_FRCHIGH BIT(3)
  53. #define AQCTL_PRD_FRCTOGGLE (BIT(3) | BIT(2))
  54. #define AQCTL_ZRO_MASK (BIT(1) | BIT(0))
  55. #define AQCTL_ZRO_FRCLOW BIT(0)
  56. #define AQCTL_ZRO_FRCHIGH BIT(1)
  57. #define AQCTL_ZRO_FRCTOGGLE (BIT(1) | BIT(0))
  58. #define AQCTL_CHANA_POLNORMAL (AQCTL_CAU_FRCLOW | AQCTL_PRD_FRCHIGH | \
  59. AQCTL_ZRO_FRCHIGH)
  60. #define AQCTL_CHANA_POLINVERSED (AQCTL_CAU_FRCHIGH | AQCTL_PRD_FRCLOW | \
  61. AQCTL_ZRO_FRCLOW)
  62. #define AQCTL_CHANB_POLNORMAL (AQCTL_CBU_FRCLOW | AQCTL_PRD_FRCHIGH | \
  63. AQCTL_ZRO_FRCHIGH)
  64. #define AQCTL_CHANB_POLINVERSED (AQCTL_CBU_FRCHIGH | AQCTL_PRD_FRCLOW | \
  65. AQCTL_ZRO_FRCLOW)
  66. #define AQSFRC_RLDCSF_MASK (BIT(7) | BIT(6))
  67. #define AQSFRC_RLDCSF_ZRO 0
  68. #define AQSFRC_RLDCSF_PRD BIT(6)
  69. #define AQSFRC_RLDCSF_ZROPRD BIT(7)
  70. #define AQSFRC_RLDCSF_IMDT (BIT(7) | BIT(6))
  71. #define AQCSFRC_CSFB_MASK (BIT(3) | BIT(2))
  72. #define AQCSFRC_CSFB_FRCDIS 0
  73. #define AQCSFRC_CSFB_FRCLOW BIT(2)
  74. #define AQCSFRC_CSFB_FRCHIGH BIT(3)
  75. #define AQCSFRC_CSFB_DISSWFRC (BIT(3) | BIT(2))
  76. #define AQCSFRC_CSFA_MASK (BIT(1) | BIT(0))
  77. #define AQCSFRC_CSFA_FRCDIS 0
  78. #define AQCSFRC_CSFA_FRCLOW BIT(0)
  79. #define AQCSFRC_CSFA_FRCHIGH BIT(1)
  80. #define AQCSFRC_CSFA_DISSWFRC (BIT(1) | BIT(0))
  81. #define NUM_PWM_CHANNEL 2 /* EHRPWM channels */
  82. struct ehrpwm_context {
  83. u16 tbctl;
  84. u16 tbprd;
  85. u16 cmpa;
  86. u16 cmpb;
  87. u16 aqctla;
  88. u16 aqctlb;
  89. u16 aqsfrc;
  90. u16 aqcsfrc;
  91. };
  92. struct ehrpwm_pwm_chip {
  93. struct pwm_chip chip;
  94. unsigned long clk_rate;
  95. void __iomem *mmio_base;
  96. unsigned long period_cycles[NUM_PWM_CHANNEL];
  97. enum pwm_polarity polarity[NUM_PWM_CHANNEL];
  98. struct clk *tbclk;
  99. struct ehrpwm_context ctx;
  100. };
  101. static inline struct ehrpwm_pwm_chip *to_ehrpwm_pwm_chip(struct pwm_chip *chip)
  102. {
  103. return container_of(chip, struct ehrpwm_pwm_chip, chip);
  104. }
  105. static inline u16 ehrpwm_read(void __iomem *base, unsigned int offset)
  106. {
  107. return readw(base + offset);
  108. }
  109. static inline void ehrpwm_write(void __iomem *base, unsigned int offset,
  110. u16 value)
  111. {
  112. writew(value, base + offset);
  113. }
  114. static void ehrpwm_modify(void __iomem *base, unsigned int offset, u16 mask,
  115. u16 value)
  116. {
  117. unsigned short val;
  118. val = readw(base + offset);
  119. val &= ~mask;
  120. val |= value & mask;
  121. writew(val, base + offset);
  122. }
  123. /**
  124. * set_prescale_div - Set up the prescaler divider function
  125. * @rqst_prescaler: prescaler value min
  126. * @prescale_div: prescaler value set
  127. * @tb_clk_div: Time Base Control prescaler bits
  128. */
  129. static int set_prescale_div(unsigned long rqst_prescaler, u16 *prescale_div,
  130. u16 *tb_clk_div)
  131. {
  132. unsigned int clkdiv, hspclkdiv;
  133. for (clkdiv = 0; clkdiv <= CLKDIV_MAX; clkdiv++) {
  134. for (hspclkdiv = 0; hspclkdiv <= HSPCLKDIV_MAX; hspclkdiv++) {
  135. /*
  136. * calculations for prescaler value :
  137. * prescale_div = HSPCLKDIVIDER * CLKDIVIDER.
  138. * HSPCLKDIVIDER = 2 ** hspclkdiv
  139. * CLKDIVIDER = (1), if clkdiv == 0 *OR*
  140. * (2 * clkdiv), if clkdiv != 0
  141. *
  142. * Configure prescale_div value such that period
  143. * register value is less than 65535.
  144. */
  145. *prescale_div = (1 << clkdiv) *
  146. (hspclkdiv ? (hspclkdiv * 2) : 1);
  147. if (*prescale_div > rqst_prescaler) {
  148. *tb_clk_div = (clkdiv << TBCTL_CLKDIV_SHIFT) |
  149. (hspclkdiv << TBCTL_HSPCLKDIV_SHIFT);
  150. return 0;
  151. }
  152. }
  153. }
  154. return 1;
  155. }
  156. static void configure_polarity(struct ehrpwm_pwm_chip *pc, int chan)
  157. {
  158. u16 aqctl_val, aqctl_mask;
  159. unsigned int aqctl_reg;
  160. /*
  161. * Configure PWM output to HIGH/LOW level on counter
  162. * reaches compare register value and LOW/HIGH level
  163. * on counter value reaches period register value and
  164. * zero value on counter
  165. */
  166. if (chan == 1) {
  167. aqctl_reg = AQCTLB;
  168. aqctl_mask = AQCTL_CBU_MASK;
  169. if (pc->polarity[chan] == PWM_POLARITY_INVERSED)
  170. aqctl_val = AQCTL_CHANB_POLINVERSED;
  171. else
  172. aqctl_val = AQCTL_CHANB_POLNORMAL;
  173. } else {
  174. aqctl_reg = AQCTLA;
  175. aqctl_mask = AQCTL_CAU_MASK;
  176. if (pc->polarity[chan] == PWM_POLARITY_INVERSED)
  177. aqctl_val = AQCTL_CHANA_POLINVERSED;
  178. else
  179. aqctl_val = AQCTL_CHANA_POLNORMAL;
  180. }
  181. aqctl_mask |= AQCTL_PRD_MASK | AQCTL_ZRO_MASK;
  182. ehrpwm_modify(pc->mmio_base, aqctl_reg, aqctl_mask, aqctl_val);
  183. }
  184. /*
  185. * period_ns = 10^9 * (ps_divval * period_cycles) / PWM_CLK_RATE
  186. * duty_ns = 10^9 * (ps_divval * duty_cycles) / PWM_CLK_RATE
  187. */
  188. static int ehrpwm_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  189. u64 duty_ns, u64 period_ns)
  190. {
  191. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  192. u32 period_cycles, duty_cycles;
  193. u16 ps_divval, tb_divval;
  194. unsigned int i, cmp_reg;
  195. unsigned long long c;
  196. if (period_ns > NSEC_PER_SEC)
  197. return -ERANGE;
  198. c = pc->clk_rate;
  199. c = c * period_ns;
  200. do_div(c, NSEC_PER_SEC);
  201. period_cycles = (unsigned long)c;
  202. if (period_cycles < 1) {
  203. period_cycles = 1;
  204. duty_cycles = 1;
  205. } else {
  206. c = pc->clk_rate;
  207. c = c * duty_ns;
  208. do_div(c, NSEC_PER_SEC);
  209. duty_cycles = (unsigned long)c;
  210. }
  211. /*
  212. * Period values should be same for multiple PWM channels as IP uses
  213. * same period register for multiple channels.
  214. */
  215. for (i = 0; i < NUM_PWM_CHANNEL; i++) {
  216. if (pc->period_cycles[i] &&
  217. (pc->period_cycles[i] != period_cycles)) {
  218. /*
  219. * Allow channel to reconfigure period if no other
  220. * channels being configured.
  221. */
  222. if (i == pwm->hwpwm)
  223. continue;
  224. dev_err(chip->dev,
  225. "period value conflicts with channel %u\n",
  226. i);
  227. return -EINVAL;
  228. }
  229. }
  230. pc->period_cycles[pwm->hwpwm] = period_cycles;
  231. /* Configure clock prescaler to support Low frequency PWM wave */
  232. if (set_prescale_div(period_cycles/PERIOD_MAX, &ps_divval,
  233. &tb_divval)) {
  234. dev_err(chip->dev, "Unsupported values\n");
  235. return -EINVAL;
  236. }
  237. pm_runtime_get_sync(chip->dev);
  238. /* Update clock prescaler values */
  239. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_CLKDIV_MASK, tb_divval);
  240. /* Update period & duty cycle with presacler division */
  241. period_cycles = period_cycles / ps_divval;
  242. duty_cycles = duty_cycles / ps_divval;
  243. /* Configure shadow loading on Period register */
  244. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_PRDLD_MASK, TBCTL_PRDLD_SHDW);
  245. ehrpwm_write(pc->mmio_base, TBPRD, period_cycles);
  246. /* Configure ehrpwm counter for up-count mode */
  247. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_CTRMODE_MASK,
  248. TBCTL_CTRMODE_UP);
  249. if (pwm->hwpwm == 1)
  250. /* Channel 1 configured with compare B register */
  251. cmp_reg = CMPB;
  252. else
  253. /* Channel 0 configured with compare A register */
  254. cmp_reg = CMPA;
  255. ehrpwm_write(pc->mmio_base, cmp_reg, duty_cycles);
  256. pm_runtime_put_sync(chip->dev);
  257. return 0;
  258. }
  259. static int ehrpwm_pwm_set_polarity(struct pwm_chip *chip,
  260. struct pwm_device *pwm,
  261. enum pwm_polarity polarity)
  262. {
  263. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  264. /* Configuration of polarity in hardware delayed, do at enable */
  265. pc->polarity[pwm->hwpwm] = polarity;
  266. return 0;
  267. }
  268. static int ehrpwm_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  269. {
  270. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  271. u16 aqcsfrc_val, aqcsfrc_mask;
  272. int ret;
  273. /* Leave clock enabled on enabling PWM */
  274. pm_runtime_get_sync(chip->dev);
  275. /* Disabling Action Qualifier on PWM output */
  276. if (pwm->hwpwm) {
  277. aqcsfrc_val = AQCSFRC_CSFB_FRCDIS;
  278. aqcsfrc_mask = AQCSFRC_CSFB_MASK;
  279. } else {
  280. aqcsfrc_val = AQCSFRC_CSFA_FRCDIS;
  281. aqcsfrc_mask = AQCSFRC_CSFA_MASK;
  282. }
  283. /* Changes to shadow mode */
  284. ehrpwm_modify(pc->mmio_base, AQSFRC, AQSFRC_RLDCSF_MASK,
  285. AQSFRC_RLDCSF_ZRO);
  286. ehrpwm_modify(pc->mmio_base, AQCSFRC, aqcsfrc_mask, aqcsfrc_val);
  287. /* Channels polarity can be configured from action qualifier module */
  288. configure_polarity(pc, pwm->hwpwm);
  289. /* Enable TBCLK */
  290. ret = clk_enable(pc->tbclk);
  291. if (ret) {
  292. dev_err(chip->dev, "Failed to enable TBCLK for %s: %d\n",
  293. dev_name(pc->chip.dev), ret);
  294. return ret;
  295. }
  296. return 0;
  297. }
  298. static void ehrpwm_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  299. {
  300. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  301. u16 aqcsfrc_val, aqcsfrc_mask;
  302. /* Action Qualifier puts PWM output low forcefully */
  303. if (pwm->hwpwm) {
  304. aqcsfrc_val = AQCSFRC_CSFB_FRCLOW;
  305. aqcsfrc_mask = AQCSFRC_CSFB_MASK;
  306. } else {
  307. aqcsfrc_val = AQCSFRC_CSFA_FRCLOW;
  308. aqcsfrc_mask = AQCSFRC_CSFA_MASK;
  309. }
  310. /* Update shadow register first before modifying active register */
  311. ehrpwm_modify(pc->mmio_base, AQSFRC, AQSFRC_RLDCSF_MASK,
  312. AQSFRC_RLDCSF_ZRO);
  313. ehrpwm_modify(pc->mmio_base, AQCSFRC, aqcsfrc_mask, aqcsfrc_val);
  314. /*
  315. * Changes to immediate action on Action Qualifier. This puts
  316. * Action Qualifier control on PWM output from next TBCLK
  317. */
  318. ehrpwm_modify(pc->mmio_base, AQSFRC, AQSFRC_RLDCSF_MASK,
  319. AQSFRC_RLDCSF_IMDT);
  320. ehrpwm_modify(pc->mmio_base, AQCSFRC, aqcsfrc_mask, aqcsfrc_val);
  321. /* Disabling TBCLK on PWM disable */
  322. clk_disable(pc->tbclk);
  323. /* Disable clock on PWM disable */
  324. pm_runtime_put_sync(chip->dev);
  325. }
  326. static void ehrpwm_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
  327. {
  328. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  329. if (pwm_is_enabled(pwm)) {
  330. dev_warn(chip->dev, "Removing PWM device without disabling\n");
  331. pm_runtime_put_sync(chip->dev);
  332. }
  333. /* set period value to zero on free */
  334. pc->period_cycles[pwm->hwpwm] = 0;
  335. }
  336. static int ehrpwm_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
  337. const struct pwm_state *state)
  338. {
  339. int err;
  340. bool enabled = pwm->state.enabled;
  341. if (state->polarity != pwm->state.polarity) {
  342. if (enabled) {
  343. ehrpwm_pwm_disable(chip, pwm);
  344. enabled = false;
  345. }
  346. err = ehrpwm_pwm_set_polarity(chip, pwm, state->polarity);
  347. if (err)
  348. return err;
  349. }
  350. if (!state->enabled) {
  351. if (enabled)
  352. ehrpwm_pwm_disable(chip, pwm);
  353. return 0;
  354. }
  355. err = ehrpwm_pwm_config(chip, pwm, state->duty_cycle, state->period);
  356. if (err)
  357. return err;
  358. if (!enabled)
  359. err = ehrpwm_pwm_enable(chip, pwm);
  360. return err;
  361. }
  362. static const struct pwm_ops ehrpwm_pwm_ops = {
  363. .free = ehrpwm_pwm_free,
  364. .apply = ehrpwm_pwm_apply,
  365. .owner = THIS_MODULE,
  366. };
  367. static const struct of_device_id ehrpwm_of_match[] = {
  368. { .compatible = "ti,am3352-ehrpwm" },
  369. { .compatible = "ti,am33xx-ehrpwm" },
  370. {},
  371. };
  372. MODULE_DEVICE_TABLE(of, ehrpwm_of_match);
  373. static int ehrpwm_pwm_probe(struct platform_device *pdev)
  374. {
  375. struct device_node *np = pdev->dev.of_node;
  376. struct ehrpwm_pwm_chip *pc;
  377. struct clk *clk;
  378. int ret;
  379. pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
  380. if (!pc)
  381. return -ENOMEM;
  382. clk = devm_clk_get(&pdev->dev, "fck");
  383. if (IS_ERR(clk)) {
  384. if (of_device_is_compatible(np, "ti,am33xx-ecap")) {
  385. dev_warn(&pdev->dev, "Binding is obsolete.\n");
  386. clk = devm_clk_get(pdev->dev.parent, "fck");
  387. }
  388. }
  389. if (IS_ERR(clk))
  390. return dev_err_probe(&pdev->dev, PTR_ERR(clk), "Failed to get fck\n");
  391. pc->clk_rate = clk_get_rate(clk);
  392. if (!pc->clk_rate) {
  393. dev_err(&pdev->dev, "failed to get clock rate\n");
  394. return -EINVAL;
  395. }
  396. pc->chip.dev = &pdev->dev;
  397. pc->chip.ops = &ehrpwm_pwm_ops;
  398. pc->chip.npwm = NUM_PWM_CHANNEL;
  399. pc->mmio_base = devm_platform_ioremap_resource(pdev, 0);
  400. if (IS_ERR(pc->mmio_base))
  401. return PTR_ERR(pc->mmio_base);
  402. /* Acquire tbclk for Time Base EHRPWM submodule */
  403. pc->tbclk = devm_clk_get(&pdev->dev, "tbclk");
  404. if (IS_ERR(pc->tbclk))
  405. return dev_err_probe(&pdev->dev, PTR_ERR(pc->tbclk), "Failed to get tbclk\n");
  406. ret = clk_prepare(pc->tbclk);
  407. if (ret < 0) {
  408. dev_err(&pdev->dev, "clk_prepare() failed: %d\n", ret);
  409. return ret;
  410. }
  411. ret = pwmchip_add(&pc->chip);
  412. if (ret < 0) {
  413. dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
  414. goto err_clk_unprepare;
  415. }
  416. platform_set_drvdata(pdev, pc);
  417. pm_runtime_enable(&pdev->dev);
  418. return 0;
  419. err_clk_unprepare:
  420. clk_unprepare(pc->tbclk);
  421. return ret;
  422. }
  423. static int ehrpwm_pwm_remove(struct platform_device *pdev)
  424. {
  425. struct ehrpwm_pwm_chip *pc = platform_get_drvdata(pdev);
  426. pwmchip_remove(&pc->chip);
  427. clk_unprepare(pc->tbclk);
  428. pm_runtime_disable(&pdev->dev);
  429. return 0;
  430. }
  431. #ifdef CONFIG_PM_SLEEP
  432. static void ehrpwm_pwm_save_context(struct ehrpwm_pwm_chip *pc)
  433. {
  434. pm_runtime_get_sync(pc->chip.dev);
  435. pc->ctx.tbctl = ehrpwm_read(pc->mmio_base, TBCTL);
  436. pc->ctx.tbprd = ehrpwm_read(pc->mmio_base, TBPRD);
  437. pc->ctx.cmpa = ehrpwm_read(pc->mmio_base, CMPA);
  438. pc->ctx.cmpb = ehrpwm_read(pc->mmio_base, CMPB);
  439. pc->ctx.aqctla = ehrpwm_read(pc->mmio_base, AQCTLA);
  440. pc->ctx.aqctlb = ehrpwm_read(pc->mmio_base, AQCTLB);
  441. pc->ctx.aqsfrc = ehrpwm_read(pc->mmio_base, AQSFRC);
  442. pc->ctx.aqcsfrc = ehrpwm_read(pc->mmio_base, AQCSFRC);
  443. pm_runtime_put_sync(pc->chip.dev);
  444. }
  445. static void ehrpwm_pwm_restore_context(struct ehrpwm_pwm_chip *pc)
  446. {
  447. ehrpwm_write(pc->mmio_base, TBPRD, pc->ctx.tbprd);
  448. ehrpwm_write(pc->mmio_base, CMPA, pc->ctx.cmpa);
  449. ehrpwm_write(pc->mmio_base, CMPB, pc->ctx.cmpb);
  450. ehrpwm_write(pc->mmio_base, AQCTLA, pc->ctx.aqctla);
  451. ehrpwm_write(pc->mmio_base, AQCTLB, pc->ctx.aqctlb);
  452. ehrpwm_write(pc->mmio_base, AQSFRC, pc->ctx.aqsfrc);
  453. ehrpwm_write(pc->mmio_base, AQCSFRC, pc->ctx.aqcsfrc);
  454. ehrpwm_write(pc->mmio_base, TBCTL, pc->ctx.tbctl);
  455. }
  456. static int ehrpwm_pwm_suspend(struct device *dev)
  457. {
  458. struct ehrpwm_pwm_chip *pc = dev_get_drvdata(dev);
  459. unsigned int i;
  460. ehrpwm_pwm_save_context(pc);
  461. for (i = 0; i < pc->chip.npwm; i++) {
  462. struct pwm_device *pwm = &pc->chip.pwms[i];
  463. if (!pwm_is_enabled(pwm))
  464. continue;
  465. /* Disable explicitly if PWM is running */
  466. pm_runtime_put_sync(dev);
  467. }
  468. return 0;
  469. }
  470. static int ehrpwm_pwm_resume(struct device *dev)
  471. {
  472. struct ehrpwm_pwm_chip *pc = dev_get_drvdata(dev);
  473. unsigned int i;
  474. for (i = 0; i < pc->chip.npwm; i++) {
  475. struct pwm_device *pwm = &pc->chip.pwms[i];
  476. if (!pwm_is_enabled(pwm))
  477. continue;
  478. /* Enable explicitly if PWM was running */
  479. pm_runtime_get_sync(dev);
  480. }
  481. ehrpwm_pwm_restore_context(pc);
  482. return 0;
  483. }
  484. #endif
  485. static SIMPLE_DEV_PM_OPS(ehrpwm_pwm_pm_ops, ehrpwm_pwm_suspend,
  486. ehrpwm_pwm_resume);
  487. static struct platform_driver ehrpwm_pwm_driver = {
  488. .driver = {
  489. .name = "ehrpwm",
  490. .of_match_table = ehrpwm_of_match,
  491. .pm = &ehrpwm_pwm_pm_ops,
  492. },
  493. .probe = ehrpwm_pwm_probe,
  494. .remove = ehrpwm_pwm_remove,
  495. };
  496. module_platform_driver(ehrpwm_pwm_driver);
  497. MODULE_DESCRIPTION("EHRPWM PWM driver");
  498. MODULE_AUTHOR("Texas Instruments");
  499. MODULE_LICENSE("GPL");