pwm-tiecap.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * ECAP PWM driver
  4. *
  5. * Copyright (C) 2012 Texas Instruments, Inc. - https://www.ti.com/
  6. */
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/io.h>
  10. #include <linux/err.h>
  11. #include <linux/clk.h>
  12. #include <linux/pm_runtime.h>
  13. #include <linux/pwm.h>
  14. #include <linux/of_device.h>
  15. /* ECAP registers and bits definitions */
  16. #define CAP1 0x08
  17. #define CAP2 0x0C
  18. #define CAP3 0x10
  19. #define CAP4 0x14
  20. #define ECCTL2 0x2A
  21. #define ECCTL2_APWM_POL_LOW BIT(10)
  22. #define ECCTL2_APWM_MODE BIT(9)
  23. #define ECCTL2_SYNC_SEL_DISA (BIT(7) | BIT(6))
  24. #define ECCTL2_TSCTR_FREERUN BIT(4)
  25. struct ecap_context {
  26. u32 cap3;
  27. u32 cap4;
  28. u16 ecctl2;
  29. };
  30. struct ecap_pwm_chip {
  31. struct pwm_chip chip;
  32. unsigned int clk_rate;
  33. void __iomem *mmio_base;
  34. struct ecap_context ctx;
  35. };
  36. static inline struct ecap_pwm_chip *to_ecap_pwm_chip(struct pwm_chip *chip)
  37. {
  38. return container_of(chip, struct ecap_pwm_chip, chip);
  39. }
  40. /*
  41. * period_ns = 10^9 * period_cycles / PWM_CLK_RATE
  42. * duty_ns = 10^9 * duty_cycles / PWM_CLK_RATE
  43. */
  44. static int ecap_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  45. int duty_ns, int period_ns, int enabled)
  46. {
  47. struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
  48. u32 period_cycles, duty_cycles;
  49. unsigned long long c;
  50. u16 value;
  51. c = pc->clk_rate;
  52. c = c * period_ns;
  53. do_div(c, NSEC_PER_SEC);
  54. period_cycles = (u32)c;
  55. if (period_cycles < 1) {
  56. period_cycles = 1;
  57. duty_cycles = 1;
  58. } else {
  59. c = pc->clk_rate;
  60. c = c * duty_ns;
  61. do_div(c, NSEC_PER_SEC);
  62. duty_cycles = (u32)c;
  63. }
  64. pm_runtime_get_sync(pc->chip.dev);
  65. value = readw(pc->mmio_base + ECCTL2);
  66. /* Configure APWM mode & disable sync option */
  67. value |= ECCTL2_APWM_MODE | ECCTL2_SYNC_SEL_DISA;
  68. writew(value, pc->mmio_base + ECCTL2);
  69. if (!enabled) {
  70. /* Update active registers if not running */
  71. writel(duty_cycles, pc->mmio_base + CAP2);
  72. writel(period_cycles, pc->mmio_base + CAP1);
  73. } else {
  74. /*
  75. * Update shadow registers to configure period and
  76. * compare values. This helps current PWM period to
  77. * complete on reconfiguring
  78. */
  79. writel(duty_cycles, pc->mmio_base + CAP4);
  80. writel(period_cycles, pc->mmio_base + CAP3);
  81. }
  82. if (!enabled) {
  83. value = readw(pc->mmio_base + ECCTL2);
  84. /* Disable APWM mode to put APWM output Low */
  85. value &= ~ECCTL2_APWM_MODE;
  86. writew(value, pc->mmio_base + ECCTL2);
  87. }
  88. pm_runtime_put_sync(pc->chip.dev);
  89. return 0;
  90. }
  91. static int ecap_pwm_set_polarity(struct pwm_chip *chip, struct pwm_device *pwm,
  92. enum pwm_polarity polarity)
  93. {
  94. struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
  95. u16 value;
  96. pm_runtime_get_sync(pc->chip.dev);
  97. value = readw(pc->mmio_base + ECCTL2);
  98. if (polarity == PWM_POLARITY_INVERSED)
  99. /* Duty cycle defines LOW period of PWM */
  100. value |= ECCTL2_APWM_POL_LOW;
  101. else
  102. /* Duty cycle defines HIGH period of PWM */
  103. value &= ~ECCTL2_APWM_POL_LOW;
  104. writew(value, pc->mmio_base + ECCTL2);
  105. pm_runtime_put_sync(pc->chip.dev);
  106. return 0;
  107. }
  108. static int ecap_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  109. {
  110. struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
  111. u16 value;
  112. /* Leave clock enabled on enabling PWM */
  113. pm_runtime_get_sync(pc->chip.dev);
  114. /*
  115. * Enable 'Free run Time stamp counter mode' to start counter
  116. * and 'APWM mode' to enable APWM output
  117. */
  118. value = readw(pc->mmio_base + ECCTL2);
  119. value |= ECCTL2_TSCTR_FREERUN | ECCTL2_APWM_MODE;
  120. writew(value, pc->mmio_base + ECCTL2);
  121. return 0;
  122. }
  123. static void ecap_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  124. {
  125. struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
  126. u16 value;
  127. /*
  128. * Disable 'Free run Time stamp counter mode' to stop counter
  129. * and 'APWM mode' to put APWM output to low
  130. */
  131. value = readw(pc->mmio_base + ECCTL2);
  132. value &= ~(ECCTL2_TSCTR_FREERUN | ECCTL2_APWM_MODE);
  133. writew(value, pc->mmio_base + ECCTL2);
  134. /* Disable clock on PWM disable */
  135. pm_runtime_put_sync(pc->chip.dev);
  136. }
  137. static int ecap_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
  138. const struct pwm_state *state)
  139. {
  140. int err;
  141. int enabled = pwm->state.enabled;
  142. if (state->polarity != pwm->state.polarity) {
  143. if (enabled) {
  144. ecap_pwm_disable(chip, pwm);
  145. enabled = false;
  146. }
  147. err = ecap_pwm_set_polarity(chip, pwm, state->polarity);
  148. if (err)
  149. return err;
  150. }
  151. if (!state->enabled) {
  152. if (enabled)
  153. ecap_pwm_disable(chip, pwm);
  154. return 0;
  155. }
  156. if (state->period > NSEC_PER_SEC)
  157. return -ERANGE;
  158. err = ecap_pwm_config(chip, pwm, state->duty_cycle,
  159. state->period, enabled);
  160. if (err)
  161. return err;
  162. if (!enabled)
  163. return ecap_pwm_enable(chip, pwm);
  164. return 0;
  165. }
  166. static const struct pwm_ops ecap_pwm_ops = {
  167. .apply = ecap_pwm_apply,
  168. .owner = THIS_MODULE,
  169. };
  170. static const struct of_device_id ecap_of_match[] = {
  171. { .compatible = "ti,am3352-ecap" },
  172. { .compatible = "ti,am33xx-ecap" },
  173. {},
  174. };
  175. MODULE_DEVICE_TABLE(of, ecap_of_match);
  176. static int ecap_pwm_probe(struct platform_device *pdev)
  177. {
  178. struct device_node *np = pdev->dev.of_node;
  179. struct ecap_pwm_chip *pc;
  180. struct clk *clk;
  181. int ret;
  182. pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
  183. if (!pc)
  184. return -ENOMEM;
  185. clk = devm_clk_get(&pdev->dev, "fck");
  186. if (IS_ERR(clk)) {
  187. if (of_device_is_compatible(np, "ti,am33xx-ecap")) {
  188. dev_warn(&pdev->dev, "Binding is obsolete.\n");
  189. clk = devm_clk_get(pdev->dev.parent, "fck");
  190. }
  191. }
  192. if (IS_ERR(clk)) {
  193. dev_err(&pdev->dev, "failed to get clock\n");
  194. return PTR_ERR(clk);
  195. }
  196. pc->clk_rate = clk_get_rate(clk);
  197. if (!pc->clk_rate) {
  198. dev_err(&pdev->dev, "failed to get clock rate\n");
  199. return -EINVAL;
  200. }
  201. pc->chip.dev = &pdev->dev;
  202. pc->chip.ops = &ecap_pwm_ops;
  203. pc->chip.npwm = 1;
  204. pc->mmio_base = devm_platform_ioremap_resource(pdev, 0);
  205. if (IS_ERR(pc->mmio_base))
  206. return PTR_ERR(pc->mmio_base);
  207. ret = devm_pwmchip_add(&pdev->dev, &pc->chip);
  208. if (ret < 0) {
  209. dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
  210. return ret;
  211. }
  212. platform_set_drvdata(pdev, pc);
  213. pm_runtime_enable(&pdev->dev);
  214. return 0;
  215. }
  216. static int ecap_pwm_remove(struct platform_device *pdev)
  217. {
  218. pm_runtime_disable(&pdev->dev);
  219. return 0;
  220. }
  221. #ifdef CONFIG_PM_SLEEP
  222. static void ecap_pwm_save_context(struct ecap_pwm_chip *pc)
  223. {
  224. pm_runtime_get_sync(pc->chip.dev);
  225. pc->ctx.ecctl2 = readw(pc->mmio_base + ECCTL2);
  226. pc->ctx.cap4 = readl(pc->mmio_base + CAP4);
  227. pc->ctx.cap3 = readl(pc->mmio_base + CAP3);
  228. pm_runtime_put_sync(pc->chip.dev);
  229. }
  230. static void ecap_pwm_restore_context(struct ecap_pwm_chip *pc)
  231. {
  232. writel(pc->ctx.cap3, pc->mmio_base + CAP3);
  233. writel(pc->ctx.cap4, pc->mmio_base + CAP4);
  234. writew(pc->ctx.ecctl2, pc->mmio_base + ECCTL2);
  235. }
  236. static int ecap_pwm_suspend(struct device *dev)
  237. {
  238. struct ecap_pwm_chip *pc = dev_get_drvdata(dev);
  239. struct pwm_device *pwm = pc->chip.pwms;
  240. ecap_pwm_save_context(pc);
  241. /* Disable explicitly if PWM is running */
  242. if (pwm_is_enabled(pwm))
  243. pm_runtime_put_sync(dev);
  244. return 0;
  245. }
  246. static int ecap_pwm_resume(struct device *dev)
  247. {
  248. struct ecap_pwm_chip *pc = dev_get_drvdata(dev);
  249. struct pwm_device *pwm = pc->chip.pwms;
  250. /* Enable explicitly if PWM was running */
  251. if (pwm_is_enabled(pwm))
  252. pm_runtime_get_sync(dev);
  253. ecap_pwm_restore_context(pc);
  254. return 0;
  255. }
  256. #endif
  257. static SIMPLE_DEV_PM_OPS(ecap_pwm_pm_ops, ecap_pwm_suspend, ecap_pwm_resume);
  258. static struct platform_driver ecap_pwm_driver = {
  259. .driver = {
  260. .name = "ecap",
  261. .of_match_table = ecap_of_match,
  262. .pm = &ecap_pwm_pm_ops,
  263. },
  264. .probe = ecap_pwm_probe,
  265. .remove = ecap_pwm_remove,
  266. };
  267. module_platform_driver(ecap_pwm_driver);
  268. MODULE_DESCRIPTION("ECAP PWM driver");
  269. MODULE_AUTHOR("Texas Instruments");
  270. MODULE_LICENSE("GPL");