pwm-lpc18xx-sct.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * NXP LPC18xx State Configurable Timer - Pulse Width Modulator driver
  4. *
  5. * Copyright (c) 2015 Ariel D'Alessandro <[email protected]>
  6. *
  7. * Notes
  8. * =====
  9. * NXP LPC18xx provides a State Configurable Timer (SCT) which can be configured
  10. * as a Pulse Width Modulator.
  11. *
  12. * SCT supports 16 outputs, 16 events and 16 registers. Each event will be
  13. * triggered when its related register matches the SCT counter value, and it
  14. * will set or clear a selected output.
  15. *
  16. * One of the events is preselected to generate the period, thus the maximum
  17. * number of simultaneous channels is limited to 15. Notice that period is
  18. * global to all the channels, thus PWM driver will refuse setting different
  19. * values to it, unless there's only one channel requested.
  20. */
  21. #include <linux/clk.h>
  22. #include <linux/err.h>
  23. #include <linux/io.h>
  24. #include <linux/module.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/pwm.h>
  27. /* LPC18xx SCT registers */
  28. #define LPC18XX_PWM_CONFIG 0x000
  29. #define LPC18XX_PWM_CONFIG_UNIFY BIT(0)
  30. #define LPC18XX_PWM_CONFIG_NORELOAD BIT(7)
  31. #define LPC18XX_PWM_CTRL 0x004
  32. #define LPC18XX_PWM_CTRL_HALT BIT(2)
  33. #define LPC18XX_PWM_BIDIR BIT(4)
  34. #define LPC18XX_PWM_PRE_SHIFT 5
  35. #define LPC18XX_PWM_PRE_MASK (0xff << LPC18XX_PWM_PRE_SHIFT)
  36. #define LPC18XX_PWM_PRE(x) (x << LPC18XX_PWM_PRE_SHIFT)
  37. #define LPC18XX_PWM_LIMIT 0x008
  38. #define LPC18XX_PWM_RES_BASE 0x058
  39. #define LPC18XX_PWM_RES_SHIFT(_ch) (_ch * 2)
  40. #define LPC18XX_PWM_RES(_ch, _action) (_action << LPC18XX_PWM_RES_SHIFT(_ch))
  41. #define LPC18XX_PWM_RES_MASK(_ch) (0x3 << LPC18XX_PWM_RES_SHIFT(_ch))
  42. #define LPC18XX_PWM_MATCH_BASE 0x100
  43. #define LPC18XX_PWM_MATCH(_ch) (LPC18XX_PWM_MATCH_BASE + _ch * 4)
  44. #define LPC18XX_PWM_MATCHREL_BASE 0x200
  45. #define LPC18XX_PWM_MATCHREL(_ch) (LPC18XX_PWM_MATCHREL_BASE + _ch * 4)
  46. #define LPC18XX_PWM_EVSTATEMSK_BASE 0x300
  47. #define LPC18XX_PWM_EVSTATEMSK(_ch) (LPC18XX_PWM_EVSTATEMSK_BASE + _ch * 8)
  48. #define LPC18XX_PWM_EVSTATEMSK_ALL 0xffffffff
  49. #define LPC18XX_PWM_EVCTRL_BASE 0x304
  50. #define LPC18XX_PWM_EVCTRL(_ev) (LPC18XX_PWM_EVCTRL_BASE + _ev * 8)
  51. #define LPC18XX_PWM_EVCTRL_MATCH(_ch) _ch
  52. #define LPC18XX_PWM_EVCTRL_COMB_SHIFT 12
  53. #define LPC18XX_PWM_EVCTRL_COMB_MATCH (0x1 << LPC18XX_PWM_EVCTRL_COMB_SHIFT)
  54. #define LPC18XX_PWM_OUTPUTSET_BASE 0x500
  55. #define LPC18XX_PWM_OUTPUTSET(_ch) (LPC18XX_PWM_OUTPUTSET_BASE + _ch * 8)
  56. #define LPC18XX_PWM_OUTPUTCL_BASE 0x504
  57. #define LPC18XX_PWM_OUTPUTCL(_ch) (LPC18XX_PWM_OUTPUTCL_BASE + _ch * 8)
  58. /* LPC18xx SCT unified counter */
  59. #define LPC18XX_PWM_TIMER_MAX 0xffffffff
  60. /* LPC18xx SCT events */
  61. #define LPC18XX_PWM_EVENT_PERIOD 0
  62. #define LPC18XX_PWM_EVENT_MAX 16
  63. #define LPC18XX_NUM_PWMS 16
  64. /* SCT conflict resolution */
  65. enum lpc18xx_pwm_res_action {
  66. LPC18XX_PWM_RES_NONE,
  67. LPC18XX_PWM_RES_SET,
  68. LPC18XX_PWM_RES_CLEAR,
  69. LPC18XX_PWM_RES_TOGGLE,
  70. };
  71. struct lpc18xx_pwm_data {
  72. unsigned int duty_event;
  73. };
  74. struct lpc18xx_pwm_chip {
  75. struct device *dev;
  76. struct pwm_chip chip;
  77. void __iomem *base;
  78. struct clk *pwm_clk;
  79. unsigned long clk_rate;
  80. unsigned int period_ns;
  81. unsigned int min_period_ns;
  82. u64 max_period_ns;
  83. unsigned int period_event;
  84. unsigned long event_map;
  85. struct mutex res_lock;
  86. struct mutex period_lock;
  87. struct lpc18xx_pwm_data channeldata[LPC18XX_NUM_PWMS];
  88. };
  89. static inline struct lpc18xx_pwm_chip *
  90. to_lpc18xx_pwm_chip(struct pwm_chip *chip)
  91. {
  92. return container_of(chip, struct lpc18xx_pwm_chip, chip);
  93. }
  94. static inline void lpc18xx_pwm_writel(struct lpc18xx_pwm_chip *lpc18xx_pwm,
  95. u32 reg, u32 val)
  96. {
  97. writel(val, lpc18xx_pwm->base + reg);
  98. }
  99. static inline u32 lpc18xx_pwm_readl(struct lpc18xx_pwm_chip *lpc18xx_pwm,
  100. u32 reg)
  101. {
  102. return readl(lpc18xx_pwm->base + reg);
  103. }
  104. static void lpc18xx_pwm_set_conflict_res(struct lpc18xx_pwm_chip *lpc18xx_pwm,
  105. struct pwm_device *pwm,
  106. enum lpc18xx_pwm_res_action action)
  107. {
  108. u32 val;
  109. mutex_lock(&lpc18xx_pwm->res_lock);
  110. /*
  111. * Simultaneous set and clear may happen on an output, that is the case
  112. * when duty_ns == period_ns. LPC18xx SCT allows to set a conflict
  113. * resolution action to be taken in such a case.
  114. */
  115. val = lpc18xx_pwm_readl(lpc18xx_pwm, LPC18XX_PWM_RES_BASE);
  116. val &= ~LPC18XX_PWM_RES_MASK(pwm->hwpwm);
  117. val |= LPC18XX_PWM_RES(pwm->hwpwm, action);
  118. lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_RES_BASE, val);
  119. mutex_unlock(&lpc18xx_pwm->res_lock);
  120. }
  121. static void lpc18xx_pwm_config_period(struct pwm_chip *chip, u64 period_ns)
  122. {
  123. struct lpc18xx_pwm_chip *lpc18xx_pwm = to_lpc18xx_pwm_chip(chip);
  124. u32 val;
  125. /*
  126. * With clk_rate < NSEC_PER_SEC this cannot overflow.
  127. * With period_ns < max_period_ns this also fits into an u32.
  128. * As period_ns >= min_period_ns = DIV_ROUND_UP(NSEC_PER_SEC, lpc18xx_pwm->clk_rate);
  129. * we have val >= 1.
  130. */
  131. val = mul_u64_u64_div_u64(period_ns, lpc18xx_pwm->clk_rate, NSEC_PER_SEC);
  132. lpc18xx_pwm_writel(lpc18xx_pwm,
  133. LPC18XX_PWM_MATCH(lpc18xx_pwm->period_event),
  134. val - 1);
  135. lpc18xx_pwm_writel(lpc18xx_pwm,
  136. LPC18XX_PWM_MATCHREL(lpc18xx_pwm->period_event),
  137. val - 1);
  138. }
  139. static void lpc18xx_pwm_config_duty(struct pwm_chip *chip,
  140. struct pwm_device *pwm, u64 duty_ns)
  141. {
  142. struct lpc18xx_pwm_chip *lpc18xx_pwm = to_lpc18xx_pwm_chip(chip);
  143. struct lpc18xx_pwm_data *lpc18xx_data = &lpc18xx_pwm->channeldata[pwm->hwpwm];
  144. u32 val;
  145. /*
  146. * With clk_rate < NSEC_PER_SEC this cannot overflow.
  147. * With duty_ns <= period_ns < max_period_ns this also fits into an u32.
  148. */
  149. val = mul_u64_u64_div_u64(duty_ns, lpc18xx_pwm->clk_rate, NSEC_PER_SEC);
  150. lpc18xx_pwm_writel(lpc18xx_pwm,
  151. LPC18XX_PWM_MATCH(lpc18xx_data->duty_event),
  152. val);
  153. lpc18xx_pwm_writel(lpc18xx_pwm,
  154. LPC18XX_PWM_MATCHREL(lpc18xx_data->duty_event),
  155. val);
  156. }
  157. static int lpc18xx_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  158. int duty_ns, int period_ns)
  159. {
  160. struct lpc18xx_pwm_chip *lpc18xx_pwm = to_lpc18xx_pwm_chip(chip);
  161. int requested_events, i;
  162. if (period_ns < lpc18xx_pwm->min_period_ns ||
  163. period_ns > lpc18xx_pwm->max_period_ns) {
  164. dev_err(chip->dev, "period %d not in range\n", period_ns);
  165. return -ERANGE;
  166. }
  167. mutex_lock(&lpc18xx_pwm->period_lock);
  168. requested_events = bitmap_weight(&lpc18xx_pwm->event_map,
  169. LPC18XX_PWM_EVENT_MAX);
  170. /*
  171. * The PWM supports only a single period for all PWM channels.
  172. * Once the period is set, it can only be changed if no more than one
  173. * channel is requested at that moment.
  174. */
  175. if (requested_events > 2 && lpc18xx_pwm->period_ns != period_ns &&
  176. lpc18xx_pwm->period_ns) {
  177. dev_err(chip->dev, "conflicting period requested for PWM %u\n",
  178. pwm->hwpwm);
  179. mutex_unlock(&lpc18xx_pwm->period_lock);
  180. return -EBUSY;
  181. }
  182. if ((requested_events <= 2 && lpc18xx_pwm->period_ns != period_ns) ||
  183. !lpc18xx_pwm->period_ns) {
  184. lpc18xx_pwm->period_ns = period_ns;
  185. for (i = 0; i < chip->npwm; i++)
  186. pwm_set_period(&chip->pwms[i], period_ns);
  187. lpc18xx_pwm_config_period(chip, period_ns);
  188. }
  189. mutex_unlock(&lpc18xx_pwm->period_lock);
  190. lpc18xx_pwm_config_duty(chip, pwm, duty_ns);
  191. return 0;
  192. }
  193. static int lpc18xx_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm, enum pwm_polarity polarity)
  194. {
  195. struct lpc18xx_pwm_chip *lpc18xx_pwm = to_lpc18xx_pwm_chip(chip);
  196. struct lpc18xx_pwm_data *lpc18xx_data = &lpc18xx_pwm->channeldata[pwm->hwpwm];
  197. enum lpc18xx_pwm_res_action res_action;
  198. unsigned int set_event, clear_event;
  199. lpc18xx_pwm_writel(lpc18xx_pwm,
  200. LPC18XX_PWM_EVCTRL(lpc18xx_data->duty_event),
  201. LPC18XX_PWM_EVCTRL_MATCH(lpc18xx_data->duty_event) |
  202. LPC18XX_PWM_EVCTRL_COMB_MATCH);
  203. lpc18xx_pwm_writel(lpc18xx_pwm,
  204. LPC18XX_PWM_EVSTATEMSK(lpc18xx_data->duty_event),
  205. LPC18XX_PWM_EVSTATEMSK_ALL);
  206. if (polarity == PWM_POLARITY_NORMAL) {
  207. set_event = lpc18xx_pwm->period_event;
  208. clear_event = lpc18xx_data->duty_event;
  209. res_action = LPC18XX_PWM_RES_SET;
  210. } else {
  211. set_event = lpc18xx_data->duty_event;
  212. clear_event = lpc18xx_pwm->period_event;
  213. res_action = LPC18XX_PWM_RES_CLEAR;
  214. }
  215. lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_OUTPUTSET(pwm->hwpwm),
  216. BIT(set_event));
  217. lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_OUTPUTCL(pwm->hwpwm),
  218. BIT(clear_event));
  219. lpc18xx_pwm_set_conflict_res(lpc18xx_pwm, pwm, res_action);
  220. return 0;
  221. }
  222. static void lpc18xx_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  223. {
  224. struct lpc18xx_pwm_chip *lpc18xx_pwm = to_lpc18xx_pwm_chip(chip);
  225. struct lpc18xx_pwm_data *lpc18xx_data = &lpc18xx_pwm->channeldata[pwm->hwpwm];
  226. lpc18xx_pwm_writel(lpc18xx_pwm,
  227. LPC18XX_PWM_EVCTRL(lpc18xx_data->duty_event), 0);
  228. lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_OUTPUTSET(pwm->hwpwm), 0);
  229. lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_OUTPUTCL(pwm->hwpwm), 0);
  230. }
  231. static int lpc18xx_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
  232. {
  233. struct lpc18xx_pwm_chip *lpc18xx_pwm = to_lpc18xx_pwm_chip(chip);
  234. struct lpc18xx_pwm_data *lpc18xx_data = &lpc18xx_pwm->channeldata[pwm->hwpwm];
  235. unsigned long event;
  236. event = find_first_zero_bit(&lpc18xx_pwm->event_map,
  237. LPC18XX_PWM_EVENT_MAX);
  238. if (event >= LPC18XX_PWM_EVENT_MAX) {
  239. dev_err(lpc18xx_pwm->dev,
  240. "maximum number of simultaneous channels reached\n");
  241. return -EBUSY;
  242. }
  243. set_bit(event, &lpc18xx_pwm->event_map);
  244. lpc18xx_data->duty_event = event;
  245. return 0;
  246. }
  247. static void lpc18xx_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
  248. {
  249. struct lpc18xx_pwm_chip *lpc18xx_pwm = to_lpc18xx_pwm_chip(chip);
  250. struct lpc18xx_pwm_data *lpc18xx_data = &lpc18xx_pwm->channeldata[pwm->hwpwm];
  251. clear_bit(lpc18xx_data->duty_event, &lpc18xx_pwm->event_map);
  252. }
  253. static int lpc18xx_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
  254. const struct pwm_state *state)
  255. {
  256. int err;
  257. bool enabled = pwm->state.enabled;
  258. if (state->polarity != pwm->state.polarity && pwm->state.enabled) {
  259. lpc18xx_pwm_disable(chip, pwm);
  260. enabled = false;
  261. }
  262. if (!state->enabled) {
  263. if (enabled)
  264. lpc18xx_pwm_disable(chip, pwm);
  265. return 0;
  266. }
  267. err = lpc18xx_pwm_config(pwm->chip, pwm, state->duty_cycle, state->period);
  268. if (err)
  269. return err;
  270. if (!enabled)
  271. err = lpc18xx_pwm_enable(chip, pwm, state->polarity);
  272. return err;
  273. }
  274. static const struct pwm_ops lpc18xx_pwm_ops = {
  275. .apply = lpc18xx_pwm_apply,
  276. .request = lpc18xx_pwm_request,
  277. .free = lpc18xx_pwm_free,
  278. .owner = THIS_MODULE,
  279. };
  280. static const struct of_device_id lpc18xx_pwm_of_match[] = {
  281. { .compatible = "nxp,lpc1850-sct-pwm" },
  282. {}
  283. };
  284. MODULE_DEVICE_TABLE(of, lpc18xx_pwm_of_match);
  285. static int lpc18xx_pwm_probe(struct platform_device *pdev)
  286. {
  287. struct lpc18xx_pwm_chip *lpc18xx_pwm;
  288. int ret;
  289. u64 val;
  290. lpc18xx_pwm = devm_kzalloc(&pdev->dev, sizeof(*lpc18xx_pwm),
  291. GFP_KERNEL);
  292. if (!lpc18xx_pwm)
  293. return -ENOMEM;
  294. lpc18xx_pwm->dev = &pdev->dev;
  295. lpc18xx_pwm->base = devm_platform_ioremap_resource(pdev, 0);
  296. if (IS_ERR(lpc18xx_pwm->base))
  297. return PTR_ERR(lpc18xx_pwm->base);
  298. lpc18xx_pwm->pwm_clk = devm_clk_get(&pdev->dev, "pwm");
  299. if (IS_ERR(lpc18xx_pwm->pwm_clk))
  300. return dev_err_probe(&pdev->dev, PTR_ERR(lpc18xx_pwm->pwm_clk),
  301. "failed to get pwm clock\n");
  302. ret = clk_prepare_enable(lpc18xx_pwm->pwm_clk);
  303. if (ret < 0)
  304. return dev_err_probe(&pdev->dev, ret,
  305. "could not prepare or enable pwm clock\n");
  306. lpc18xx_pwm->clk_rate = clk_get_rate(lpc18xx_pwm->pwm_clk);
  307. if (!lpc18xx_pwm->clk_rate) {
  308. ret = dev_err_probe(&pdev->dev,
  309. -EINVAL, "pwm clock has no frequency\n");
  310. goto disable_pwmclk;
  311. }
  312. /*
  313. * If clkrate is too fast, the calculations in .apply() might overflow.
  314. */
  315. if (lpc18xx_pwm->clk_rate > NSEC_PER_SEC) {
  316. ret = dev_err_probe(&pdev->dev, -EINVAL, "pwm clock to fast\n");
  317. goto disable_pwmclk;
  318. }
  319. mutex_init(&lpc18xx_pwm->res_lock);
  320. mutex_init(&lpc18xx_pwm->period_lock);
  321. lpc18xx_pwm->max_period_ns =
  322. mul_u64_u64_div_u64(NSEC_PER_SEC, LPC18XX_PWM_TIMER_MAX, lpc18xx_pwm->clk_rate);
  323. lpc18xx_pwm->min_period_ns = DIV_ROUND_UP(NSEC_PER_SEC,
  324. lpc18xx_pwm->clk_rate);
  325. lpc18xx_pwm->chip.dev = &pdev->dev;
  326. lpc18xx_pwm->chip.ops = &lpc18xx_pwm_ops;
  327. lpc18xx_pwm->chip.npwm = LPC18XX_NUM_PWMS;
  328. /* SCT counter must be in unify (32 bit) mode */
  329. lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_CONFIG,
  330. LPC18XX_PWM_CONFIG_UNIFY);
  331. /*
  332. * Everytime the timer counter reaches the period value, the related
  333. * event will be triggered and the counter reset to 0.
  334. */
  335. set_bit(LPC18XX_PWM_EVENT_PERIOD, &lpc18xx_pwm->event_map);
  336. lpc18xx_pwm->period_event = LPC18XX_PWM_EVENT_PERIOD;
  337. lpc18xx_pwm_writel(lpc18xx_pwm,
  338. LPC18XX_PWM_EVSTATEMSK(lpc18xx_pwm->period_event),
  339. LPC18XX_PWM_EVSTATEMSK_ALL);
  340. val = LPC18XX_PWM_EVCTRL_MATCH(lpc18xx_pwm->period_event) |
  341. LPC18XX_PWM_EVCTRL_COMB_MATCH;
  342. lpc18xx_pwm_writel(lpc18xx_pwm,
  343. LPC18XX_PWM_EVCTRL(lpc18xx_pwm->period_event), val);
  344. lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_LIMIT,
  345. BIT(lpc18xx_pwm->period_event));
  346. val = lpc18xx_pwm_readl(lpc18xx_pwm, LPC18XX_PWM_CTRL);
  347. val &= ~LPC18XX_PWM_BIDIR;
  348. val &= ~LPC18XX_PWM_CTRL_HALT;
  349. val &= ~LPC18XX_PWM_PRE_MASK;
  350. val |= LPC18XX_PWM_PRE(0);
  351. lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_CTRL, val);
  352. ret = pwmchip_add(&lpc18xx_pwm->chip);
  353. if (ret < 0) {
  354. dev_err_probe(&pdev->dev, ret, "pwmchip_add failed\n");
  355. goto disable_pwmclk;
  356. }
  357. platform_set_drvdata(pdev, lpc18xx_pwm);
  358. return 0;
  359. disable_pwmclk:
  360. clk_disable_unprepare(lpc18xx_pwm->pwm_clk);
  361. return ret;
  362. }
  363. static int lpc18xx_pwm_remove(struct platform_device *pdev)
  364. {
  365. struct lpc18xx_pwm_chip *lpc18xx_pwm = platform_get_drvdata(pdev);
  366. u32 val;
  367. pwmchip_remove(&lpc18xx_pwm->chip);
  368. val = lpc18xx_pwm_readl(lpc18xx_pwm, LPC18XX_PWM_CTRL);
  369. lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_CTRL,
  370. val | LPC18XX_PWM_CTRL_HALT);
  371. clk_disable_unprepare(lpc18xx_pwm->pwm_clk);
  372. return 0;
  373. }
  374. static struct platform_driver lpc18xx_pwm_driver = {
  375. .driver = {
  376. .name = "lpc18xx-sct-pwm",
  377. .of_match_table = lpc18xx_pwm_of_match,
  378. },
  379. .probe = lpc18xx_pwm_probe,
  380. .remove = lpc18xx_pwm_remove,
  381. };
  382. module_platform_driver(lpc18xx_pwm_driver);
  383. MODULE_AUTHOR("Ariel D'Alessandro <[email protected]>");
  384. MODULE_DESCRIPTION("NXP LPC18xx PWM driver");
  385. MODULE_LICENSE("GPL v2");