lan966x_serdes_regs.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. #ifndef _LAN966X_SERDES_REGS_H_
  3. #define _LAN966X_SERDES_REGS_H_
  4. #include <linux/bitfield.h>
  5. #include <linux/types.h>
  6. #include <linux/bug.h>
  7. enum lan966x_target {
  8. TARGET_HSIO = 32,
  9. NUM_TARGETS = 66
  10. };
  11. #define __REG(...) __VA_ARGS__
  12. /* HSIO:SD:SD_CFG */
  13. #define HSIO_SD_CFG(g) __REG(TARGET_HSIO, 0, 1, 8, g, 3, 32, 0, 0, 1, 4)
  14. #define HSIO_SD_CFG_PHY_RESET BIT(27)
  15. #define HSIO_SD_CFG_PHY_RESET_SET(x)\
  16. FIELD_PREP(HSIO_SD_CFG_PHY_RESET, x)
  17. #define HSIO_SD_CFG_PHY_RESET_GET(x)\
  18. FIELD_GET(HSIO_SD_CFG_PHY_RESET, x)
  19. #define HSIO_SD_CFG_TX_RESET BIT(18)
  20. #define HSIO_SD_CFG_TX_RESET_SET(x)\
  21. FIELD_PREP(HSIO_SD_CFG_TX_RESET, x)
  22. #define HSIO_SD_CFG_TX_RESET_GET(x)\
  23. FIELD_GET(HSIO_SD_CFG_TX_RESET, x)
  24. #define HSIO_SD_CFG_TX_RATE GENMASK(17, 16)
  25. #define HSIO_SD_CFG_TX_RATE_SET(x)\
  26. FIELD_PREP(HSIO_SD_CFG_TX_RATE, x)
  27. #define HSIO_SD_CFG_TX_RATE_GET(x)\
  28. FIELD_GET(HSIO_SD_CFG_TX_RATE, x)
  29. #define HSIO_SD_CFG_TX_INVERT BIT(15)
  30. #define HSIO_SD_CFG_TX_INVERT_SET(x)\
  31. FIELD_PREP(HSIO_SD_CFG_TX_INVERT, x)
  32. #define HSIO_SD_CFG_TX_INVERT_GET(x)\
  33. FIELD_GET(HSIO_SD_CFG_TX_INVERT, x)
  34. #define HSIO_SD_CFG_TX_EN BIT(14)
  35. #define HSIO_SD_CFG_TX_EN_SET(x)\
  36. FIELD_PREP(HSIO_SD_CFG_TX_EN, x)
  37. #define HSIO_SD_CFG_TX_EN_GET(x)\
  38. FIELD_GET(HSIO_SD_CFG_TX_EN, x)
  39. #define HSIO_SD_CFG_TX_DATA_EN BIT(12)
  40. #define HSIO_SD_CFG_TX_DATA_EN_SET(x)\
  41. FIELD_PREP(HSIO_SD_CFG_TX_DATA_EN, x)
  42. #define HSIO_SD_CFG_TX_DATA_EN_GET(x)\
  43. FIELD_GET(HSIO_SD_CFG_TX_DATA_EN, x)
  44. #define HSIO_SD_CFG_TX_CM_EN BIT(11)
  45. #define HSIO_SD_CFG_TX_CM_EN_SET(x)\
  46. FIELD_PREP(HSIO_SD_CFG_TX_CM_EN, x)
  47. #define HSIO_SD_CFG_TX_CM_EN_GET(x)\
  48. FIELD_GET(HSIO_SD_CFG_TX_CM_EN, x)
  49. #define HSIO_SD_CFG_LANE_10BIT_SEL BIT(10)
  50. #define HSIO_SD_CFG_LANE_10BIT_SEL_SET(x)\
  51. FIELD_PREP(HSIO_SD_CFG_LANE_10BIT_SEL, x)
  52. #define HSIO_SD_CFG_LANE_10BIT_SEL_GET(x)\
  53. FIELD_GET(HSIO_SD_CFG_LANE_10BIT_SEL, x)
  54. #define HSIO_SD_CFG_RX_TERM_EN BIT(9)
  55. #define HSIO_SD_CFG_RX_TERM_EN_SET(x)\
  56. FIELD_PREP(HSIO_SD_CFG_RX_TERM_EN, x)
  57. #define HSIO_SD_CFG_RX_TERM_EN_GET(x)\
  58. FIELD_GET(HSIO_SD_CFG_RX_TERM_EN, x)
  59. #define HSIO_SD_CFG_RX_RESET BIT(8)
  60. #define HSIO_SD_CFG_RX_RESET_SET(x)\
  61. FIELD_PREP(HSIO_SD_CFG_RX_RESET, x)
  62. #define HSIO_SD_CFG_RX_RESET_GET(x)\
  63. FIELD_GET(HSIO_SD_CFG_RX_RESET, x)
  64. #define HSIO_SD_CFG_RX_RATE GENMASK(7, 6)
  65. #define HSIO_SD_CFG_RX_RATE_SET(x)\
  66. FIELD_PREP(HSIO_SD_CFG_RX_RATE, x)
  67. #define HSIO_SD_CFG_RX_RATE_GET(x)\
  68. FIELD_GET(HSIO_SD_CFG_RX_RATE, x)
  69. #define HSIO_SD_CFG_RX_PLL_EN BIT(5)
  70. #define HSIO_SD_CFG_RX_PLL_EN_SET(x)\
  71. FIELD_PREP(HSIO_SD_CFG_RX_PLL_EN, x)
  72. #define HSIO_SD_CFG_RX_PLL_EN_GET(x)\
  73. FIELD_GET(HSIO_SD_CFG_RX_PLL_EN, x)
  74. #define HSIO_SD_CFG_RX_INVERT BIT(3)
  75. #define HSIO_SD_CFG_RX_INVERT_SET(x)\
  76. FIELD_PREP(HSIO_SD_CFG_RX_INVERT, x)
  77. #define HSIO_SD_CFG_RX_INVERT_GET(x)\
  78. FIELD_GET(HSIO_SD_CFG_RX_INVERT, x)
  79. #define HSIO_SD_CFG_RX_DATA_EN BIT(2)
  80. #define HSIO_SD_CFG_RX_DATA_EN_SET(x)\
  81. FIELD_PREP(HSIO_SD_CFG_RX_DATA_EN, x)
  82. #define HSIO_SD_CFG_RX_DATA_EN_GET(x)\
  83. FIELD_GET(HSIO_SD_CFG_RX_DATA_EN, x)
  84. #define HSIO_SD_CFG_LANE_LOOPBK_EN BIT(0)
  85. #define HSIO_SD_CFG_LANE_LOOPBK_EN_SET(x)\
  86. FIELD_PREP(HSIO_SD_CFG_LANE_LOOPBK_EN, x)
  87. #define HSIO_SD_CFG_LANE_LOOPBK_EN_GET(x)\
  88. FIELD_GET(HSIO_SD_CFG_LANE_LOOPBK_EN, x)
  89. /* HSIO:SD:MPLL_CFG */
  90. #define HSIO_MPLL_CFG(g) __REG(TARGET_HSIO, 0, 1, 8, g, 3, 32, 8, 0, 1, 4)
  91. #define HSIO_MPLL_CFG_REF_SSP_EN BIT(18)
  92. #define HSIO_MPLL_CFG_REF_SSP_EN_SET(x)\
  93. FIELD_PREP(HSIO_MPLL_CFG_REF_SSP_EN, x)
  94. #define HSIO_MPLL_CFG_REF_SSP_EN_GET(x)\
  95. FIELD_GET(HSIO_MPLL_CFG_REF_SSP_EN, x)
  96. #define HSIO_MPLL_CFG_REF_CLKDIV2 BIT(17)
  97. #define HSIO_MPLL_CFG_REF_CLKDIV2_SET(x)\
  98. FIELD_PREP(HSIO_MPLL_CFG_REF_CLKDIV2, x)
  99. #define HSIO_MPLL_CFG_REF_CLKDIV2_GET(x)\
  100. FIELD_GET(HSIO_MPLL_CFG_REF_CLKDIV2, x)
  101. #define HSIO_MPLL_CFG_MPLL_EN BIT(16)
  102. #define HSIO_MPLL_CFG_MPLL_EN_SET(x)\
  103. FIELD_PREP(HSIO_MPLL_CFG_MPLL_EN, x)
  104. #define HSIO_MPLL_CFG_MPLL_EN_GET(x)\
  105. FIELD_GET(HSIO_MPLL_CFG_MPLL_EN, x)
  106. #define HSIO_MPLL_CFG_MPLL_MULTIPLIER GENMASK(6, 0)
  107. #define HSIO_MPLL_CFG_MPLL_MULTIPLIER_SET(x)\
  108. FIELD_PREP(HSIO_MPLL_CFG_MPLL_MULTIPLIER, x)
  109. #define HSIO_MPLL_CFG_MPLL_MULTIPLIER_GET(x)\
  110. FIELD_GET(HSIO_MPLL_CFG_MPLL_MULTIPLIER, x)
  111. /* HSIO:SD:SD_STAT */
  112. #define HSIO_SD_STAT(g) __REG(TARGET_HSIO, 0, 1, 8, g, 3, 32, 12, 0, 1, 4)
  113. #define HSIO_SD_STAT_MPLL_STATE BIT(6)
  114. #define HSIO_SD_STAT_MPLL_STATE_SET(x)\
  115. FIELD_PREP(HSIO_SD_STAT_MPLL_STATE, x)
  116. #define HSIO_SD_STAT_MPLL_STATE_GET(x)\
  117. FIELD_GET(HSIO_SD_STAT_MPLL_STATE, x)
  118. #define HSIO_SD_STAT_TX_STATE BIT(5)
  119. #define HSIO_SD_STAT_TX_STATE_SET(x)\
  120. FIELD_PREP(HSIO_SD_STAT_TX_STATE, x)
  121. #define HSIO_SD_STAT_TX_STATE_GET(x)\
  122. FIELD_GET(HSIO_SD_STAT_TX_STATE, x)
  123. #define HSIO_SD_STAT_TX_CM_STATE BIT(2)
  124. #define HSIO_SD_STAT_TX_CM_STATE_SET(x)\
  125. FIELD_PREP(HSIO_SD_STAT_TX_CM_STATE, x)
  126. #define HSIO_SD_STAT_TX_CM_STATE_GET(x)\
  127. FIELD_GET(HSIO_SD_STAT_TX_CM_STATE, x)
  128. #define HSIO_SD_STAT_RX_PLL_STATE BIT(0)
  129. #define HSIO_SD_STAT_RX_PLL_STATE_SET(x)\
  130. FIELD_PREP(HSIO_SD_STAT_RX_PLL_STATE, x)
  131. #define HSIO_SD_STAT_RX_PLL_STATE_GET(x)\
  132. FIELD_GET(HSIO_SD_STAT_RX_PLL_STATE, x)
  133. /* HSIO:HW_CFGSTAT:HW_CFG */
  134. #define HSIO_HW_CFG __REG(TARGET_HSIO, 0, 1, 104, 0, 1, 52, 0, 0, 1, 4)
  135. #define HSIO_HW_CFG_RGMII_1_CFG BIT(15)
  136. #define HSIO_HW_CFG_RGMII_1_CFG_SET(x)\
  137. (((x) << 15) & GENMASK(15, 15))
  138. #define HSIO_HW_CFG_RGMII_1_CFG_GET(x)\
  139. FIELD_GET(HSIO_HW_CFG_RGMII_1_CFG, x)
  140. #define HSIO_HW_CFG_RGMII_0_CFG BIT(14)
  141. #define HSIO_HW_CFG_RGMII_0_CFG_SET(x)\
  142. (((x) << 14) & GENMASK(14, 14))
  143. #define HSIO_HW_CFG_RGMII_0_CFG_GET(x)\
  144. FIELD_GET(HSIO_HW_CFG_RGMII_0_CFG, x)
  145. #define HSIO_HW_CFG_RGMII_ENA GENMASK(13, 12)
  146. #define HSIO_HW_CFG_RGMII_ENA_SET(x)\
  147. (((x) << 12) & GENMASK(13, 12))
  148. #define HSIO_HW_CFG_RGMII_ENA_GET(x)\
  149. FIELD_GET(HSIO_HW_CFG_RGMII_ENA, x)
  150. #define HSIO_HW_CFG_SD6G_0_CFG BIT(11)
  151. #define HSIO_HW_CFG_SD6G_0_CFG_SET(x)\
  152. (((x) << 11) & GENMASK(11, 11))
  153. #define HSIO_HW_CFG_SD6G_0_CFG_GET(x)\
  154. FIELD_GET(HSIO_HW_CFG_SD6G_0_CFG, x)
  155. #define HSIO_HW_CFG_SD6G_1_CFG BIT(10)
  156. #define HSIO_HW_CFG_SD6G_1_CFG_SET(x)\
  157. (((x) << 10) & GENMASK(10, 10))
  158. #define HSIO_HW_CFG_SD6G_1_CFG_GET(x)\
  159. FIELD_GET(HSIO_HW_CFG_SD6G_1_CFG, x)
  160. #define HSIO_HW_CFG_GMII_ENA GENMASK(9, 2)
  161. #define HSIO_HW_CFG_GMII_ENA_SET(x)\
  162. (((x) << 2) & GENMASK(9, 2))
  163. #define HSIO_HW_CFG_GMII_ENA_GET(x)\
  164. FIELD_GET(HSIO_HW_CFG_GMII_ENA, x)
  165. #define HSIO_HW_CFG_QSGMII_ENA GENMASK(1, 0)
  166. #define HSIO_HW_CFG_QSGMII_ENA_SET(x)\
  167. ((x) & GENMASK(1, 0))
  168. #define HSIO_HW_CFG_QSGMII_ENA_GET(x)\
  169. FIELD_GET(HSIO_HW_CFG_QSGMII_ENA, x)
  170. /* HSIO:HW_CFGSTAT:RGMII_CFG */
  171. #define HSIO_RGMII_CFG(r) __REG(TARGET_HSIO, 0, 1, 104, 0, 1, 52, 20, r, 2, 4)
  172. #define HSIO_RGMII_CFG_TX_CLK_CFG GENMASK(4, 2)
  173. #define HSIO_RGMII_CFG_TX_CLK_CFG_SET(x)\
  174. FIELD_PREP(HSIO_RGMII_CFG_TX_CLK_CFG, x)
  175. #define HSIO_RGMII_CFG_TX_CLK_CFG_GET(x)\
  176. FIELD_GET(HSIO_RGMII_CFG_TX_CLK_CFG, x)
  177. #define HSIO_RGMII_CFG_RGMII_TX_RST BIT(1)
  178. #define HSIO_RGMII_CFG_RGMII_TX_RST_SET(x)\
  179. FIELD_PREP(HSIO_RGMII_CFG_RGMII_TX_RST, x)
  180. #define HSIO_RGMII_CFG_RGMII_TX_RST_GET(x)\
  181. FIELD_GET(HSIO_RGMII_CFG_RGMII_TX_RST, x)
  182. #define HSIO_RGMII_CFG_RGMII_RX_RST BIT(0)
  183. #define HSIO_RGMII_CFG_RGMII_RX_RST_SET(x)\
  184. FIELD_PREP(HSIO_RGMII_CFG_RGMII_RX_RST, x)
  185. #define HSIO_RGMII_CFG_RGMII_RX_RST_GET(x)\
  186. FIELD_GET(HSIO_RGMII_CFG_RGMII_RX_RST, x)
  187. /* HSIO:HW_CFGSTAT:DLL_CFG */
  188. #define HSIO_DLL_CFG(r) __REG(TARGET_HSIO, 0, 1, 104, 0, 1, 52, 36, r, 4, 4)
  189. #define HSIO_DLL_CFG_DELAY_ENA BIT(2)
  190. #define HSIO_DLL_CFG_DELAY_ENA_SET(x)\
  191. FIELD_PREP(HSIO_DLL_CFG_DELAY_ENA, x)
  192. #define HSIO_DLL_CFG_DELAY_ENA_GET(x)\
  193. FIELD_GET(HSIO_DLL_CFG_DELAY_ENA, x)
  194. #define HSIO_DLL_CFG_DLL_ENA BIT(1)
  195. #define HSIO_DLL_CFG_DLL_ENA_SET(x)\
  196. FIELD_PREP(HSIO_DLL_CFG_DLL_ENA, x)
  197. #define HSIO_DLL_CFG_DLL_ENA_GET(x)\
  198. FIELD_GET(HSIO_DLL_CFG_DLL_ENA, x)
  199. #define HSIO_DLL_CFG_DLL_RST BIT(0)
  200. #define HSIO_DLL_CFG_DLL_RST_SET(x)\
  201. FIELD_PREP(HSIO_DLL_CFG_DLL_RST, x)
  202. #define HSIO_DLL_CFG_DLL_RST_GET(x)\
  203. FIELD_GET(HSIO_DLL_CFG_DLL_RST, x)
  204. #endif /* _LAN966X_HSIO_REGS_H_ */