lan966x_serdes.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. #include <linux/err.h>
  3. #include <linux/module.h>
  4. #include <linux/of.h>
  5. #include <linux/of_platform.h>
  6. #include <linux/phy.h>
  7. #include <linux/phy/phy.h>
  8. #include <linux/platform_device.h>
  9. #include <dt-bindings/phy/phy-lan966x-serdes.h>
  10. #include "lan966x_serdes_regs.h"
  11. #define PLL_CONF_MASK GENMASK(4, 3)
  12. #define PLL_CONF_25MHZ 0
  13. #define PLL_CONF_125MHZ 1
  14. #define PLL_CONF_SERDES_125MHZ 2
  15. #define PLL_CONF_BYPASS 3
  16. #define lan_offset_(id, tinst, tcnt, \
  17. gbase, ginst, gcnt, gwidth, \
  18. raddr, rinst, rcnt, rwidth) \
  19. (gbase + ((ginst) * gwidth) + raddr + ((rinst) * rwidth))
  20. #define lan_offset(...) lan_offset_(__VA_ARGS__)
  21. #define lan_rmw(val, mask, reg, off) \
  22. lan_rmw_(val, mask, reg, lan_offset(off))
  23. #define SERDES_MUX(_idx, _port, _mode, _submode, _mask, _mux) { \
  24. .idx = _idx, \
  25. .port = _port, \
  26. .mode = _mode, \
  27. .submode = _submode, \
  28. .mask = _mask, \
  29. .mux = _mux, \
  30. }
  31. #define SERDES_MUX_GMII(i, p, m, c) \
  32. SERDES_MUX(i, p, PHY_MODE_ETHERNET, PHY_INTERFACE_MODE_GMII, m, c)
  33. #define SERDES_MUX_SGMII(i, p, m, c) \
  34. SERDES_MUX(i, p, PHY_MODE_ETHERNET, PHY_INTERFACE_MODE_SGMII, m, c)
  35. #define SERDES_MUX_QSGMII(i, p, m, c) \
  36. SERDES_MUX(i, p, PHY_MODE_ETHERNET, PHY_INTERFACE_MODE_QSGMII, m, c)
  37. #define SERDES_MUX_RGMII(i, p, m, c) \
  38. SERDES_MUX(i, p, PHY_MODE_ETHERNET, PHY_INTERFACE_MODE_RGMII, m, c), \
  39. SERDES_MUX(i, p, PHY_MODE_ETHERNET, PHY_INTERFACE_MODE_RGMII_TXID, m, c), \
  40. SERDES_MUX(i, p, PHY_MODE_ETHERNET, PHY_INTERFACE_MODE_RGMII_RXID, m, c), \
  41. SERDES_MUX(i, p, PHY_MODE_ETHERNET, PHY_INTERFACE_MODE_RGMII_ID, m, c)
  42. static void lan_rmw_(u32 val, u32 mask, void __iomem *mem, u32 offset)
  43. {
  44. u32 v;
  45. v = readl(mem + offset);
  46. v = (v & ~mask) | (val & mask);
  47. writel(v, mem + offset);
  48. }
  49. struct serdes_mux {
  50. u8 idx;
  51. u8 port;
  52. enum phy_mode mode;
  53. int submode;
  54. u32 mask;
  55. u32 mux;
  56. };
  57. static const struct serdes_mux lan966x_serdes_muxes[] = {
  58. SERDES_MUX_QSGMII(SERDES6G(1), 0, HSIO_HW_CFG_QSGMII_ENA,
  59. HSIO_HW_CFG_QSGMII_ENA_SET(BIT(0))),
  60. SERDES_MUX_QSGMII(SERDES6G(1), 1, HSIO_HW_CFG_QSGMII_ENA,
  61. HSIO_HW_CFG_QSGMII_ENA_SET(BIT(0))),
  62. SERDES_MUX_QSGMII(SERDES6G(1), 2, HSIO_HW_CFG_QSGMII_ENA,
  63. HSIO_HW_CFG_QSGMII_ENA_SET(BIT(0))),
  64. SERDES_MUX_QSGMII(SERDES6G(1), 3, HSIO_HW_CFG_QSGMII_ENA,
  65. HSIO_HW_CFG_QSGMII_ENA_SET(BIT(0))),
  66. SERDES_MUX_QSGMII(SERDES6G(2), 4, HSIO_HW_CFG_QSGMII_ENA,
  67. HSIO_HW_CFG_QSGMII_ENA_SET(BIT(1))),
  68. SERDES_MUX_QSGMII(SERDES6G(2), 5, HSIO_HW_CFG_QSGMII_ENA,
  69. HSIO_HW_CFG_QSGMII_ENA_SET(BIT(1))),
  70. SERDES_MUX_QSGMII(SERDES6G(2), 6, HSIO_HW_CFG_QSGMII_ENA,
  71. HSIO_HW_CFG_QSGMII_ENA_SET(BIT(1))),
  72. SERDES_MUX_QSGMII(SERDES6G(2), 7, HSIO_HW_CFG_QSGMII_ENA,
  73. HSIO_HW_CFG_QSGMII_ENA_SET(BIT(1))),
  74. SERDES_MUX_GMII(CU(0), 0, HSIO_HW_CFG_GMII_ENA,
  75. HSIO_HW_CFG_GMII_ENA_SET(BIT(0))),
  76. SERDES_MUX_GMII(CU(1), 1, HSIO_HW_CFG_GMII_ENA,
  77. HSIO_HW_CFG_GMII_ENA_SET(BIT(1))),
  78. SERDES_MUX_SGMII(SERDES6G(0), 0, HSIO_HW_CFG_SD6G_0_CFG, 0),
  79. SERDES_MUX_SGMII(SERDES6G(1), 1, HSIO_HW_CFG_SD6G_1_CFG, 0),
  80. SERDES_MUX_SGMII(SERDES6G(0), 2, HSIO_HW_CFG_SD6G_0_CFG,
  81. HSIO_HW_CFG_SD6G_0_CFG_SET(1)),
  82. SERDES_MUX_SGMII(SERDES6G(1), 3, HSIO_HW_CFG_SD6G_1_CFG,
  83. HSIO_HW_CFG_SD6G_1_CFG_SET(1)),
  84. SERDES_MUX_RGMII(RGMII(0), 2, HSIO_HW_CFG_RGMII_0_CFG |
  85. HSIO_HW_CFG_RGMII_ENA |
  86. HSIO_HW_CFG_GMII_ENA,
  87. HSIO_HW_CFG_RGMII_0_CFG_SET(0) |
  88. HSIO_HW_CFG_RGMII_ENA_SET(BIT(0)) |
  89. HSIO_HW_CFG_GMII_ENA_SET(BIT(2))),
  90. SERDES_MUX_RGMII(RGMII(1), 3, HSIO_HW_CFG_RGMII_1_CFG |
  91. HSIO_HW_CFG_RGMII_ENA |
  92. HSIO_HW_CFG_GMII_ENA,
  93. HSIO_HW_CFG_RGMII_1_CFG_SET(0) |
  94. HSIO_HW_CFG_RGMII_ENA_SET(BIT(1)) |
  95. HSIO_HW_CFG_GMII_ENA_SET(BIT(3))),
  96. SERDES_MUX_RGMII(RGMII(0), 5, HSIO_HW_CFG_RGMII_0_CFG |
  97. HSIO_HW_CFG_RGMII_ENA |
  98. HSIO_HW_CFG_GMII_ENA,
  99. HSIO_HW_CFG_RGMII_0_CFG_SET(BIT(0)) |
  100. HSIO_HW_CFG_RGMII_ENA_SET(BIT(0)) |
  101. HSIO_HW_CFG_GMII_ENA_SET(BIT(5))),
  102. SERDES_MUX_RGMII(RGMII(1), 6, HSIO_HW_CFG_RGMII_1_CFG |
  103. HSIO_HW_CFG_RGMII_ENA |
  104. HSIO_HW_CFG_GMII_ENA,
  105. HSIO_HW_CFG_RGMII_1_CFG_SET(BIT(0)) |
  106. HSIO_HW_CFG_RGMII_ENA_SET(BIT(1)) |
  107. HSIO_HW_CFG_GMII_ENA_SET(BIT(6))),
  108. };
  109. struct serdes_ctrl {
  110. void __iomem *regs;
  111. struct device *dev;
  112. struct phy *phys[SERDES_MAX];
  113. int ref125;
  114. };
  115. struct serdes_macro {
  116. u8 idx;
  117. int port;
  118. struct serdes_ctrl *ctrl;
  119. int speed;
  120. phy_interface_t mode;
  121. };
  122. enum lan966x_sd6g40_mode {
  123. LAN966X_SD6G40_MODE_QSGMII,
  124. LAN966X_SD6G40_MODE_SGMII,
  125. };
  126. enum lan966x_sd6g40_ltx2rx {
  127. LAN966X_SD6G40_TX2RX_LOOP_NONE,
  128. LAN966X_SD6G40_LTX2RX
  129. };
  130. struct lan966x_sd6g40_setup_args {
  131. enum lan966x_sd6g40_mode mode;
  132. enum lan966x_sd6g40_ltx2rx tx2rx_loop;
  133. bool txinvert;
  134. bool rxinvert;
  135. bool refclk125M;
  136. bool mute;
  137. };
  138. struct lan966x_sd6g40_mode_args {
  139. enum lan966x_sd6g40_mode mode;
  140. u8 lane_10bit_sel;
  141. u8 mpll_multiplier;
  142. u8 ref_clkdiv2;
  143. u8 tx_rate;
  144. u8 rx_rate;
  145. };
  146. struct lan966x_sd6g40_setup {
  147. u8 rx_term_en;
  148. u8 lane_10bit_sel;
  149. u8 tx_invert;
  150. u8 rx_invert;
  151. u8 mpll_multiplier;
  152. u8 lane_loopbk_en;
  153. u8 ref_clkdiv2;
  154. u8 tx_rate;
  155. u8 rx_rate;
  156. };
  157. static int lan966x_sd6g40_reg_cfg(struct serdes_macro *macro,
  158. struct lan966x_sd6g40_setup *res_struct,
  159. u32 idx)
  160. {
  161. u32 value;
  162. /* Note: SerDes HSIO is configured in 1G_LAN mode */
  163. lan_rmw(HSIO_SD_CFG_LANE_10BIT_SEL_SET(res_struct->lane_10bit_sel) |
  164. HSIO_SD_CFG_RX_RATE_SET(res_struct->rx_rate) |
  165. HSIO_SD_CFG_TX_RATE_SET(res_struct->tx_rate) |
  166. HSIO_SD_CFG_TX_INVERT_SET(res_struct->tx_invert) |
  167. HSIO_SD_CFG_RX_INVERT_SET(res_struct->rx_invert) |
  168. HSIO_SD_CFG_LANE_LOOPBK_EN_SET(res_struct->lane_loopbk_en) |
  169. HSIO_SD_CFG_RX_RESET_SET(0) |
  170. HSIO_SD_CFG_TX_RESET_SET(0),
  171. HSIO_SD_CFG_LANE_10BIT_SEL |
  172. HSIO_SD_CFG_RX_RATE |
  173. HSIO_SD_CFG_TX_RATE |
  174. HSIO_SD_CFG_TX_INVERT |
  175. HSIO_SD_CFG_RX_INVERT |
  176. HSIO_SD_CFG_LANE_LOOPBK_EN |
  177. HSIO_SD_CFG_RX_RESET |
  178. HSIO_SD_CFG_TX_RESET,
  179. macro->ctrl->regs, HSIO_SD_CFG(idx));
  180. lan_rmw(HSIO_MPLL_CFG_MPLL_MULTIPLIER_SET(res_struct->mpll_multiplier) |
  181. HSIO_MPLL_CFG_REF_CLKDIV2_SET(res_struct->ref_clkdiv2),
  182. HSIO_MPLL_CFG_MPLL_MULTIPLIER |
  183. HSIO_MPLL_CFG_REF_CLKDIV2,
  184. macro->ctrl->regs, HSIO_MPLL_CFG(idx));
  185. lan_rmw(HSIO_SD_CFG_RX_TERM_EN_SET(res_struct->rx_term_en),
  186. HSIO_SD_CFG_RX_TERM_EN,
  187. macro->ctrl->regs, HSIO_SD_CFG(idx));
  188. lan_rmw(HSIO_MPLL_CFG_REF_SSP_EN_SET(1),
  189. HSIO_MPLL_CFG_REF_SSP_EN,
  190. macro->ctrl->regs, HSIO_MPLL_CFG(idx));
  191. usleep_range(USEC_PER_MSEC, 2 * USEC_PER_MSEC);
  192. lan_rmw(HSIO_SD_CFG_PHY_RESET_SET(0),
  193. HSIO_SD_CFG_PHY_RESET,
  194. macro->ctrl->regs, HSIO_SD_CFG(idx));
  195. usleep_range(USEC_PER_MSEC, 2 * USEC_PER_MSEC);
  196. lan_rmw(HSIO_MPLL_CFG_MPLL_EN_SET(1),
  197. HSIO_MPLL_CFG_MPLL_EN,
  198. macro->ctrl->regs, HSIO_MPLL_CFG(idx));
  199. usleep_range(7 * USEC_PER_MSEC, 8 * USEC_PER_MSEC);
  200. value = readl(macro->ctrl->regs + lan_offset(HSIO_SD_STAT(idx)));
  201. value = HSIO_SD_STAT_MPLL_STATE_GET(value);
  202. if (value != 0x1) {
  203. dev_err(macro->ctrl->dev,
  204. "Unexpected sd_sd_stat[%u] mpll_state was 0x1 but is 0x%x\n",
  205. idx, value);
  206. return -EIO;
  207. }
  208. lan_rmw(HSIO_SD_CFG_TX_CM_EN_SET(1),
  209. HSIO_SD_CFG_TX_CM_EN,
  210. macro->ctrl->regs, HSIO_SD_CFG(idx));
  211. usleep_range(USEC_PER_MSEC, 2 * USEC_PER_MSEC);
  212. value = readl(macro->ctrl->regs + lan_offset(HSIO_SD_STAT(idx)));
  213. value = HSIO_SD_STAT_TX_CM_STATE_GET(value);
  214. if (value != 0x1) {
  215. dev_err(macro->ctrl->dev,
  216. "Unexpected sd_sd_stat[%u] tx_cm_state was 0x1 but is 0x%x\n",
  217. idx, value);
  218. return -EIO;
  219. }
  220. lan_rmw(HSIO_SD_CFG_RX_PLL_EN_SET(1) |
  221. HSIO_SD_CFG_TX_EN_SET(1),
  222. HSIO_SD_CFG_RX_PLL_EN |
  223. HSIO_SD_CFG_TX_EN,
  224. macro->ctrl->regs, HSIO_SD_CFG(idx));
  225. usleep_range(USEC_PER_MSEC, 2 * USEC_PER_MSEC);
  226. /* Waiting for serdes 0 rx DPLL to lock... */
  227. value = readl(macro->ctrl->regs + lan_offset(HSIO_SD_STAT(idx)));
  228. value = HSIO_SD_STAT_RX_PLL_STATE_GET(value);
  229. if (value != 0x1) {
  230. dev_err(macro->ctrl->dev,
  231. "Unexpected sd_sd_stat[%u] rx_pll_state was 0x1 but is 0x%x\n",
  232. idx, value);
  233. return -EIO;
  234. }
  235. /* Waiting for serdes 0 tx operational... */
  236. value = readl(macro->ctrl->regs + lan_offset(HSIO_SD_STAT(idx)));
  237. value = HSIO_SD_STAT_TX_STATE_GET(value);
  238. if (value != 0x1) {
  239. dev_err(macro->ctrl->dev,
  240. "Unexpected sd_sd_stat[%u] tx_state was 0x1 but is 0x%x\n",
  241. idx, value);
  242. return -EIO;
  243. }
  244. lan_rmw(HSIO_SD_CFG_TX_DATA_EN_SET(1) |
  245. HSIO_SD_CFG_RX_DATA_EN_SET(1),
  246. HSIO_SD_CFG_TX_DATA_EN |
  247. HSIO_SD_CFG_RX_DATA_EN,
  248. macro->ctrl->regs, HSIO_SD_CFG(idx));
  249. return 0;
  250. }
  251. static int lan966x_sd6g40_get_conf_from_mode(struct serdes_macro *macro,
  252. enum lan966x_sd6g40_mode f_mode,
  253. bool ref125M,
  254. struct lan966x_sd6g40_mode_args *ret_val)
  255. {
  256. switch (f_mode) {
  257. case LAN966X_SD6G40_MODE_QSGMII:
  258. ret_val->lane_10bit_sel = 0;
  259. if (ref125M) {
  260. ret_val->mpll_multiplier = 40;
  261. ret_val->ref_clkdiv2 = 0x1;
  262. ret_val->tx_rate = 0x0;
  263. ret_val->rx_rate = 0x0;
  264. } else {
  265. ret_val->mpll_multiplier = 100;
  266. ret_val->ref_clkdiv2 = 0x0;
  267. ret_val->tx_rate = 0x0;
  268. ret_val->rx_rate = 0x0;
  269. }
  270. break;
  271. case LAN966X_SD6G40_MODE_SGMII:
  272. ret_val->lane_10bit_sel = 1;
  273. if (ref125M) {
  274. ret_val->mpll_multiplier = macro->speed == SPEED_2500 ? 50 : 40;
  275. ret_val->ref_clkdiv2 = 0x1;
  276. ret_val->tx_rate = macro->speed == SPEED_2500 ? 0x1 : 0x2;
  277. ret_val->rx_rate = macro->speed == SPEED_2500 ? 0x1 : 0x2;
  278. } else {
  279. ret_val->mpll_multiplier = macro->speed == SPEED_2500 ? 125 : 100;
  280. ret_val->ref_clkdiv2 = 0x0;
  281. ret_val->tx_rate = macro->speed == SPEED_2500 ? 0x1 : 0x2;
  282. ret_val->rx_rate = macro->speed == SPEED_2500 ? 0x1 : 0x2;
  283. }
  284. break;
  285. default:
  286. return -EOPNOTSUPP;
  287. }
  288. return 0;
  289. }
  290. static int lan966x_calc_sd6g40_setup_lane(struct serdes_macro *macro,
  291. struct lan966x_sd6g40_setup_args config,
  292. struct lan966x_sd6g40_setup *ret_val)
  293. {
  294. struct lan966x_sd6g40_mode_args sd6g40_mode;
  295. struct lan966x_sd6g40_mode_args *mode_args = &sd6g40_mode;
  296. int ret;
  297. ret = lan966x_sd6g40_get_conf_from_mode(macro, config.mode,
  298. config.refclk125M, mode_args);
  299. if (ret)
  300. return ret;
  301. ret_val->lane_10bit_sel = mode_args->lane_10bit_sel;
  302. ret_val->rx_rate = mode_args->rx_rate;
  303. ret_val->tx_rate = mode_args->tx_rate;
  304. ret_val->mpll_multiplier = mode_args->mpll_multiplier;
  305. ret_val->ref_clkdiv2 = mode_args->ref_clkdiv2;
  306. ret_val->rx_term_en = 0;
  307. if (config.tx2rx_loop == LAN966X_SD6G40_LTX2RX)
  308. ret_val->lane_loopbk_en = 1;
  309. else
  310. ret_val->lane_loopbk_en = 0;
  311. ret_val->tx_invert = !!config.txinvert;
  312. ret_val->rx_invert = !!config.rxinvert;
  313. return 0;
  314. }
  315. static int lan966x_sd6g40_setup_lane(struct serdes_macro *macro,
  316. struct lan966x_sd6g40_setup_args config,
  317. u32 idx)
  318. {
  319. struct lan966x_sd6g40_setup calc_results = {};
  320. int ret;
  321. ret = lan966x_calc_sd6g40_setup_lane(macro, config, &calc_results);
  322. if (ret)
  323. return ret;
  324. return lan966x_sd6g40_reg_cfg(macro, &calc_results, idx);
  325. }
  326. static int lan966x_sd6g40_setup(struct serdes_macro *macro, u32 idx, int mode)
  327. {
  328. struct lan966x_sd6g40_setup_args conf = {};
  329. conf.refclk125M = macro->ctrl->ref125;
  330. if (mode == PHY_INTERFACE_MODE_QSGMII)
  331. conf.mode = LAN966X_SD6G40_MODE_QSGMII;
  332. else
  333. conf.mode = LAN966X_SD6G40_MODE_SGMII;
  334. return lan966x_sd6g40_setup_lane(macro, conf, idx);
  335. }
  336. static int lan966x_rgmii_setup(struct serdes_macro *macro, u32 idx, int mode)
  337. {
  338. bool tx_delay = false;
  339. bool rx_delay = false;
  340. /* Configure RGMII */
  341. lan_rmw(HSIO_RGMII_CFG_RGMII_RX_RST_SET(0) |
  342. HSIO_RGMII_CFG_RGMII_TX_RST_SET(0) |
  343. HSIO_RGMII_CFG_TX_CLK_CFG_SET(macro->speed == SPEED_1000 ? 1 :
  344. macro->speed == SPEED_100 ? 2 :
  345. macro->speed == SPEED_10 ? 3 : 0),
  346. HSIO_RGMII_CFG_RGMII_RX_RST |
  347. HSIO_RGMII_CFG_RGMII_TX_RST |
  348. HSIO_RGMII_CFG_TX_CLK_CFG,
  349. macro->ctrl->regs, HSIO_RGMII_CFG(idx));
  350. if (mode == PHY_INTERFACE_MODE_RGMII ||
  351. mode == PHY_INTERFACE_MODE_RGMII_TXID)
  352. rx_delay = true;
  353. if (mode == PHY_INTERFACE_MODE_RGMII ||
  354. mode == PHY_INTERFACE_MODE_RGMII_RXID)
  355. tx_delay = true;
  356. /* Setup DLL configuration */
  357. lan_rmw(HSIO_DLL_CFG_DLL_RST_SET(0) |
  358. HSIO_DLL_CFG_DLL_ENA_SET(rx_delay),
  359. HSIO_DLL_CFG_DLL_RST |
  360. HSIO_DLL_CFG_DLL_ENA,
  361. macro->ctrl->regs, HSIO_DLL_CFG(idx == 0 ? 0x0 : 0x2));
  362. lan_rmw(HSIO_DLL_CFG_DELAY_ENA_SET(rx_delay),
  363. HSIO_DLL_CFG_DELAY_ENA,
  364. macro->ctrl->regs, HSIO_DLL_CFG(idx == 0 ? 0x0 : 0x2));
  365. lan_rmw(HSIO_DLL_CFG_DLL_RST_SET(0) |
  366. HSIO_DLL_CFG_DLL_ENA_SET(tx_delay),
  367. HSIO_DLL_CFG_DLL_RST |
  368. HSIO_DLL_CFG_DLL_ENA,
  369. macro->ctrl->regs, HSIO_DLL_CFG(idx == 0 ? 0x1 : 0x3));
  370. lan_rmw(HSIO_DLL_CFG_DELAY_ENA_SET(tx_delay),
  371. HSIO_DLL_CFG_DELAY_ENA,
  372. macro->ctrl->regs, HSIO_DLL_CFG(idx == 0 ? 0x1 : 0x3));
  373. return 0;
  374. }
  375. static int serdes_set_speed(struct phy *phy, int speed)
  376. {
  377. struct serdes_macro *macro = phy_get_drvdata(phy);
  378. if (!phy_interface_mode_is_rgmii(macro->mode))
  379. return 0;
  380. macro->speed = speed;
  381. lan966x_rgmii_setup(macro, macro->idx - (SERDES6G_MAX + 1), macro->mode);
  382. return 0;
  383. }
  384. static int serdes_set_mode(struct phy *phy, enum phy_mode mode, int submode)
  385. {
  386. struct serdes_macro *macro = phy_get_drvdata(phy);
  387. unsigned int i;
  388. int val;
  389. /* As of now only PHY_MODE_ETHERNET is supported */
  390. if (mode != PHY_MODE_ETHERNET)
  391. return -EOPNOTSUPP;
  392. if (submode == PHY_INTERFACE_MODE_2500BASEX)
  393. macro->speed = SPEED_2500;
  394. else
  395. macro->speed = SPEED_1000;
  396. if (submode == PHY_INTERFACE_MODE_1000BASEX ||
  397. submode == PHY_INTERFACE_MODE_2500BASEX)
  398. submode = PHY_INTERFACE_MODE_SGMII;
  399. if (submode == PHY_INTERFACE_MODE_QUSGMII)
  400. submode = PHY_INTERFACE_MODE_QSGMII;
  401. for (i = 0; i < ARRAY_SIZE(lan966x_serdes_muxes); i++) {
  402. if (macro->idx != lan966x_serdes_muxes[i].idx ||
  403. mode != lan966x_serdes_muxes[i].mode ||
  404. submode != lan966x_serdes_muxes[i].submode ||
  405. macro->port != lan966x_serdes_muxes[i].port)
  406. continue;
  407. val = readl(macro->ctrl->regs + lan_offset(HSIO_HW_CFG));
  408. val |= lan966x_serdes_muxes[i].mux;
  409. lan_rmw(val, lan966x_serdes_muxes[i].mask,
  410. macro->ctrl->regs, HSIO_HW_CFG);
  411. macro->mode = lan966x_serdes_muxes[i].submode;
  412. if (macro->idx < CU_MAX)
  413. return 0;
  414. if (macro->idx < SERDES6G_MAX)
  415. return lan966x_sd6g40_setup(macro,
  416. macro->idx - (CU_MAX + 1),
  417. macro->mode);
  418. if (macro->idx < RGMII_MAX)
  419. return lan966x_rgmii_setup(macro,
  420. macro->idx - (SERDES6G_MAX + 1),
  421. macro->mode);
  422. return -EOPNOTSUPP;
  423. }
  424. return -EINVAL;
  425. }
  426. static const struct phy_ops serdes_ops = {
  427. .set_mode = serdes_set_mode,
  428. .set_speed = serdes_set_speed,
  429. .owner = THIS_MODULE,
  430. };
  431. static struct phy *serdes_simple_xlate(struct device *dev,
  432. struct of_phandle_args *args)
  433. {
  434. struct serdes_ctrl *ctrl = dev_get_drvdata(dev);
  435. unsigned int port, idx, i;
  436. if (args->args_count != 2)
  437. return ERR_PTR(-EINVAL);
  438. port = args->args[0];
  439. idx = args->args[1];
  440. for (i = 0; i < SERDES_MAX; i++) {
  441. struct serdes_macro *macro = phy_get_drvdata(ctrl->phys[i]);
  442. if (idx != macro->idx)
  443. continue;
  444. macro->port = port;
  445. return ctrl->phys[i];
  446. }
  447. return ERR_PTR(-ENODEV);
  448. }
  449. static int serdes_phy_create(struct serdes_ctrl *ctrl, u8 idx, struct phy **phy)
  450. {
  451. struct serdes_macro *macro;
  452. *phy = devm_phy_create(ctrl->dev, NULL, &serdes_ops);
  453. if (IS_ERR(*phy))
  454. return PTR_ERR(*phy);
  455. macro = devm_kzalloc(ctrl->dev, sizeof(*macro), GFP_KERNEL);
  456. if (!macro)
  457. return -ENOMEM;
  458. macro->idx = idx;
  459. macro->ctrl = ctrl;
  460. macro->port = -1;
  461. phy_set_drvdata(*phy, macro);
  462. return 0;
  463. }
  464. static int serdes_probe(struct platform_device *pdev)
  465. {
  466. struct phy_provider *provider;
  467. struct serdes_ctrl *ctrl;
  468. void __iomem *hw_stat;
  469. unsigned int i;
  470. u32 val;
  471. int ret;
  472. ctrl = devm_kzalloc(&pdev->dev, sizeof(*ctrl), GFP_KERNEL);
  473. if (!ctrl)
  474. return -ENOMEM;
  475. ctrl->dev = &pdev->dev;
  476. ctrl->regs = devm_platform_get_and_ioremap_resource(pdev, 0, NULL);
  477. if (IS_ERR(ctrl->regs))
  478. return PTR_ERR(ctrl->regs);
  479. hw_stat = devm_platform_get_and_ioremap_resource(pdev, 1, NULL);
  480. if (IS_ERR(hw_stat))
  481. return PTR_ERR(hw_stat);
  482. for (i = 0; i < SERDES_MAX; i++) {
  483. ret = serdes_phy_create(ctrl, i, &ctrl->phys[i]);
  484. if (ret)
  485. return ret;
  486. }
  487. val = readl(hw_stat);
  488. val = FIELD_GET(PLL_CONF_MASK, val);
  489. ctrl->ref125 = (val == PLL_CONF_125MHZ ||
  490. val == PLL_CONF_SERDES_125MHZ);
  491. dev_set_drvdata(&pdev->dev, ctrl);
  492. provider = devm_of_phy_provider_register(ctrl->dev,
  493. serdes_simple_xlate);
  494. return PTR_ERR_OR_ZERO(provider);
  495. }
  496. static const struct of_device_id serdes_ids[] = {
  497. { .compatible = "microchip,lan966x-serdes", },
  498. {},
  499. };
  500. MODULE_DEVICE_TABLE(of, serdes_ids);
  501. static struct platform_driver mscc_lan966x_serdes = {
  502. .probe = serdes_probe,
  503. .driver = {
  504. .name = "microchip,lan966x-serdes",
  505. .of_match_table = of_match_ptr(serdes_ids),
  506. },
  507. };
  508. module_platform_driver(mscc_lan966x_serdes);
  509. MODULE_DESCRIPTION("Microchip lan966x switch serdes driver");
  510. MODULE_AUTHOR("Horatiu Vultur <[email protected]>");
  511. MODULE_LICENSE("GPL v2");