fsl_imx8_ddr_perf.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2017 NXP
  4. * Copyright 2016 Freescale Semiconductor, Inc.
  5. */
  6. #include <linux/bitfield.h>
  7. #include <linux/init.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/io.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/of_address.h>
  13. #include <linux/of_device.h>
  14. #include <linux/of_irq.h>
  15. #include <linux/perf_event.h>
  16. #include <linux/slab.h>
  17. #define COUNTER_CNTL 0x0
  18. #define COUNTER_READ 0x20
  19. #define COUNTER_DPCR1 0x30
  20. #define CNTL_OVER 0x1
  21. #define CNTL_CLEAR 0x2
  22. #define CNTL_EN 0x4
  23. #define CNTL_EN_MASK 0xFFFFFFFB
  24. #define CNTL_CLEAR_MASK 0xFFFFFFFD
  25. #define CNTL_OVER_MASK 0xFFFFFFFE
  26. #define CNTL_CP_SHIFT 16
  27. #define CNTL_CP_MASK (0xFF << CNTL_CP_SHIFT)
  28. #define CNTL_CSV_SHIFT 24
  29. #define CNTL_CSV_MASK (0xFFU << CNTL_CSV_SHIFT)
  30. #define EVENT_CYCLES_ID 0
  31. #define EVENT_CYCLES_COUNTER 0
  32. #define NUM_COUNTERS 4
  33. /* For removing bias if cycle counter CNTL.CP is set to 0xf0 */
  34. #define CYCLES_COUNTER_MASK 0x0FFFFFFF
  35. #define AXI_MASKING_REVERT 0xffff0000 /* AXI_MASKING(MSB 16bits) + AXI_ID(LSB 16bits) */
  36. #define to_ddr_pmu(p) container_of(p, struct ddr_pmu, pmu)
  37. #define DDR_PERF_DEV_NAME "imx8_ddr"
  38. #define DDR_CPUHP_CB_NAME DDR_PERF_DEV_NAME "_perf_pmu"
  39. static DEFINE_IDA(ddr_ida);
  40. /* DDR Perf hardware feature */
  41. #define DDR_CAP_AXI_ID_FILTER 0x1 /* support AXI ID filter */
  42. #define DDR_CAP_AXI_ID_FILTER_ENHANCED 0x3 /* support enhanced AXI ID filter */
  43. struct fsl_ddr_devtype_data {
  44. unsigned int quirks; /* quirks needed for different DDR Perf core */
  45. const char *identifier; /* system PMU identifier for userspace */
  46. };
  47. static const struct fsl_ddr_devtype_data imx8_devtype_data;
  48. static const struct fsl_ddr_devtype_data imx8m_devtype_data = {
  49. .quirks = DDR_CAP_AXI_ID_FILTER,
  50. };
  51. static const struct fsl_ddr_devtype_data imx8mq_devtype_data = {
  52. .quirks = DDR_CAP_AXI_ID_FILTER,
  53. .identifier = "i.MX8MQ",
  54. };
  55. static const struct fsl_ddr_devtype_data imx8mm_devtype_data = {
  56. .quirks = DDR_CAP_AXI_ID_FILTER,
  57. .identifier = "i.MX8MM",
  58. };
  59. static const struct fsl_ddr_devtype_data imx8mn_devtype_data = {
  60. .quirks = DDR_CAP_AXI_ID_FILTER,
  61. .identifier = "i.MX8MN",
  62. };
  63. static const struct fsl_ddr_devtype_data imx8mp_devtype_data = {
  64. .quirks = DDR_CAP_AXI_ID_FILTER_ENHANCED,
  65. .identifier = "i.MX8MP",
  66. };
  67. static const struct of_device_id imx_ddr_pmu_dt_ids[] = {
  68. { .compatible = "fsl,imx8-ddr-pmu", .data = &imx8_devtype_data},
  69. { .compatible = "fsl,imx8m-ddr-pmu", .data = &imx8m_devtype_data},
  70. { .compatible = "fsl,imx8mq-ddr-pmu", .data = &imx8mq_devtype_data},
  71. { .compatible = "fsl,imx8mm-ddr-pmu", .data = &imx8mm_devtype_data},
  72. { .compatible = "fsl,imx8mn-ddr-pmu", .data = &imx8mn_devtype_data},
  73. { .compatible = "fsl,imx8mp-ddr-pmu", .data = &imx8mp_devtype_data},
  74. { /* sentinel */ }
  75. };
  76. MODULE_DEVICE_TABLE(of, imx_ddr_pmu_dt_ids);
  77. struct ddr_pmu {
  78. struct pmu pmu;
  79. void __iomem *base;
  80. unsigned int cpu;
  81. struct hlist_node node;
  82. struct device *dev;
  83. struct perf_event *events[NUM_COUNTERS];
  84. int active_events;
  85. enum cpuhp_state cpuhp_state;
  86. const struct fsl_ddr_devtype_data *devtype_data;
  87. int irq;
  88. int id;
  89. int active_counter;
  90. };
  91. static ssize_t ddr_perf_identifier_show(struct device *dev,
  92. struct device_attribute *attr,
  93. char *page)
  94. {
  95. struct ddr_pmu *pmu = dev_get_drvdata(dev);
  96. return sysfs_emit(page, "%s\n", pmu->devtype_data->identifier);
  97. }
  98. static umode_t ddr_perf_identifier_attr_visible(struct kobject *kobj,
  99. struct attribute *attr,
  100. int n)
  101. {
  102. struct device *dev = kobj_to_dev(kobj);
  103. struct ddr_pmu *pmu = dev_get_drvdata(dev);
  104. if (!pmu->devtype_data->identifier)
  105. return 0;
  106. return attr->mode;
  107. };
  108. static struct device_attribute ddr_perf_identifier_attr =
  109. __ATTR(identifier, 0444, ddr_perf_identifier_show, NULL);
  110. static struct attribute *ddr_perf_identifier_attrs[] = {
  111. &ddr_perf_identifier_attr.attr,
  112. NULL,
  113. };
  114. static const struct attribute_group ddr_perf_identifier_attr_group = {
  115. .attrs = ddr_perf_identifier_attrs,
  116. .is_visible = ddr_perf_identifier_attr_visible,
  117. };
  118. enum ddr_perf_filter_capabilities {
  119. PERF_CAP_AXI_ID_FILTER = 0,
  120. PERF_CAP_AXI_ID_FILTER_ENHANCED,
  121. PERF_CAP_AXI_ID_FEAT_MAX,
  122. };
  123. static u32 ddr_perf_filter_cap_get(struct ddr_pmu *pmu, int cap)
  124. {
  125. u32 quirks = pmu->devtype_data->quirks;
  126. switch (cap) {
  127. case PERF_CAP_AXI_ID_FILTER:
  128. return !!(quirks & DDR_CAP_AXI_ID_FILTER);
  129. case PERF_CAP_AXI_ID_FILTER_ENHANCED:
  130. quirks &= DDR_CAP_AXI_ID_FILTER_ENHANCED;
  131. return quirks == DDR_CAP_AXI_ID_FILTER_ENHANCED;
  132. default:
  133. WARN(1, "unknown filter cap %d\n", cap);
  134. }
  135. return 0;
  136. }
  137. static ssize_t ddr_perf_filter_cap_show(struct device *dev,
  138. struct device_attribute *attr,
  139. char *buf)
  140. {
  141. struct ddr_pmu *pmu = dev_get_drvdata(dev);
  142. struct dev_ext_attribute *ea =
  143. container_of(attr, struct dev_ext_attribute, attr);
  144. int cap = (long)ea->var;
  145. return sysfs_emit(buf, "%u\n", ddr_perf_filter_cap_get(pmu, cap));
  146. }
  147. #define PERF_EXT_ATTR_ENTRY(_name, _func, _var) \
  148. (&((struct dev_ext_attribute) { \
  149. __ATTR(_name, 0444, _func, NULL), (void *)_var \
  150. }).attr.attr)
  151. #define PERF_FILTER_EXT_ATTR_ENTRY(_name, _var) \
  152. PERF_EXT_ATTR_ENTRY(_name, ddr_perf_filter_cap_show, _var)
  153. static struct attribute *ddr_perf_filter_cap_attr[] = {
  154. PERF_FILTER_EXT_ATTR_ENTRY(filter, PERF_CAP_AXI_ID_FILTER),
  155. PERF_FILTER_EXT_ATTR_ENTRY(enhanced_filter, PERF_CAP_AXI_ID_FILTER_ENHANCED),
  156. NULL,
  157. };
  158. static const struct attribute_group ddr_perf_filter_cap_attr_group = {
  159. .name = "caps",
  160. .attrs = ddr_perf_filter_cap_attr,
  161. };
  162. static ssize_t ddr_perf_cpumask_show(struct device *dev,
  163. struct device_attribute *attr, char *buf)
  164. {
  165. struct ddr_pmu *pmu = dev_get_drvdata(dev);
  166. return cpumap_print_to_pagebuf(true, buf, cpumask_of(pmu->cpu));
  167. }
  168. static struct device_attribute ddr_perf_cpumask_attr =
  169. __ATTR(cpumask, 0444, ddr_perf_cpumask_show, NULL);
  170. static struct attribute *ddr_perf_cpumask_attrs[] = {
  171. &ddr_perf_cpumask_attr.attr,
  172. NULL,
  173. };
  174. static const struct attribute_group ddr_perf_cpumask_attr_group = {
  175. .attrs = ddr_perf_cpumask_attrs,
  176. };
  177. static ssize_t
  178. ddr_pmu_event_show(struct device *dev, struct device_attribute *attr,
  179. char *page)
  180. {
  181. struct perf_pmu_events_attr *pmu_attr;
  182. pmu_attr = container_of(attr, struct perf_pmu_events_attr, attr);
  183. return sysfs_emit(page, "event=0x%02llx\n", pmu_attr->id);
  184. }
  185. #define IMX8_DDR_PMU_EVENT_ATTR(_name, _id) \
  186. PMU_EVENT_ATTR_ID(_name, ddr_pmu_event_show, _id)
  187. static struct attribute *ddr_perf_events_attrs[] = {
  188. IMX8_DDR_PMU_EVENT_ATTR(cycles, EVENT_CYCLES_ID),
  189. IMX8_DDR_PMU_EVENT_ATTR(selfresh, 0x01),
  190. IMX8_DDR_PMU_EVENT_ATTR(read-accesses, 0x04),
  191. IMX8_DDR_PMU_EVENT_ATTR(write-accesses, 0x05),
  192. IMX8_DDR_PMU_EVENT_ATTR(read-queue-depth, 0x08),
  193. IMX8_DDR_PMU_EVENT_ATTR(write-queue-depth, 0x09),
  194. IMX8_DDR_PMU_EVENT_ATTR(lp-read-credit-cnt, 0x10),
  195. IMX8_DDR_PMU_EVENT_ATTR(hp-read-credit-cnt, 0x11),
  196. IMX8_DDR_PMU_EVENT_ATTR(write-credit-cnt, 0x12),
  197. IMX8_DDR_PMU_EVENT_ATTR(read-command, 0x20),
  198. IMX8_DDR_PMU_EVENT_ATTR(write-command, 0x21),
  199. IMX8_DDR_PMU_EVENT_ATTR(read-modify-write-command, 0x22),
  200. IMX8_DDR_PMU_EVENT_ATTR(hp-read, 0x23),
  201. IMX8_DDR_PMU_EVENT_ATTR(hp-req-nocredit, 0x24),
  202. IMX8_DDR_PMU_EVENT_ATTR(hp-xact-credit, 0x25),
  203. IMX8_DDR_PMU_EVENT_ATTR(lp-req-nocredit, 0x26),
  204. IMX8_DDR_PMU_EVENT_ATTR(lp-xact-credit, 0x27),
  205. IMX8_DDR_PMU_EVENT_ATTR(wr-xact-credit, 0x29),
  206. IMX8_DDR_PMU_EVENT_ATTR(read-cycles, 0x2a),
  207. IMX8_DDR_PMU_EVENT_ATTR(write-cycles, 0x2b),
  208. IMX8_DDR_PMU_EVENT_ATTR(read-write-transition, 0x30),
  209. IMX8_DDR_PMU_EVENT_ATTR(precharge, 0x31),
  210. IMX8_DDR_PMU_EVENT_ATTR(activate, 0x32),
  211. IMX8_DDR_PMU_EVENT_ATTR(load-mode, 0x33),
  212. IMX8_DDR_PMU_EVENT_ATTR(perf-mwr, 0x34),
  213. IMX8_DDR_PMU_EVENT_ATTR(read, 0x35),
  214. IMX8_DDR_PMU_EVENT_ATTR(read-activate, 0x36),
  215. IMX8_DDR_PMU_EVENT_ATTR(refresh, 0x37),
  216. IMX8_DDR_PMU_EVENT_ATTR(write, 0x38),
  217. IMX8_DDR_PMU_EVENT_ATTR(raw-hazard, 0x39),
  218. IMX8_DDR_PMU_EVENT_ATTR(axid-read, 0x41),
  219. IMX8_DDR_PMU_EVENT_ATTR(axid-write, 0x42),
  220. NULL,
  221. };
  222. static const struct attribute_group ddr_perf_events_attr_group = {
  223. .name = "events",
  224. .attrs = ddr_perf_events_attrs,
  225. };
  226. PMU_FORMAT_ATTR(event, "config:0-7");
  227. PMU_FORMAT_ATTR(axi_id, "config1:0-15");
  228. PMU_FORMAT_ATTR(axi_mask, "config1:16-31");
  229. static struct attribute *ddr_perf_format_attrs[] = {
  230. &format_attr_event.attr,
  231. &format_attr_axi_id.attr,
  232. &format_attr_axi_mask.attr,
  233. NULL,
  234. };
  235. static const struct attribute_group ddr_perf_format_attr_group = {
  236. .name = "format",
  237. .attrs = ddr_perf_format_attrs,
  238. };
  239. static const struct attribute_group *attr_groups[] = {
  240. &ddr_perf_events_attr_group,
  241. &ddr_perf_format_attr_group,
  242. &ddr_perf_cpumask_attr_group,
  243. &ddr_perf_filter_cap_attr_group,
  244. &ddr_perf_identifier_attr_group,
  245. NULL,
  246. };
  247. static bool ddr_perf_is_filtered(struct perf_event *event)
  248. {
  249. return event->attr.config == 0x41 || event->attr.config == 0x42;
  250. }
  251. static u32 ddr_perf_filter_val(struct perf_event *event)
  252. {
  253. return event->attr.config1;
  254. }
  255. static bool ddr_perf_filters_compatible(struct perf_event *a,
  256. struct perf_event *b)
  257. {
  258. if (!ddr_perf_is_filtered(a))
  259. return true;
  260. if (!ddr_perf_is_filtered(b))
  261. return true;
  262. return ddr_perf_filter_val(a) == ddr_perf_filter_val(b);
  263. }
  264. static bool ddr_perf_is_enhanced_filtered(struct perf_event *event)
  265. {
  266. unsigned int filt;
  267. struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
  268. filt = pmu->devtype_data->quirks & DDR_CAP_AXI_ID_FILTER_ENHANCED;
  269. return (filt == DDR_CAP_AXI_ID_FILTER_ENHANCED) &&
  270. ddr_perf_is_filtered(event);
  271. }
  272. static u32 ddr_perf_alloc_counter(struct ddr_pmu *pmu, int event)
  273. {
  274. int i;
  275. /*
  276. * Always map cycle event to counter 0
  277. * Cycles counter is dedicated for cycle event
  278. * can't used for the other events
  279. */
  280. if (event == EVENT_CYCLES_ID) {
  281. if (pmu->events[EVENT_CYCLES_COUNTER] == NULL)
  282. return EVENT_CYCLES_COUNTER;
  283. else
  284. return -ENOENT;
  285. }
  286. for (i = 1; i < NUM_COUNTERS; i++) {
  287. if (pmu->events[i] == NULL)
  288. return i;
  289. }
  290. return -ENOENT;
  291. }
  292. static void ddr_perf_free_counter(struct ddr_pmu *pmu, int counter)
  293. {
  294. pmu->events[counter] = NULL;
  295. }
  296. static u32 ddr_perf_read_counter(struct ddr_pmu *pmu, int counter)
  297. {
  298. struct perf_event *event = pmu->events[counter];
  299. void __iomem *base = pmu->base;
  300. /*
  301. * return bytes instead of bursts from ddr transaction for
  302. * axid-read and axid-write event if PMU core supports enhanced
  303. * filter.
  304. */
  305. base += ddr_perf_is_enhanced_filtered(event) ? COUNTER_DPCR1 :
  306. COUNTER_READ;
  307. return readl_relaxed(base + counter * 4);
  308. }
  309. static int ddr_perf_event_init(struct perf_event *event)
  310. {
  311. struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
  312. struct hw_perf_event *hwc = &event->hw;
  313. struct perf_event *sibling;
  314. if (event->attr.type != event->pmu->type)
  315. return -ENOENT;
  316. if (is_sampling_event(event) || event->attach_state & PERF_ATTACH_TASK)
  317. return -EOPNOTSUPP;
  318. if (event->cpu < 0) {
  319. dev_warn(pmu->dev, "Can't provide per-task data!\n");
  320. return -EOPNOTSUPP;
  321. }
  322. /*
  323. * We must NOT create groups containing mixed PMUs, although software
  324. * events are acceptable (for example to create a CCN group
  325. * periodically read when a hrtimer aka cpu-clock leader triggers).
  326. */
  327. if (event->group_leader->pmu != event->pmu &&
  328. !is_software_event(event->group_leader))
  329. return -EINVAL;
  330. if (pmu->devtype_data->quirks & DDR_CAP_AXI_ID_FILTER) {
  331. if (!ddr_perf_filters_compatible(event, event->group_leader))
  332. return -EINVAL;
  333. for_each_sibling_event(sibling, event->group_leader) {
  334. if (!ddr_perf_filters_compatible(event, sibling))
  335. return -EINVAL;
  336. }
  337. }
  338. for_each_sibling_event(sibling, event->group_leader) {
  339. if (sibling->pmu != event->pmu &&
  340. !is_software_event(sibling))
  341. return -EINVAL;
  342. }
  343. event->cpu = pmu->cpu;
  344. hwc->idx = -1;
  345. return 0;
  346. }
  347. static void ddr_perf_counter_enable(struct ddr_pmu *pmu, int config,
  348. int counter, bool enable)
  349. {
  350. u8 reg = counter * 4 + COUNTER_CNTL;
  351. int val;
  352. if (enable) {
  353. /*
  354. * cycle counter is special which should firstly write 0 then
  355. * write 1 into CLEAR bit to clear it. Other counters only
  356. * need write 0 into CLEAR bit and it turns out to be 1 by
  357. * hardware. Below enable flow is harmless for all counters.
  358. */
  359. writel(0, pmu->base + reg);
  360. val = CNTL_EN | CNTL_CLEAR;
  361. val |= FIELD_PREP(CNTL_CSV_MASK, config);
  362. /*
  363. * On i.MX8MP we need to bias the cycle counter to overflow more often.
  364. * We do this by initializing bits [23:16] of the counter value via the
  365. * COUNTER_CTRL Counter Parameter (CP) field.
  366. */
  367. if (pmu->devtype_data->quirks & DDR_CAP_AXI_ID_FILTER_ENHANCED) {
  368. if (counter == EVENT_CYCLES_COUNTER)
  369. val |= FIELD_PREP(CNTL_CP_MASK, 0xf0);
  370. }
  371. writel(val, pmu->base + reg);
  372. } else {
  373. /* Disable counter */
  374. val = readl_relaxed(pmu->base + reg) & CNTL_EN_MASK;
  375. writel(val, pmu->base + reg);
  376. }
  377. }
  378. static bool ddr_perf_counter_overflow(struct ddr_pmu *pmu, int counter)
  379. {
  380. int val;
  381. val = readl_relaxed(pmu->base + counter * 4 + COUNTER_CNTL);
  382. return val & CNTL_OVER;
  383. }
  384. static void ddr_perf_counter_clear(struct ddr_pmu *pmu, int counter)
  385. {
  386. u8 reg = counter * 4 + COUNTER_CNTL;
  387. int val;
  388. val = readl_relaxed(pmu->base + reg);
  389. val &= ~CNTL_CLEAR;
  390. writel(val, pmu->base + reg);
  391. val |= CNTL_CLEAR;
  392. writel(val, pmu->base + reg);
  393. }
  394. static void ddr_perf_event_update(struct perf_event *event)
  395. {
  396. struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
  397. struct hw_perf_event *hwc = &event->hw;
  398. u64 new_raw_count;
  399. int counter = hwc->idx;
  400. int ret;
  401. new_raw_count = ddr_perf_read_counter(pmu, counter);
  402. /* Remove the bias applied in ddr_perf_counter_enable(). */
  403. if (pmu->devtype_data->quirks & DDR_CAP_AXI_ID_FILTER_ENHANCED) {
  404. if (counter == EVENT_CYCLES_COUNTER)
  405. new_raw_count &= CYCLES_COUNTER_MASK;
  406. }
  407. local64_add(new_raw_count, &event->count);
  408. /*
  409. * For legacy SoCs: event counter continue counting when overflow,
  410. * no need to clear the counter.
  411. * For new SoCs: event counter stop counting when overflow, need
  412. * clear counter to let it count again.
  413. */
  414. if (counter != EVENT_CYCLES_COUNTER) {
  415. ret = ddr_perf_counter_overflow(pmu, counter);
  416. if (ret)
  417. dev_warn_ratelimited(pmu->dev, "events lost due to counter overflow (config 0x%llx)\n",
  418. event->attr.config);
  419. }
  420. /* clear counter every time for both cycle counter and event counter */
  421. ddr_perf_counter_clear(pmu, counter);
  422. }
  423. static void ddr_perf_event_start(struct perf_event *event, int flags)
  424. {
  425. struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
  426. struct hw_perf_event *hwc = &event->hw;
  427. int counter = hwc->idx;
  428. local64_set(&hwc->prev_count, 0);
  429. ddr_perf_counter_enable(pmu, event->attr.config, counter, true);
  430. if (!pmu->active_counter++)
  431. ddr_perf_counter_enable(pmu, EVENT_CYCLES_ID,
  432. EVENT_CYCLES_COUNTER, true);
  433. hwc->state = 0;
  434. }
  435. static int ddr_perf_event_add(struct perf_event *event, int flags)
  436. {
  437. struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
  438. struct hw_perf_event *hwc = &event->hw;
  439. int counter;
  440. int cfg = event->attr.config;
  441. int cfg1 = event->attr.config1;
  442. if (pmu->devtype_data->quirks & DDR_CAP_AXI_ID_FILTER) {
  443. int i;
  444. for (i = 1; i < NUM_COUNTERS; i++) {
  445. if (pmu->events[i] &&
  446. !ddr_perf_filters_compatible(event, pmu->events[i]))
  447. return -EINVAL;
  448. }
  449. if (ddr_perf_is_filtered(event)) {
  450. /* revert axi id masking(axi_mask) value */
  451. cfg1 ^= AXI_MASKING_REVERT;
  452. writel(cfg1, pmu->base + COUNTER_DPCR1);
  453. }
  454. }
  455. counter = ddr_perf_alloc_counter(pmu, cfg);
  456. if (counter < 0) {
  457. dev_dbg(pmu->dev, "There are not enough counters\n");
  458. return -EOPNOTSUPP;
  459. }
  460. pmu->events[counter] = event;
  461. pmu->active_events++;
  462. hwc->idx = counter;
  463. hwc->state |= PERF_HES_STOPPED;
  464. if (flags & PERF_EF_START)
  465. ddr_perf_event_start(event, flags);
  466. return 0;
  467. }
  468. static void ddr_perf_event_stop(struct perf_event *event, int flags)
  469. {
  470. struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
  471. struct hw_perf_event *hwc = &event->hw;
  472. int counter = hwc->idx;
  473. ddr_perf_counter_enable(pmu, event->attr.config, counter, false);
  474. ddr_perf_event_update(event);
  475. if (!--pmu->active_counter)
  476. ddr_perf_counter_enable(pmu, EVENT_CYCLES_ID,
  477. EVENT_CYCLES_COUNTER, false);
  478. hwc->state |= PERF_HES_STOPPED;
  479. }
  480. static void ddr_perf_event_del(struct perf_event *event, int flags)
  481. {
  482. struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
  483. struct hw_perf_event *hwc = &event->hw;
  484. int counter = hwc->idx;
  485. ddr_perf_event_stop(event, PERF_EF_UPDATE);
  486. ddr_perf_free_counter(pmu, counter);
  487. pmu->active_events--;
  488. hwc->idx = -1;
  489. }
  490. static void ddr_perf_pmu_enable(struct pmu *pmu)
  491. {
  492. }
  493. static void ddr_perf_pmu_disable(struct pmu *pmu)
  494. {
  495. }
  496. static int ddr_perf_init(struct ddr_pmu *pmu, void __iomem *base,
  497. struct device *dev)
  498. {
  499. *pmu = (struct ddr_pmu) {
  500. .pmu = (struct pmu) {
  501. .module = THIS_MODULE,
  502. .capabilities = PERF_PMU_CAP_NO_EXCLUDE,
  503. .task_ctx_nr = perf_invalid_context,
  504. .attr_groups = attr_groups,
  505. .event_init = ddr_perf_event_init,
  506. .add = ddr_perf_event_add,
  507. .del = ddr_perf_event_del,
  508. .start = ddr_perf_event_start,
  509. .stop = ddr_perf_event_stop,
  510. .read = ddr_perf_event_update,
  511. .pmu_enable = ddr_perf_pmu_enable,
  512. .pmu_disable = ddr_perf_pmu_disable,
  513. },
  514. .base = base,
  515. .dev = dev,
  516. };
  517. pmu->id = ida_alloc(&ddr_ida, GFP_KERNEL);
  518. return pmu->id;
  519. }
  520. static irqreturn_t ddr_perf_irq_handler(int irq, void *p)
  521. {
  522. int i;
  523. struct ddr_pmu *pmu = (struct ddr_pmu *) p;
  524. struct perf_event *event;
  525. /* all counter will stop if cycle counter disabled */
  526. ddr_perf_counter_enable(pmu,
  527. EVENT_CYCLES_ID,
  528. EVENT_CYCLES_COUNTER,
  529. false);
  530. /*
  531. * When the cycle counter overflows, all counters are stopped,
  532. * and an IRQ is raised. If any other counter overflows, it
  533. * continues counting, and no IRQ is raised. But for new SoCs,
  534. * such as i.MX8MP, event counter would stop when overflow, so
  535. * we need use cycle counter to stop overflow of event counter.
  536. *
  537. * Cycles occur at least 4 times as often as other events, so we
  538. * can update all events on a cycle counter overflow and not
  539. * lose events.
  540. *
  541. */
  542. for (i = 0; i < NUM_COUNTERS; i++) {
  543. if (!pmu->events[i])
  544. continue;
  545. event = pmu->events[i];
  546. ddr_perf_event_update(event);
  547. }
  548. ddr_perf_counter_enable(pmu,
  549. EVENT_CYCLES_ID,
  550. EVENT_CYCLES_COUNTER,
  551. true);
  552. return IRQ_HANDLED;
  553. }
  554. static int ddr_perf_offline_cpu(unsigned int cpu, struct hlist_node *node)
  555. {
  556. struct ddr_pmu *pmu = hlist_entry_safe(node, struct ddr_pmu, node);
  557. int target;
  558. if (cpu != pmu->cpu)
  559. return 0;
  560. target = cpumask_any_but(cpu_online_mask, cpu);
  561. if (target >= nr_cpu_ids)
  562. return 0;
  563. perf_pmu_migrate_context(&pmu->pmu, cpu, target);
  564. pmu->cpu = target;
  565. WARN_ON(irq_set_affinity(pmu->irq, cpumask_of(pmu->cpu)));
  566. return 0;
  567. }
  568. static int ddr_perf_probe(struct platform_device *pdev)
  569. {
  570. struct ddr_pmu *pmu;
  571. struct device_node *np;
  572. void __iomem *base;
  573. char *name;
  574. int num;
  575. int ret;
  576. int irq;
  577. base = devm_platform_ioremap_resource(pdev, 0);
  578. if (IS_ERR(base))
  579. return PTR_ERR(base);
  580. np = pdev->dev.of_node;
  581. pmu = devm_kzalloc(&pdev->dev, sizeof(*pmu), GFP_KERNEL);
  582. if (!pmu)
  583. return -ENOMEM;
  584. num = ddr_perf_init(pmu, base, &pdev->dev);
  585. platform_set_drvdata(pdev, pmu);
  586. name = devm_kasprintf(&pdev->dev, GFP_KERNEL, DDR_PERF_DEV_NAME "%d",
  587. num);
  588. if (!name) {
  589. ret = -ENOMEM;
  590. goto cpuhp_state_err;
  591. }
  592. pmu->devtype_data = of_device_get_match_data(&pdev->dev);
  593. pmu->cpu = raw_smp_processor_id();
  594. ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
  595. DDR_CPUHP_CB_NAME,
  596. NULL,
  597. ddr_perf_offline_cpu);
  598. if (ret < 0) {
  599. dev_err(&pdev->dev, "cpuhp_setup_state_multi failed\n");
  600. goto cpuhp_state_err;
  601. }
  602. pmu->cpuhp_state = ret;
  603. /* Register the pmu instance for cpu hotplug */
  604. ret = cpuhp_state_add_instance_nocalls(pmu->cpuhp_state, &pmu->node);
  605. if (ret) {
  606. dev_err(&pdev->dev, "Error %d registering hotplug\n", ret);
  607. goto cpuhp_instance_err;
  608. }
  609. /* Request irq */
  610. irq = of_irq_get(np, 0);
  611. if (irq < 0) {
  612. dev_err(&pdev->dev, "Failed to get irq: %d", irq);
  613. ret = irq;
  614. goto ddr_perf_err;
  615. }
  616. ret = devm_request_irq(&pdev->dev, irq,
  617. ddr_perf_irq_handler,
  618. IRQF_NOBALANCING | IRQF_NO_THREAD,
  619. DDR_CPUHP_CB_NAME,
  620. pmu);
  621. if (ret < 0) {
  622. dev_err(&pdev->dev, "Request irq failed: %d", ret);
  623. goto ddr_perf_err;
  624. }
  625. pmu->irq = irq;
  626. ret = irq_set_affinity(pmu->irq, cpumask_of(pmu->cpu));
  627. if (ret) {
  628. dev_err(pmu->dev, "Failed to set interrupt affinity!\n");
  629. goto ddr_perf_err;
  630. }
  631. ret = perf_pmu_register(&pmu->pmu, name, -1);
  632. if (ret)
  633. goto ddr_perf_err;
  634. return 0;
  635. ddr_perf_err:
  636. cpuhp_state_remove_instance_nocalls(pmu->cpuhp_state, &pmu->node);
  637. cpuhp_instance_err:
  638. cpuhp_remove_multi_state(pmu->cpuhp_state);
  639. cpuhp_state_err:
  640. ida_free(&ddr_ida, pmu->id);
  641. dev_warn(&pdev->dev, "i.MX8 DDR Perf PMU failed (%d), disabled\n", ret);
  642. return ret;
  643. }
  644. static int ddr_perf_remove(struct platform_device *pdev)
  645. {
  646. struct ddr_pmu *pmu = platform_get_drvdata(pdev);
  647. cpuhp_state_remove_instance_nocalls(pmu->cpuhp_state, &pmu->node);
  648. cpuhp_remove_multi_state(pmu->cpuhp_state);
  649. perf_pmu_unregister(&pmu->pmu);
  650. ida_free(&ddr_ida, pmu->id);
  651. return 0;
  652. }
  653. static struct platform_driver imx_ddr_pmu_driver = {
  654. .driver = {
  655. .name = "imx-ddr-pmu",
  656. .of_match_table = imx_ddr_pmu_dt_ids,
  657. .suppress_bind_attrs = true,
  658. },
  659. .probe = ddr_perf_probe,
  660. .remove = ddr_perf_remove,
  661. };
  662. module_platform_driver(imx_ddr_pmu_driver);
  663. MODULE_LICENSE("GPL v2");