arm_dmc620_pmu.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * ARM DMC-620 memory controller PMU driver
  4. *
  5. * Copyright (C) 2020 Ampere Computing LLC.
  6. */
  7. #define DMC620_PMUNAME "arm_dmc620"
  8. #define DMC620_DRVNAME DMC620_PMUNAME "_pmu"
  9. #define pr_fmt(fmt) DMC620_DRVNAME ": " fmt
  10. #include <linux/acpi.h>
  11. #include <linux/bitfield.h>
  12. #include <linux/bitops.h>
  13. #include <linux/cpuhotplug.h>
  14. #include <linux/cpumask.h>
  15. #include <linux/device.h>
  16. #include <linux/errno.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/irq.h>
  19. #include <linux/kernel.h>
  20. #include <linux/list.h>
  21. #include <linux/module.h>
  22. #include <linux/mutex.h>
  23. #include <linux/perf_event.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/printk.h>
  26. #include <linux/rculist.h>
  27. #include <linux/refcount.h>
  28. #define DMC620_PA_SHIFT 12
  29. #define DMC620_CNT_INIT 0x80000000
  30. #define DMC620_CNT_MAX_PERIOD 0xffffffff
  31. #define DMC620_PMU_CLKDIV2_MAX_COUNTERS 8
  32. #define DMC620_PMU_CLK_MAX_COUNTERS 2
  33. #define DMC620_PMU_MAX_COUNTERS \
  34. (DMC620_PMU_CLKDIV2_MAX_COUNTERS + DMC620_PMU_CLK_MAX_COUNTERS)
  35. /*
  36. * The PMU registers start at 0xA00 in the DMC-620 memory map, and these
  37. * offsets are relative to that base.
  38. *
  39. * Each counter has a group of control/value registers, and the
  40. * DMC620_PMU_COUNTERn offsets are within a counter group.
  41. *
  42. * The counter registers groups start at 0xA10.
  43. */
  44. #define DMC620_PMU_OVERFLOW_STATUS_CLKDIV2 0x8
  45. #define DMC620_PMU_OVERFLOW_STATUS_CLKDIV2_MASK \
  46. (DMC620_PMU_CLKDIV2_MAX_COUNTERS - 1)
  47. #define DMC620_PMU_OVERFLOW_STATUS_CLK 0xC
  48. #define DMC620_PMU_OVERFLOW_STATUS_CLK_MASK \
  49. (DMC620_PMU_CLK_MAX_COUNTERS - 1)
  50. #define DMC620_PMU_COUNTERS_BASE 0x10
  51. #define DMC620_PMU_COUNTERn_MASK_31_00 0x0
  52. #define DMC620_PMU_COUNTERn_MASK_63_32 0x4
  53. #define DMC620_PMU_COUNTERn_MATCH_31_00 0x8
  54. #define DMC620_PMU_COUNTERn_MATCH_63_32 0xC
  55. #define DMC620_PMU_COUNTERn_CONTROL 0x10
  56. #define DMC620_PMU_COUNTERn_CONTROL_ENABLE BIT(0)
  57. #define DMC620_PMU_COUNTERn_CONTROL_INVERT BIT(1)
  58. #define DMC620_PMU_COUNTERn_CONTROL_EVENT_MUX GENMASK(6, 2)
  59. #define DMC620_PMU_COUNTERn_CONTROL_INCR_MUX GENMASK(8, 7)
  60. #define DMC620_PMU_COUNTERn_VALUE 0x20
  61. /* Offset of the registers for a given counter, relative to 0xA00 */
  62. #define DMC620_PMU_COUNTERn_OFFSET(n) \
  63. (DMC620_PMU_COUNTERS_BASE + 0x28 * (n))
  64. static LIST_HEAD(dmc620_pmu_irqs);
  65. static DEFINE_MUTEX(dmc620_pmu_irqs_lock);
  66. struct dmc620_pmu_irq {
  67. struct hlist_node node;
  68. struct list_head pmus_node;
  69. struct list_head irqs_node;
  70. refcount_t refcount;
  71. unsigned int irq_num;
  72. unsigned int cpu;
  73. };
  74. struct dmc620_pmu {
  75. struct pmu pmu;
  76. void __iomem *base;
  77. struct dmc620_pmu_irq *irq;
  78. struct list_head pmus_node;
  79. /*
  80. * We put all clkdiv2 and clk counters to a same array.
  81. * The first DMC620_PMU_CLKDIV2_MAX_COUNTERS bits belong to
  82. * clkdiv2 counters, the last DMC620_PMU_CLK_MAX_COUNTERS
  83. * belong to clk counters.
  84. */
  85. DECLARE_BITMAP(used_mask, DMC620_PMU_MAX_COUNTERS);
  86. struct perf_event *events[DMC620_PMU_MAX_COUNTERS];
  87. };
  88. #define to_dmc620_pmu(p) (container_of(p, struct dmc620_pmu, pmu))
  89. static int cpuhp_state_num;
  90. struct dmc620_pmu_event_attr {
  91. struct device_attribute attr;
  92. u8 clkdiv2;
  93. u8 eventid;
  94. };
  95. static ssize_t
  96. dmc620_pmu_event_show(struct device *dev,
  97. struct device_attribute *attr, char *page)
  98. {
  99. struct dmc620_pmu_event_attr *eattr;
  100. eattr = container_of(attr, typeof(*eattr), attr);
  101. return sysfs_emit(page, "event=0x%x,clkdiv2=0x%x\n", eattr->eventid, eattr->clkdiv2);
  102. }
  103. #define DMC620_PMU_EVENT_ATTR(_name, _eventid, _clkdiv2) \
  104. (&((struct dmc620_pmu_event_attr[]) {{ \
  105. .attr = __ATTR(_name, 0444, dmc620_pmu_event_show, NULL), \
  106. .clkdiv2 = _clkdiv2, \
  107. .eventid = _eventid, \
  108. }})[0].attr.attr)
  109. static struct attribute *dmc620_pmu_events_attrs[] = {
  110. /* clkdiv2 events list */
  111. DMC620_PMU_EVENT_ATTR(clkdiv2_cycle_count, 0x0, 1),
  112. DMC620_PMU_EVENT_ATTR(clkdiv2_allocate, 0x1, 1),
  113. DMC620_PMU_EVENT_ATTR(clkdiv2_queue_depth, 0x2, 1),
  114. DMC620_PMU_EVENT_ATTR(clkdiv2_waiting_for_wr_data, 0x3, 1),
  115. DMC620_PMU_EVENT_ATTR(clkdiv2_read_backlog, 0x4, 1),
  116. DMC620_PMU_EVENT_ATTR(clkdiv2_waiting_for_mi, 0x5, 1),
  117. DMC620_PMU_EVENT_ATTR(clkdiv2_hazard_resolution, 0x6, 1),
  118. DMC620_PMU_EVENT_ATTR(clkdiv2_enqueue, 0x7, 1),
  119. DMC620_PMU_EVENT_ATTR(clkdiv2_arbitrate, 0x8, 1),
  120. DMC620_PMU_EVENT_ATTR(clkdiv2_lrank_turnaround_activate, 0x9, 1),
  121. DMC620_PMU_EVENT_ATTR(clkdiv2_prank_turnaround_activate, 0xa, 1),
  122. DMC620_PMU_EVENT_ATTR(clkdiv2_read_depth, 0xb, 1),
  123. DMC620_PMU_EVENT_ATTR(clkdiv2_write_depth, 0xc, 1),
  124. DMC620_PMU_EVENT_ATTR(clkdiv2_highigh_qos_depth, 0xd, 1),
  125. DMC620_PMU_EVENT_ATTR(clkdiv2_high_qos_depth, 0xe, 1),
  126. DMC620_PMU_EVENT_ATTR(clkdiv2_medium_qos_depth, 0xf, 1),
  127. DMC620_PMU_EVENT_ATTR(clkdiv2_low_qos_depth, 0x10, 1),
  128. DMC620_PMU_EVENT_ATTR(clkdiv2_activate, 0x11, 1),
  129. DMC620_PMU_EVENT_ATTR(clkdiv2_rdwr, 0x12, 1),
  130. DMC620_PMU_EVENT_ATTR(clkdiv2_refresh, 0x13, 1),
  131. DMC620_PMU_EVENT_ATTR(clkdiv2_training_request, 0x14, 1),
  132. DMC620_PMU_EVENT_ATTR(clkdiv2_t_mac_tracker, 0x15, 1),
  133. DMC620_PMU_EVENT_ATTR(clkdiv2_bk_fsm_tracker, 0x16, 1),
  134. DMC620_PMU_EVENT_ATTR(clkdiv2_bk_open_tracker, 0x17, 1),
  135. DMC620_PMU_EVENT_ATTR(clkdiv2_ranks_in_pwr_down, 0x18, 1),
  136. DMC620_PMU_EVENT_ATTR(clkdiv2_ranks_in_sref, 0x19, 1),
  137. /* clk events list */
  138. DMC620_PMU_EVENT_ATTR(clk_cycle_count, 0x0, 0),
  139. DMC620_PMU_EVENT_ATTR(clk_request, 0x1, 0),
  140. DMC620_PMU_EVENT_ATTR(clk_upload_stall, 0x2, 0),
  141. NULL,
  142. };
  143. static const struct attribute_group dmc620_pmu_events_attr_group = {
  144. .name = "events",
  145. .attrs = dmc620_pmu_events_attrs,
  146. };
  147. /* User ABI */
  148. #define ATTR_CFG_FLD_mask_CFG config
  149. #define ATTR_CFG_FLD_mask_LO 0
  150. #define ATTR_CFG_FLD_mask_HI 44
  151. #define ATTR_CFG_FLD_match_CFG config1
  152. #define ATTR_CFG_FLD_match_LO 0
  153. #define ATTR_CFG_FLD_match_HI 44
  154. #define ATTR_CFG_FLD_invert_CFG config2
  155. #define ATTR_CFG_FLD_invert_LO 0
  156. #define ATTR_CFG_FLD_invert_HI 0
  157. #define ATTR_CFG_FLD_incr_CFG config2
  158. #define ATTR_CFG_FLD_incr_LO 1
  159. #define ATTR_CFG_FLD_incr_HI 2
  160. #define ATTR_CFG_FLD_event_CFG config2
  161. #define ATTR_CFG_FLD_event_LO 3
  162. #define ATTR_CFG_FLD_event_HI 8
  163. #define ATTR_CFG_FLD_clkdiv2_CFG config2
  164. #define ATTR_CFG_FLD_clkdiv2_LO 9
  165. #define ATTR_CFG_FLD_clkdiv2_HI 9
  166. #define __GEN_PMU_FORMAT_ATTR(cfg, lo, hi) \
  167. (lo) == (hi) ? #cfg ":" #lo "\n" : #cfg ":" #lo "-" #hi
  168. #define _GEN_PMU_FORMAT_ATTR(cfg, lo, hi) \
  169. __GEN_PMU_FORMAT_ATTR(cfg, lo, hi)
  170. #define GEN_PMU_FORMAT_ATTR(name) \
  171. PMU_FORMAT_ATTR(name, \
  172. _GEN_PMU_FORMAT_ATTR(ATTR_CFG_FLD_##name##_CFG, \
  173. ATTR_CFG_FLD_##name##_LO, \
  174. ATTR_CFG_FLD_##name##_HI))
  175. #define _ATTR_CFG_GET_FLD(attr, cfg, lo, hi) \
  176. ((((attr)->cfg) >> lo) & GENMASK_ULL(hi - lo, 0))
  177. #define ATTR_CFG_GET_FLD(attr, name) \
  178. _ATTR_CFG_GET_FLD(attr, \
  179. ATTR_CFG_FLD_##name##_CFG, \
  180. ATTR_CFG_FLD_##name##_LO, \
  181. ATTR_CFG_FLD_##name##_HI)
  182. GEN_PMU_FORMAT_ATTR(mask);
  183. GEN_PMU_FORMAT_ATTR(match);
  184. GEN_PMU_FORMAT_ATTR(invert);
  185. GEN_PMU_FORMAT_ATTR(incr);
  186. GEN_PMU_FORMAT_ATTR(event);
  187. GEN_PMU_FORMAT_ATTR(clkdiv2);
  188. static struct attribute *dmc620_pmu_formats_attrs[] = {
  189. &format_attr_mask.attr,
  190. &format_attr_match.attr,
  191. &format_attr_invert.attr,
  192. &format_attr_incr.attr,
  193. &format_attr_event.attr,
  194. &format_attr_clkdiv2.attr,
  195. NULL,
  196. };
  197. static const struct attribute_group dmc620_pmu_format_attr_group = {
  198. .name = "format",
  199. .attrs = dmc620_pmu_formats_attrs,
  200. };
  201. static const struct attribute_group *dmc620_pmu_attr_groups[] = {
  202. &dmc620_pmu_events_attr_group,
  203. &dmc620_pmu_format_attr_group,
  204. NULL,
  205. };
  206. static inline
  207. u32 dmc620_pmu_creg_read(struct dmc620_pmu *dmc620_pmu,
  208. unsigned int idx, unsigned int reg)
  209. {
  210. return readl(dmc620_pmu->base + DMC620_PMU_COUNTERn_OFFSET(idx) + reg);
  211. }
  212. static inline
  213. void dmc620_pmu_creg_write(struct dmc620_pmu *dmc620_pmu,
  214. unsigned int idx, unsigned int reg, u32 val)
  215. {
  216. writel(val, dmc620_pmu->base + DMC620_PMU_COUNTERn_OFFSET(idx) + reg);
  217. }
  218. static
  219. unsigned int dmc620_event_to_counter_control(struct perf_event *event)
  220. {
  221. struct perf_event_attr *attr = &event->attr;
  222. unsigned int reg = 0;
  223. reg |= FIELD_PREP(DMC620_PMU_COUNTERn_CONTROL_INVERT,
  224. ATTR_CFG_GET_FLD(attr, invert));
  225. reg |= FIELD_PREP(DMC620_PMU_COUNTERn_CONTROL_EVENT_MUX,
  226. ATTR_CFG_GET_FLD(attr, event));
  227. reg |= FIELD_PREP(DMC620_PMU_COUNTERn_CONTROL_INCR_MUX,
  228. ATTR_CFG_GET_FLD(attr, incr));
  229. return reg;
  230. }
  231. static int dmc620_get_event_idx(struct perf_event *event)
  232. {
  233. struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
  234. int idx, start_idx, end_idx;
  235. if (ATTR_CFG_GET_FLD(&event->attr, clkdiv2)) {
  236. start_idx = 0;
  237. end_idx = DMC620_PMU_CLKDIV2_MAX_COUNTERS;
  238. } else {
  239. start_idx = DMC620_PMU_CLKDIV2_MAX_COUNTERS;
  240. end_idx = DMC620_PMU_MAX_COUNTERS;
  241. }
  242. for (idx = start_idx; idx < end_idx; ++idx) {
  243. if (!test_and_set_bit(idx, dmc620_pmu->used_mask))
  244. return idx;
  245. }
  246. /* The counters are all in use. */
  247. return -EAGAIN;
  248. }
  249. static inline
  250. u64 dmc620_pmu_read_counter(struct perf_event *event)
  251. {
  252. struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
  253. return dmc620_pmu_creg_read(dmc620_pmu,
  254. event->hw.idx, DMC620_PMU_COUNTERn_VALUE);
  255. }
  256. static void dmc620_pmu_event_update(struct perf_event *event)
  257. {
  258. struct hw_perf_event *hwc = &event->hw;
  259. u64 delta, prev_count, new_count;
  260. do {
  261. /* We may also be called from the irq handler */
  262. prev_count = local64_read(&hwc->prev_count);
  263. new_count = dmc620_pmu_read_counter(event);
  264. } while (local64_cmpxchg(&hwc->prev_count,
  265. prev_count, new_count) != prev_count);
  266. delta = (new_count - prev_count) & DMC620_CNT_MAX_PERIOD;
  267. local64_add(delta, &event->count);
  268. }
  269. static void dmc620_pmu_event_set_period(struct perf_event *event)
  270. {
  271. struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
  272. local64_set(&event->hw.prev_count, DMC620_CNT_INIT);
  273. dmc620_pmu_creg_write(dmc620_pmu,
  274. event->hw.idx, DMC620_PMU_COUNTERn_VALUE, DMC620_CNT_INIT);
  275. }
  276. static void dmc620_pmu_enable_counter(struct perf_event *event)
  277. {
  278. struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
  279. u32 reg;
  280. reg = dmc620_event_to_counter_control(event) | DMC620_PMU_COUNTERn_CONTROL_ENABLE;
  281. dmc620_pmu_creg_write(dmc620_pmu,
  282. event->hw.idx, DMC620_PMU_COUNTERn_CONTROL, reg);
  283. }
  284. static void dmc620_pmu_disable_counter(struct perf_event *event)
  285. {
  286. struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
  287. dmc620_pmu_creg_write(dmc620_pmu,
  288. event->hw.idx, DMC620_PMU_COUNTERn_CONTROL, 0);
  289. }
  290. static irqreturn_t dmc620_pmu_handle_irq(int irq_num, void *data)
  291. {
  292. struct dmc620_pmu_irq *irq = data;
  293. struct dmc620_pmu *dmc620_pmu;
  294. irqreturn_t ret = IRQ_NONE;
  295. rcu_read_lock();
  296. list_for_each_entry_rcu(dmc620_pmu, &irq->pmus_node, pmus_node) {
  297. unsigned long status;
  298. struct perf_event *event;
  299. unsigned int idx;
  300. /*
  301. * HW doesn't provide a control to atomically disable all counters.
  302. * To prevent race condition (overflow happens while clearing status register),
  303. * disable all events before continuing
  304. */
  305. for (idx = 0; idx < DMC620_PMU_MAX_COUNTERS; idx++) {
  306. event = dmc620_pmu->events[idx];
  307. if (!event)
  308. continue;
  309. dmc620_pmu_disable_counter(event);
  310. }
  311. status = readl(dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLKDIV2);
  312. status |= (readl(dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLK) <<
  313. DMC620_PMU_CLKDIV2_MAX_COUNTERS);
  314. if (status) {
  315. for_each_set_bit(idx, &status,
  316. DMC620_PMU_MAX_COUNTERS) {
  317. event = dmc620_pmu->events[idx];
  318. if (WARN_ON_ONCE(!event))
  319. continue;
  320. dmc620_pmu_event_update(event);
  321. dmc620_pmu_event_set_period(event);
  322. }
  323. if (status & DMC620_PMU_OVERFLOW_STATUS_CLKDIV2_MASK)
  324. writel(0, dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLKDIV2);
  325. if ((status >> DMC620_PMU_CLKDIV2_MAX_COUNTERS) &
  326. DMC620_PMU_OVERFLOW_STATUS_CLK_MASK)
  327. writel(0, dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLK);
  328. }
  329. for (idx = 0; idx < DMC620_PMU_MAX_COUNTERS; idx++) {
  330. event = dmc620_pmu->events[idx];
  331. if (!event)
  332. continue;
  333. if (!(event->hw.state & PERF_HES_STOPPED))
  334. dmc620_pmu_enable_counter(event);
  335. }
  336. ret = IRQ_HANDLED;
  337. }
  338. rcu_read_unlock();
  339. return ret;
  340. }
  341. static struct dmc620_pmu_irq *__dmc620_pmu_get_irq(int irq_num)
  342. {
  343. struct dmc620_pmu_irq *irq;
  344. int ret;
  345. list_for_each_entry(irq, &dmc620_pmu_irqs, irqs_node)
  346. if (irq->irq_num == irq_num && refcount_inc_not_zero(&irq->refcount))
  347. return irq;
  348. irq = kzalloc(sizeof(*irq), GFP_KERNEL);
  349. if (!irq)
  350. return ERR_PTR(-ENOMEM);
  351. INIT_LIST_HEAD(&irq->pmus_node);
  352. /* Pick one CPU to be the preferred one to use */
  353. irq->cpu = raw_smp_processor_id();
  354. refcount_set(&irq->refcount, 1);
  355. ret = request_irq(irq_num, dmc620_pmu_handle_irq,
  356. IRQF_NOBALANCING | IRQF_NO_THREAD,
  357. "dmc620-pmu", irq);
  358. if (ret)
  359. goto out_free_aff;
  360. ret = irq_set_affinity(irq_num, cpumask_of(irq->cpu));
  361. if (ret)
  362. goto out_free_irq;
  363. ret = cpuhp_state_add_instance_nocalls(cpuhp_state_num, &irq->node);
  364. if (ret)
  365. goto out_free_irq;
  366. irq->irq_num = irq_num;
  367. list_add(&irq->irqs_node, &dmc620_pmu_irqs);
  368. return irq;
  369. out_free_irq:
  370. free_irq(irq_num, irq);
  371. out_free_aff:
  372. kfree(irq);
  373. return ERR_PTR(ret);
  374. }
  375. static int dmc620_pmu_get_irq(struct dmc620_pmu *dmc620_pmu, int irq_num)
  376. {
  377. struct dmc620_pmu_irq *irq;
  378. mutex_lock(&dmc620_pmu_irqs_lock);
  379. irq = __dmc620_pmu_get_irq(irq_num);
  380. mutex_unlock(&dmc620_pmu_irqs_lock);
  381. if (IS_ERR(irq))
  382. return PTR_ERR(irq);
  383. dmc620_pmu->irq = irq;
  384. mutex_lock(&dmc620_pmu_irqs_lock);
  385. list_add_rcu(&dmc620_pmu->pmus_node, &irq->pmus_node);
  386. mutex_unlock(&dmc620_pmu_irqs_lock);
  387. return 0;
  388. }
  389. static void dmc620_pmu_put_irq(struct dmc620_pmu *dmc620_pmu)
  390. {
  391. struct dmc620_pmu_irq *irq = dmc620_pmu->irq;
  392. mutex_lock(&dmc620_pmu_irqs_lock);
  393. list_del_rcu(&dmc620_pmu->pmus_node);
  394. if (!refcount_dec_and_test(&irq->refcount)) {
  395. mutex_unlock(&dmc620_pmu_irqs_lock);
  396. return;
  397. }
  398. list_del(&irq->irqs_node);
  399. mutex_unlock(&dmc620_pmu_irqs_lock);
  400. free_irq(irq->irq_num, irq);
  401. cpuhp_state_remove_instance_nocalls(cpuhp_state_num, &irq->node);
  402. kfree(irq);
  403. }
  404. static int dmc620_pmu_event_init(struct perf_event *event)
  405. {
  406. struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
  407. struct hw_perf_event *hwc = &event->hw;
  408. struct perf_event *sibling;
  409. if (event->attr.type != event->pmu->type)
  410. return -ENOENT;
  411. /*
  412. * DMC 620 PMUs are shared across all cpus and cannot
  413. * support task bound and sampling events.
  414. */
  415. if (is_sampling_event(event) ||
  416. event->attach_state & PERF_ATTACH_TASK) {
  417. dev_dbg(dmc620_pmu->pmu.dev,
  418. "Can't support per-task counters\n");
  419. return -EOPNOTSUPP;
  420. }
  421. /*
  422. * Many perf core operations (eg. events rotation) operate on a
  423. * single CPU context. This is obvious for CPU PMUs, where one
  424. * expects the same sets of events being observed on all CPUs,
  425. * but can lead to issues for off-core PMUs, where each
  426. * event could be theoretically assigned to a different CPU. To
  427. * mitigate this, we enforce CPU assignment to one, selected
  428. * processor.
  429. */
  430. event->cpu = dmc620_pmu->irq->cpu;
  431. if (event->cpu < 0)
  432. return -EINVAL;
  433. /*
  434. * We can't atomically disable all HW counters so only one event allowed,
  435. * although software events are acceptable.
  436. */
  437. if (event->group_leader != event &&
  438. !is_software_event(event->group_leader))
  439. return -EINVAL;
  440. for_each_sibling_event(sibling, event->group_leader) {
  441. if (sibling != event &&
  442. !is_software_event(sibling))
  443. return -EINVAL;
  444. }
  445. hwc->idx = -1;
  446. return 0;
  447. }
  448. static void dmc620_pmu_read(struct perf_event *event)
  449. {
  450. dmc620_pmu_event_update(event);
  451. }
  452. static void dmc620_pmu_start(struct perf_event *event, int flags)
  453. {
  454. event->hw.state = 0;
  455. dmc620_pmu_event_set_period(event);
  456. dmc620_pmu_enable_counter(event);
  457. }
  458. static void dmc620_pmu_stop(struct perf_event *event, int flags)
  459. {
  460. if (event->hw.state & PERF_HES_STOPPED)
  461. return;
  462. dmc620_pmu_disable_counter(event);
  463. dmc620_pmu_event_update(event);
  464. event->hw.state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
  465. }
  466. static int dmc620_pmu_add(struct perf_event *event, int flags)
  467. {
  468. struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
  469. struct perf_event_attr *attr = &event->attr;
  470. struct hw_perf_event *hwc = &event->hw;
  471. int idx;
  472. u64 reg;
  473. idx = dmc620_get_event_idx(event);
  474. if (idx < 0)
  475. return idx;
  476. hwc->idx = idx;
  477. dmc620_pmu->events[idx] = event;
  478. hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
  479. reg = ATTR_CFG_GET_FLD(attr, mask);
  480. dmc620_pmu_creg_write(dmc620_pmu,
  481. idx, DMC620_PMU_COUNTERn_MASK_31_00, lower_32_bits(reg));
  482. dmc620_pmu_creg_write(dmc620_pmu,
  483. idx, DMC620_PMU_COUNTERn_MASK_63_32, upper_32_bits(reg));
  484. reg = ATTR_CFG_GET_FLD(attr, match);
  485. dmc620_pmu_creg_write(dmc620_pmu,
  486. idx, DMC620_PMU_COUNTERn_MATCH_31_00, lower_32_bits(reg));
  487. dmc620_pmu_creg_write(dmc620_pmu,
  488. idx, DMC620_PMU_COUNTERn_MATCH_63_32, upper_32_bits(reg));
  489. if (flags & PERF_EF_START)
  490. dmc620_pmu_start(event, PERF_EF_RELOAD);
  491. perf_event_update_userpage(event);
  492. return 0;
  493. }
  494. static void dmc620_pmu_del(struct perf_event *event, int flags)
  495. {
  496. struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
  497. struct hw_perf_event *hwc = &event->hw;
  498. int idx = hwc->idx;
  499. dmc620_pmu_stop(event, PERF_EF_UPDATE);
  500. dmc620_pmu->events[idx] = NULL;
  501. clear_bit(idx, dmc620_pmu->used_mask);
  502. perf_event_update_userpage(event);
  503. }
  504. static int dmc620_pmu_cpu_teardown(unsigned int cpu,
  505. struct hlist_node *node)
  506. {
  507. struct dmc620_pmu_irq *irq;
  508. struct dmc620_pmu *dmc620_pmu;
  509. unsigned int target;
  510. irq = hlist_entry_safe(node, struct dmc620_pmu_irq, node);
  511. if (cpu != irq->cpu)
  512. return 0;
  513. target = cpumask_any_but(cpu_online_mask, cpu);
  514. if (target >= nr_cpu_ids)
  515. return 0;
  516. /* We're only reading, but this isn't the place to be involving RCU */
  517. mutex_lock(&dmc620_pmu_irqs_lock);
  518. list_for_each_entry(dmc620_pmu, &irq->pmus_node, pmus_node)
  519. perf_pmu_migrate_context(&dmc620_pmu->pmu, irq->cpu, target);
  520. mutex_unlock(&dmc620_pmu_irqs_lock);
  521. WARN_ON(irq_set_affinity(irq->irq_num, cpumask_of(target)));
  522. irq->cpu = target;
  523. return 0;
  524. }
  525. static int dmc620_pmu_device_probe(struct platform_device *pdev)
  526. {
  527. struct dmc620_pmu *dmc620_pmu;
  528. struct resource *res;
  529. char *name;
  530. int irq_num;
  531. int i, ret;
  532. dmc620_pmu = devm_kzalloc(&pdev->dev,
  533. sizeof(struct dmc620_pmu), GFP_KERNEL);
  534. if (!dmc620_pmu)
  535. return -ENOMEM;
  536. platform_set_drvdata(pdev, dmc620_pmu);
  537. dmc620_pmu->pmu = (struct pmu) {
  538. .module = THIS_MODULE,
  539. .capabilities = PERF_PMU_CAP_NO_EXCLUDE,
  540. .task_ctx_nr = perf_invalid_context,
  541. .event_init = dmc620_pmu_event_init,
  542. .add = dmc620_pmu_add,
  543. .del = dmc620_pmu_del,
  544. .start = dmc620_pmu_start,
  545. .stop = dmc620_pmu_stop,
  546. .read = dmc620_pmu_read,
  547. .attr_groups = dmc620_pmu_attr_groups,
  548. };
  549. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  550. dmc620_pmu->base = devm_ioremap_resource(&pdev->dev, res);
  551. if (IS_ERR(dmc620_pmu->base))
  552. return PTR_ERR(dmc620_pmu->base);
  553. /* Make sure device is reset before enabling interrupt */
  554. for (i = 0; i < DMC620_PMU_MAX_COUNTERS; i++)
  555. dmc620_pmu_creg_write(dmc620_pmu, i, DMC620_PMU_COUNTERn_CONTROL, 0);
  556. writel(0, dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLKDIV2);
  557. writel(0, dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLK);
  558. irq_num = platform_get_irq(pdev, 0);
  559. if (irq_num < 0)
  560. return irq_num;
  561. ret = dmc620_pmu_get_irq(dmc620_pmu, irq_num);
  562. if (ret)
  563. return ret;
  564. name = devm_kasprintf(&pdev->dev, GFP_KERNEL,
  565. "%s_%llx", DMC620_PMUNAME,
  566. (u64)(res->start >> DMC620_PA_SHIFT));
  567. if (!name) {
  568. dev_err(&pdev->dev,
  569. "Create name failed, PMU @%pa\n", &res->start);
  570. ret = -ENOMEM;
  571. goto out_teardown_dev;
  572. }
  573. ret = perf_pmu_register(&dmc620_pmu->pmu, name, -1);
  574. if (ret)
  575. goto out_teardown_dev;
  576. return 0;
  577. out_teardown_dev:
  578. dmc620_pmu_put_irq(dmc620_pmu);
  579. synchronize_rcu();
  580. return ret;
  581. }
  582. static int dmc620_pmu_device_remove(struct platform_device *pdev)
  583. {
  584. struct dmc620_pmu *dmc620_pmu = platform_get_drvdata(pdev);
  585. dmc620_pmu_put_irq(dmc620_pmu);
  586. /* perf will synchronise RCU before devres can free dmc620_pmu */
  587. perf_pmu_unregister(&dmc620_pmu->pmu);
  588. return 0;
  589. }
  590. static const struct acpi_device_id dmc620_acpi_match[] = {
  591. { "ARMHD620", 0},
  592. {},
  593. };
  594. MODULE_DEVICE_TABLE(acpi, dmc620_acpi_match);
  595. static struct platform_driver dmc620_pmu_driver = {
  596. .driver = {
  597. .name = DMC620_DRVNAME,
  598. .acpi_match_table = dmc620_acpi_match,
  599. .suppress_bind_attrs = true,
  600. },
  601. .probe = dmc620_pmu_device_probe,
  602. .remove = dmc620_pmu_device_remove,
  603. };
  604. static int __init dmc620_pmu_init(void)
  605. {
  606. int ret;
  607. cpuhp_state_num = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
  608. DMC620_DRVNAME,
  609. NULL,
  610. dmc620_pmu_cpu_teardown);
  611. if (cpuhp_state_num < 0)
  612. return cpuhp_state_num;
  613. ret = platform_driver_register(&dmc620_pmu_driver);
  614. if (ret)
  615. cpuhp_remove_multi_state(cpuhp_state_num);
  616. return ret;
  617. }
  618. static void __exit dmc620_pmu_exit(void)
  619. {
  620. platform_driver_unregister(&dmc620_pmu_driver);
  621. cpuhp_remove_multi_state(cpuhp_state_num);
  622. }
  623. module_init(dmc620_pmu_init);
  624. module_exit(dmc620_pmu_exit);
  625. MODULE_DESCRIPTION("Perf driver for the ARM DMC-620 memory controller");
  626. MODULE_AUTHOR("Tuan Phan <[email protected]");
  627. MODULE_LICENSE("GPL v2");