goya.c 152 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2016-2022 HabanaLabs, Ltd.
  4. * All Rights Reserved.
  5. */
  6. #include "goyaP.h"
  7. #include "../include/hw_ip/mmu/mmu_general.h"
  8. #include "../include/hw_ip/mmu/mmu_v1_0.h"
  9. #include "../include/goya/asic_reg/goya_masks.h"
  10. #include "../include/goya/goya_reg_map.h"
  11. #include <linux/pci.h>
  12. #include <linux/hwmon.h>
  13. #include <linux/iommu.h>
  14. #include <linux/seq_file.h>
  15. /*
  16. * GOYA security scheme:
  17. *
  18. * 1. Host is protected by:
  19. * - Range registers (When MMU is enabled, DMA RR does NOT protect host)
  20. * - MMU
  21. *
  22. * 2. DRAM is protected by:
  23. * - Range registers (protect the first 512MB)
  24. * - MMU (isolation between users)
  25. *
  26. * 3. Configuration is protected by:
  27. * - Range registers
  28. * - Protection bits
  29. *
  30. * When MMU is disabled:
  31. *
  32. * QMAN DMA: PQ, CQ, CP, DMA are secured.
  33. * PQ, CB and the data are on the host.
  34. *
  35. * QMAN TPC/MME:
  36. * PQ, CQ and CP are not secured.
  37. * PQ, CB and the data are on the SRAM/DRAM.
  38. *
  39. * Since QMAN DMA is secured, the driver is parsing the DMA CB:
  40. * - checks DMA pointer
  41. * - WREG, MSG_PROT are not allowed.
  42. * - MSG_LONG/SHORT are allowed.
  43. *
  44. * A read/write transaction by the QMAN to a protected area will succeed if
  45. * and only if the QMAN's CP is secured and MSG_PROT is used
  46. *
  47. *
  48. * When MMU is enabled:
  49. *
  50. * QMAN DMA: PQ, CQ and CP are secured.
  51. * MMU is set to bypass on the Secure props register of the QMAN.
  52. * The reasons we don't enable MMU for PQ, CQ and CP are:
  53. * - PQ entry is in kernel address space and the driver doesn't map it.
  54. * - CP writes to MSIX register and to kernel address space (completion
  55. * queue).
  56. *
  57. * DMA is not secured but because CP is secured, the driver still needs to parse
  58. * the CB, but doesn't need to check the DMA addresses.
  59. *
  60. * For QMAN DMA 0, DMA is also secured because only the driver uses this DMA and
  61. * the driver doesn't map memory in MMU.
  62. *
  63. * QMAN TPC/MME: PQ, CQ and CP aren't secured (no change from MMU disabled mode)
  64. *
  65. * DMA RR does NOT protect host because DMA is not secured
  66. *
  67. */
  68. #define GOYA_BOOT_FIT_FILE "habanalabs/goya/goya-boot-fit.itb"
  69. #define GOYA_LINUX_FW_FILE "habanalabs/goya/goya-fit.itb"
  70. #define GOYA_MMU_REGS_NUM 63
  71. #define GOYA_DMA_POOL_BLK_SIZE 0x100 /* 256 bytes */
  72. #define GOYA_RESET_TIMEOUT_MSEC 500 /* 500ms */
  73. #define GOYA_PLDM_RESET_TIMEOUT_MSEC 20000 /* 20s */
  74. #define GOYA_RESET_WAIT_MSEC 1 /* 1ms */
  75. #define GOYA_CPU_RESET_WAIT_MSEC 100 /* 100ms */
  76. #define GOYA_PLDM_RESET_WAIT_MSEC 1000 /* 1s */
  77. #define GOYA_TEST_QUEUE_WAIT_USEC 100000 /* 100ms */
  78. #define GOYA_PLDM_MMU_TIMEOUT_USEC (MMU_CONFIG_TIMEOUT_USEC * 100)
  79. #define GOYA_PLDM_QMAN0_TIMEOUT_USEC (HL_DEVICE_TIMEOUT_USEC * 30)
  80. #define GOYA_BOOT_FIT_REQ_TIMEOUT_USEC 1000000 /* 1s */
  81. #define GOYA_MSG_TO_CPU_TIMEOUT_USEC 4000000 /* 4s */
  82. #define GOYA_WAIT_FOR_BL_TIMEOUT_USEC 15000000 /* 15s */
  83. #define GOYA_QMAN0_FENCE_VAL 0xD169B243
  84. #define GOYA_MAX_STRING_LEN 20
  85. #define GOYA_CB_POOL_CB_CNT 512
  86. #define GOYA_CB_POOL_CB_SIZE 0x20000 /* 128KB */
  87. #define IS_QM_IDLE(engine, qm_glbl_sts0) \
  88. (((qm_glbl_sts0) & engine##_QM_IDLE_MASK) == engine##_QM_IDLE_MASK)
  89. #define IS_DMA_QM_IDLE(qm_glbl_sts0) IS_QM_IDLE(DMA, qm_glbl_sts0)
  90. #define IS_TPC_QM_IDLE(qm_glbl_sts0) IS_QM_IDLE(TPC, qm_glbl_sts0)
  91. #define IS_MME_QM_IDLE(qm_glbl_sts0) IS_QM_IDLE(MME, qm_glbl_sts0)
  92. #define IS_CMDQ_IDLE(engine, cmdq_glbl_sts0) \
  93. (((cmdq_glbl_sts0) & engine##_CMDQ_IDLE_MASK) == \
  94. engine##_CMDQ_IDLE_MASK)
  95. #define IS_TPC_CMDQ_IDLE(cmdq_glbl_sts0) \
  96. IS_CMDQ_IDLE(TPC, cmdq_glbl_sts0)
  97. #define IS_MME_CMDQ_IDLE(cmdq_glbl_sts0) \
  98. IS_CMDQ_IDLE(MME, cmdq_glbl_sts0)
  99. #define IS_DMA_IDLE(dma_core_sts0) \
  100. !((dma_core_sts0) & DMA_CH_0_STS0_DMA_BUSY_MASK)
  101. #define IS_TPC_IDLE(tpc_cfg_sts) \
  102. (((tpc_cfg_sts) & TPC_CFG_IDLE_MASK) == TPC_CFG_IDLE_MASK)
  103. #define IS_MME_IDLE(mme_arch_sts) \
  104. (((mme_arch_sts) & MME_ARCH_IDLE_MASK) == MME_ARCH_IDLE_MASK)
  105. static const char goya_irq_name[GOYA_MSIX_ENTRIES][GOYA_MAX_STRING_LEN] = {
  106. "goya cq 0", "goya cq 1", "goya cq 2", "goya cq 3",
  107. "goya cq 4", "goya cpu eq"
  108. };
  109. static u16 goya_packet_sizes[MAX_PACKET_ID] = {
  110. [PACKET_WREG_32] = sizeof(struct packet_wreg32),
  111. [PACKET_WREG_BULK] = sizeof(struct packet_wreg_bulk),
  112. [PACKET_MSG_LONG] = sizeof(struct packet_msg_long),
  113. [PACKET_MSG_SHORT] = sizeof(struct packet_msg_short),
  114. [PACKET_CP_DMA] = sizeof(struct packet_cp_dma),
  115. [PACKET_MSG_PROT] = sizeof(struct packet_msg_prot),
  116. [PACKET_FENCE] = sizeof(struct packet_fence),
  117. [PACKET_LIN_DMA] = sizeof(struct packet_lin_dma),
  118. [PACKET_NOP] = sizeof(struct packet_nop),
  119. [PACKET_STOP] = sizeof(struct packet_stop)
  120. };
  121. static inline bool validate_packet_id(enum packet_id id)
  122. {
  123. switch (id) {
  124. case PACKET_WREG_32:
  125. case PACKET_WREG_BULK:
  126. case PACKET_MSG_LONG:
  127. case PACKET_MSG_SHORT:
  128. case PACKET_CP_DMA:
  129. case PACKET_MSG_PROT:
  130. case PACKET_FENCE:
  131. case PACKET_LIN_DMA:
  132. case PACKET_NOP:
  133. case PACKET_STOP:
  134. return true;
  135. default:
  136. return false;
  137. }
  138. }
  139. static u64 goya_mmu_regs[GOYA_MMU_REGS_NUM] = {
  140. mmDMA_QM_0_GLBL_NON_SECURE_PROPS,
  141. mmDMA_QM_1_GLBL_NON_SECURE_PROPS,
  142. mmDMA_QM_2_GLBL_NON_SECURE_PROPS,
  143. mmDMA_QM_3_GLBL_NON_SECURE_PROPS,
  144. mmDMA_QM_4_GLBL_NON_SECURE_PROPS,
  145. mmTPC0_QM_GLBL_SECURE_PROPS,
  146. mmTPC0_QM_GLBL_NON_SECURE_PROPS,
  147. mmTPC0_CMDQ_GLBL_SECURE_PROPS,
  148. mmTPC0_CMDQ_GLBL_NON_SECURE_PROPS,
  149. mmTPC0_CFG_ARUSER,
  150. mmTPC0_CFG_AWUSER,
  151. mmTPC1_QM_GLBL_SECURE_PROPS,
  152. mmTPC1_QM_GLBL_NON_SECURE_PROPS,
  153. mmTPC1_CMDQ_GLBL_SECURE_PROPS,
  154. mmTPC1_CMDQ_GLBL_NON_SECURE_PROPS,
  155. mmTPC1_CFG_ARUSER,
  156. mmTPC1_CFG_AWUSER,
  157. mmTPC2_QM_GLBL_SECURE_PROPS,
  158. mmTPC2_QM_GLBL_NON_SECURE_PROPS,
  159. mmTPC2_CMDQ_GLBL_SECURE_PROPS,
  160. mmTPC2_CMDQ_GLBL_NON_SECURE_PROPS,
  161. mmTPC2_CFG_ARUSER,
  162. mmTPC2_CFG_AWUSER,
  163. mmTPC3_QM_GLBL_SECURE_PROPS,
  164. mmTPC3_QM_GLBL_NON_SECURE_PROPS,
  165. mmTPC3_CMDQ_GLBL_SECURE_PROPS,
  166. mmTPC3_CMDQ_GLBL_NON_SECURE_PROPS,
  167. mmTPC3_CFG_ARUSER,
  168. mmTPC3_CFG_AWUSER,
  169. mmTPC4_QM_GLBL_SECURE_PROPS,
  170. mmTPC4_QM_GLBL_NON_SECURE_PROPS,
  171. mmTPC4_CMDQ_GLBL_SECURE_PROPS,
  172. mmTPC4_CMDQ_GLBL_NON_SECURE_PROPS,
  173. mmTPC4_CFG_ARUSER,
  174. mmTPC4_CFG_AWUSER,
  175. mmTPC5_QM_GLBL_SECURE_PROPS,
  176. mmTPC5_QM_GLBL_NON_SECURE_PROPS,
  177. mmTPC5_CMDQ_GLBL_SECURE_PROPS,
  178. mmTPC5_CMDQ_GLBL_NON_SECURE_PROPS,
  179. mmTPC5_CFG_ARUSER,
  180. mmTPC5_CFG_AWUSER,
  181. mmTPC6_QM_GLBL_SECURE_PROPS,
  182. mmTPC6_QM_GLBL_NON_SECURE_PROPS,
  183. mmTPC6_CMDQ_GLBL_SECURE_PROPS,
  184. mmTPC6_CMDQ_GLBL_NON_SECURE_PROPS,
  185. mmTPC6_CFG_ARUSER,
  186. mmTPC6_CFG_AWUSER,
  187. mmTPC7_QM_GLBL_SECURE_PROPS,
  188. mmTPC7_QM_GLBL_NON_SECURE_PROPS,
  189. mmTPC7_CMDQ_GLBL_SECURE_PROPS,
  190. mmTPC7_CMDQ_GLBL_NON_SECURE_PROPS,
  191. mmTPC7_CFG_ARUSER,
  192. mmTPC7_CFG_AWUSER,
  193. mmMME_QM_GLBL_SECURE_PROPS,
  194. mmMME_QM_GLBL_NON_SECURE_PROPS,
  195. mmMME_CMDQ_GLBL_SECURE_PROPS,
  196. mmMME_CMDQ_GLBL_NON_SECURE_PROPS,
  197. mmMME_SBA_CONTROL_DATA,
  198. mmMME_SBB_CONTROL_DATA,
  199. mmMME_SBC_CONTROL_DATA,
  200. mmMME_WBC_CONTROL_DATA,
  201. mmPCIE_WRAP_PSOC_ARUSER,
  202. mmPCIE_WRAP_PSOC_AWUSER
  203. };
  204. static u32 goya_all_events[] = {
  205. GOYA_ASYNC_EVENT_ID_PCIE_IF,
  206. GOYA_ASYNC_EVENT_ID_TPC0_ECC,
  207. GOYA_ASYNC_EVENT_ID_TPC1_ECC,
  208. GOYA_ASYNC_EVENT_ID_TPC2_ECC,
  209. GOYA_ASYNC_EVENT_ID_TPC3_ECC,
  210. GOYA_ASYNC_EVENT_ID_TPC4_ECC,
  211. GOYA_ASYNC_EVENT_ID_TPC5_ECC,
  212. GOYA_ASYNC_EVENT_ID_TPC6_ECC,
  213. GOYA_ASYNC_EVENT_ID_TPC7_ECC,
  214. GOYA_ASYNC_EVENT_ID_MME_ECC,
  215. GOYA_ASYNC_EVENT_ID_MME_ECC_EXT,
  216. GOYA_ASYNC_EVENT_ID_MMU_ECC,
  217. GOYA_ASYNC_EVENT_ID_DMA_MACRO,
  218. GOYA_ASYNC_EVENT_ID_DMA_ECC,
  219. GOYA_ASYNC_EVENT_ID_CPU_IF_ECC,
  220. GOYA_ASYNC_EVENT_ID_PSOC_MEM,
  221. GOYA_ASYNC_EVENT_ID_PSOC_CORESIGHT,
  222. GOYA_ASYNC_EVENT_ID_SRAM0,
  223. GOYA_ASYNC_EVENT_ID_SRAM1,
  224. GOYA_ASYNC_EVENT_ID_SRAM2,
  225. GOYA_ASYNC_EVENT_ID_SRAM3,
  226. GOYA_ASYNC_EVENT_ID_SRAM4,
  227. GOYA_ASYNC_EVENT_ID_SRAM5,
  228. GOYA_ASYNC_EVENT_ID_SRAM6,
  229. GOYA_ASYNC_EVENT_ID_SRAM7,
  230. GOYA_ASYNC_EVENT_ID_SRAM8,
  231. GOYA_ASYNC_EVENT_ID_SRAM9,
  232. GOYA_ASYNC_EVENT_ID_SRAM10,
  233. GOYA_ASYNC_EVENT_ID_SRAM11,
  234. GOYA_ASYNC_EVENT_ID_SRAM12,
  235. GOYA_ASYNC_EVENT_ID_SRAM13,
  236. GOYA_ASYNC_EVENT_ID_SRAM14,
  237. GOYA_ASYNC_EVENT_ID_SRAM15,
  238. GOYA_ASYNC_EVENT_ID_SRAM16,
  239. GOYA_ASYNC_EVENT_ID_SRAM17,
  240. GOYA_ASYNC_EVENT_ID_SRAM18,
  241. GOYA_ASYNC_EVENT_ID_SRAM19,
  242. GOYA_ASYNC_EVENT_ID_SRAM20,
  243. GOYA_ASYNC_EVENT_ID_SRAM21,
  244. GOYA_ASYNC_EVENT_ID_SRAM22,
  245. GOYA_ASYNC_EVENT_ID_SRAM23,
  246. GOYA_ASYNC_EVENT_ID_SRAM24,
  247. GOYA_ASYNC_EVENT_ID_SRAM25,
  248. GOYA_ASYNC_EVENT_ID_SRAM26,
  249. GOYA_ASYNC_EVENT_ID_SRAM27,
  250. GOYA_ASYNC_EVENT_ID_SRAM28,
  251. GOYA_ASYNC_EVENT_ID_SRAM29,
  252. GOYA_ASYNC_EVENT_ID_GIC500,
  253. GOYA_ASYNC_EVENT_ID_PLL0,
  254. GOYA_ASYNC_EVENT_ID_PLL1,
  255. GOYA_ASYNC_EVENT_ID_PLL3,
  256. GOYA_ASYNC_EVENT_ID_PLL4,
  257. GOYA_ASYNC_EVENT_ID_PLL5,
  258. GOYA_ASYNC_EVENT_ID_PLL6,
  259. GOYA_ASYNC_EVENT_ID_AXI_ECC,
  260. GOYA_ASYNC_EVENT_ID_L2_RAM_ECC,
  261. GOYA_ASYNC_EVENT_ID_PSOC_GPIO_05_SW_RESET,
  262. GOYA_ASYNC_EVENT_ID_PSOC_GPIO_10_VRHOT_ICRIT,
  263. GOYA_ASYNC_EVENT_ID_PCIE_DEC,
  264. GOYA_ASYNC_EVENT_ID_TPC0_DEC,
  265. GOYA_ASYNC_EVENT_ID_TPC1_DEC,
  266. GOYA_ASYNC_EVENT_ID_TPC2_DEC,
  267. GOYA_ASYNC_EVENT_ID_TPC3_DEC,
  268. GOYA_ASYNC_EVENT_ID_TPC4_DEC,
  269. GOYA_ASYNC_EVENT_ID_TPC5_DEC,
  270. GOYA_ASYNC_EVENT_ID_TPC6_DEC,
  271. GOYA_ASYNC_EVENT_ID_TPC7_DEC,
  272. GOYA_ASYNC_EVENT_ID_MME_WACS,
  273. GOYA_ASYNC_EVENT_ID_MME_WACSD,
  274. GOYA_ASYNC_EVENT_ID_CPU_AXI_SPLITTER,
  275. GOYA_ASYNC_EVENT_ID_PSOC_AXI_DEC,
  276. GOYA_ASYNC_EVENT_ID_PSOC,
  277. GOYA_ASYNC_EVENT_ID_TPC0_KRN_ERR,
  278. GOYA_ASYNC_EVENT_ID_TPC1_KRN_ERR,
  279. GOYA_ASYNC_EVENT_ID_TPC2_KRN_ERR,
  280. GOYA_ASYNC_EVENT_ID_TPC3_KRN_ERR,
  281. GOYA_ASYNC_EVENT_ID_TPC4_KRN_ERR,
  282. GOYA_ASYNC_EVENT_ID_TPC5_KRN_ERR,
  283. GOYA_ASYNC_EVENT_ID_TPC6_KRN_ERR,
  284. GOYA_ASYNC_EVENT_ID_TPC7_KRN_ERR,
  285. GOYA_ASYNC_EVENT_ID_TPC0_CMDQ,
  286. GOYA_ASYNC_EVENT_ID_TPC1_CMDQ,
  287. GOYA_ASYNC_EVENT_ID_TPC2_CMDQ,
  288. GOYA_ASYNC_EVENT_ID_TPC3_CMDQ,
  289. GOYA_ASYNC_EVENT_ID_TPC4_CMDQ,
  290. GOYA_ASYNC_EVENT_ID_TPC5_CMDQ,
  291. GOYA_ASYNC_EVENT_ID_TPC6_CMDQ,
  292. GOYA_ASYNC_EVENT_ID_TPC7_CMDQ,
  293. GOYA_ASYNC_EVENT_ID_TPC0_QM,
  294. GOYA_ASYNC_EVENT_ID_TPC1_QM,
  295. GOYA_ASYNC_EVENT_ID_TPC2_QM,
  296. GOYA_ASYNC_EVENT_ID_TPC3_QM,
  297. GOYA_ASYNC_EVENT_ID_TPC4_QM,
  298. GOYA_ASYNC_EVENT_ID_TPC5_QM,
  299. GOYA_ASYNC_EVENT_ID_TPC6_QM,
  300. GOYA_ASYNC_EVENT_ID_TPC7_QM,
  301. GOYA_ASYNC_EVENT_ID_MME_QM,
  302. GOYA_ASYNC_EVENT_ID_MME_CMDQ,
  303. GOYA_ASYNC_EVENT_ID_DMA0_QM,
  304. GOYA_ASYNC_EVENT_ID_DMA1_QM,
  305. GOYA_ASYNC_EVENT_ID_DMA2_QM,
  306. GOYA_ASYNC_EVENT_ID_DMA3_QM,
  307. GOYA_ASYNC_EVENT_ID_DMA4_QM,
  308. GOYA_ASYNC_EVENT_ID_DMA0_CH,
  309. GOYA_ASYNC_EVENT_ID_DMA1_CH,
  310. GOYA_ASYNC_EVENT_ID_DMA2_CH,
  311. GOYA_ASYNC_EVENT_ID_DMA3_CH,
  312. GOYA_ASYNC_EVENT_ID_DMA4_CH,
  313. GOYA_ASYNC_EVENT_ID_TPC0_BMON_SPMU,
  314. GOYA_ASYNC_EVENT_ID_TPC1_BMON_SPMU,
  315. GOYA_ASYNC_EVENT_ID_TPC2_BMON_SPMU,
  316. GOYA_ASYNC_EVENT_ID_TPC3_BMON_SPMU,
  317. GOYA_ASYNC_EVENT_ID_TPC4_BMON_SPMU,
  318. GOYA_ASYNC_EVENT_ID_TPC5_BMON_SPMU,
  319. GOYA_ASYNC_EVENT_ID_TPC6_BMON_SPMU,
  320. GOYA_ASYNC_EVENT_ID_TPC7_BMON_SPMU,
  321. GOYA_ASYNC_EVENT_ID_DMA_BM_CH0,
  322. GOYA_ASYNC_EVENT_ID_DMA_BM_CH1,
  323. GOYA_ASYNC_EVENT_ID_DMA_BM_CH2,
  324. GOYA_ASYNC_EVENT_ID_DMA_BM_CH3,
  325. GOYA_ASYNC_EVENT_ID_DMA_BM_CH4,
  326. GOYA_ASYNC_EVENT_ID_FIX_POWER_ENV_S,
  327. GOYA_ASYNC_EVENT_ID_FIX_POWER_ENV_E,
  328. GOYA_ASYNC_EVENT_ID_FIX_THERMAL_ENV_S,
  329. GOYA_ASYNC_EVENT_ID_FIX_THERMAL_ENV_E
  330. };
  331. static s64 goya_state_dump_specs_props[SP_MAX] = {0};
  332. static int goya_mmu_clear_pgt_range(struct hl_device *hdev);
  333. static int goya_mmu_set_dram_default_page(struct hl_device *hdev);
  334. static int goya_mmu_add_mappings_for_device_cpu(struct hl_device *hdev);
  335. static void goya_mmu_prepare(struct hl_device *hdev, u32 asid);
  336. int goya_set_fixed_properties(struct hl_device *hdev)
  337. {
  338. struct asic_fixed_properties *prop = &hdev->asic_prop;
  339. int i;
  340. prop->max_queues = GOYA_QUEUE_ID_SIZE;
  341. prop->hw_queues_props = kcalloc(prop->max_queues,
  342. sizeof(struct hw_queue_properties),
  343. GFP_KERNEL);
  344. if (!prop->hw_queues_props)
  345. return -ENOMEM;
  346. for (i = 0 ; i < NUMBER_OF_EXT_HW_QUEUES ; i++) {
  347. prop->hw_queues_props[i].type = QUEUE_TYPE_EXT;
  348. prop->hw_queues_props[i].driver_only = 0;
  349. prop->hw_queues_props[i].cb_alloc_flags = CB_ALLOC_KERNEL;
  350. }
  351. for (; i < NUMBER_OF_EXT_HW_QUEUES + NUMBER_OF_CPU_HW_QUEUES ; i++) {
  352. prop->hw_queues_props[i].type = QUEUE_TYPE_CPU;
  353. prop->hw_queues_props[i].driver_only = 1;
  354. prop->hw_queues_props[i].cb_alloc_flags = CB_ALLOC_KERNEL;
  355. }
  356. for (; i < NUMBER_OF_EXT_HW_QUEUES + NUMBER_OF_CPU_HW_QUEUES +
  357. NUMBER_OF_INT_HW_QUEUES; i++) {
  358. prop->hw_queues_props[i].type = QUEUE_TYPE_INT;
  359. prop->hw_queues_props[i].driver_only = 0;
  360. prop->hw_queues_props[i].cb_alloc_flags = CB_ALLOC_USER;
  361. }
  362. prop->cfg_base_address = CFG_BASE;
  363. prop->device_dma_offset_for_host_access = HOST_PHYS_BASE;
  364. prop->host_base_address = HOST_PHYS_BASE;
  365. prop->host_end_address = prop->host_base_address + HOST_PHYS_SIZE;
  366. prop->completion_queues_count = NUMBER_OF_CMPLT_QUEUES;
  367. prop->completion_mode = HL_COMPLETION_MODE_JOB;
  368. prop->dram_base_address = DRAM_PHYS_BASE;
  369. prop->dram_size = DRAM_PHYS_DEFAULT_SIZE;
  370. prop->dram_end_address = prop->dram_base_address + prop->dram_size;
  371. prop->dram_user_base_address = DRAM_BASE_ADDR_USER;
  372. prop->sram_base_address = SRAM_BASE_ADDR;
  373. prop->sram_size = SRAM_SIZE;
  374. prop->sram_end_address = prop->sram_base_address + prop->sram_size;
  375. prop->sram_user_base_address = prop->sram_base_address +
  376. SRAM_USER_BASE_OFFSET;
  377. prop->mmu_pgt_addr = MMU_PAGE_TABLES_ADDR;
  378. prop->mmu_dram_default_page_addr = MMU_DRAM_DEFAULT_PAGE_ADDR;
  379. if (hdev->pldm)
  380. prop->mmu_pgt_size = 0x800000; /* 8MB */
  381. else
  382. prop->mmu_pgt_size = MMU_PAGE_TABLES_SIZE;
  383. prop->mmu_pte_size = HL_PTE_SIZE;
  384. prop->mmu_hop_table_size = HOP_TABLE_SIZE_512_PTE;
  385. prop->mmu_hop0_tables_total_size = HOP0_512_PTE_TABLES_TOTAL_SIZE;
  386. prop->dram_page_size = PAGE_SIZE_2MB;
  387. prop->device_mem_alloc_default_page_size = prop->dram_page_size;
  388. prop->dram_supports_virtual_memory = true;
  389. prop->dmmu.hop_shifts[MMU_HOP0] = MMU_V1_0_HOP0_SHIFT;
  390. prop->dmmu.hop_shifts[MMU_HOP1] = MMU_V1_0_HOP1_SHIFT;
  391. prop->dmmu.hop_shifts[MMU_HOP2] = MMU_V1_0_HOP2_SHIFT;
  392. prop->dmmu.hop_shifts[MMU_HOP3] = MMU_V1_0_HOP3_SHIFT;
  393. prop->dmmu.hop_shifts[MMU_HOP4] = MMU_V1_0_HOP4_SHIFT;
  394. prop->dmmu.hop_masks[MMU_HOP0] = MMU_V1_0_HOP0_MASK;
  395. prop->dmmu.hop_masks[MMU_HOP1] = MMU_V1_0_HOP1_MASK;
  396. prop->dmmu.hop_masks[MMU_HOP2] = MMU_V1_0_HOP2_MASK;
  397. prop->dmmu.hop_masks[MMU_HOP3] = MMU_V1_0_HOP3_MASK;
  398. prop->dmmu.hop_masks[MMU_HOP4] = MMU_V1_0_HOP4_MASK;
  399. prop->dmmu.start_addr = VA_DDR_SPACE_START;
  400. prop->dmmu.end_addr = VA_DDR_SPACE_END;
  401. prop->dmmu.page_size = PAGE_SIZE_2MB;
  402. prop->dmmu.num_hops = MMU_ARCH_5_HOPS;
  403. prop->dmmu.last_mask = LAST_MASK;
  404. /* TODO: will be duplicated until implementing per-MMU props */
  405. prop->dmmu.hop_table_size = prop->mmu_hop_table_size;
  406. prop->dmmu.hop0_tables_total_size = prop->mmu_hop0_tables_total_size;
  407. /* shifts and masks are the same in PMMU and DMMU */
  408. memcpy(&prop->pmmu, &prop->dmmu, sizeof(prop->dmmu));
  409. prop->pmmu.start_addr = VA_HOST_SPACE_START;
  410. prop->pmmu.end_addr = VA_HOST_SPACE_END;
  411. prop->pmmu.page_size = PAGE_SIZE_4KB;
  412. prop->pmmu.num_hops = MMU_ARCH_5_HOPS;
  413. prop->pmmu.last_mask = LAST_MASK;
  414. /* TODO: will be duplicated until implementing per-MMU props */
  415. prop->pmmu.hop_table_size = prop->mmu_hop_table_size;
  416. prop->pmmu.hop0_tables_total_size = prop->mmu_hop0_tables_total_size;
  417. /* PMMU and HPMMU are the same except of page size */
  418. memcpy(&prop->pmmu_huge, &prop->pmmu, sizeof(prop->pmmu));
  419. prop->pmmu_huge.page_size = PAGE_SIZE_2MB;
  420. prop->dram_size_for_default_page_mapping = VA_DDR_SPACE_END;
  421. prop->cfg_size = CFG_SIZE;
  422. prop->max_asid = MAX_ASID;
  423. prop->num_of_events = GOYA_ASYNC_EVENT_ID_SIZE;
  424. prop->high_pll = PLL_HIGH_DEFAULT;
  425. prop->cb_pool_cb_cnt = GOYA_CB_POOL_CB_CNT;
  426. prop->cb_pool_cb_size = GOYA_CB_POOL_CB_SIZE;
  427. prop->max_power_default = MAX_POWER_DEFAULT;
  428. prop->dc_power_default = DC_POWER_DEFAULT;
  429. prop->tpc_enabled_mask = TPC_ENABLED_MASK;
  430. prop->pcie_dbi_base_address = mmPCIE_DBI_BASE;
  431. prop->pcie_aux_dbi_reg_addr = CFG_BASE + mmPCIE_AUX_DBI;
  432. strncpy(prop->cpucp_info.card_name, GOYA_DEFAULT_CARD_NAME,
  433. CARD_NAME_MAX_LEN);
  434. prop->max_pending_cs = GOYA_MAX_PENDING_CS;
  435. prop->first_available_user_interrupt = USHRT_MAX;
  436. for (i = 0 ; i < HL_MAX_DCORES ; i++)
  437. prop->first_available_cq[i] = USHRT_MAX;
  438. prop->fw_cpu_boot_dev_sts0_valid = false;
  439. prop->fw_cpu_boot_dev_sts1_valid = false;
  440. prop->hard_reset_done_by_fw = false;
  441. prop->gic_interrupts_enable = true;
  442. prop->server_type = HL_SERVER_TYPE_UNKNOWN;
  443. prop->clk_pll_index = HL_GOYA_MME_PLL;
  444. prop->use_get_power_for_reset_history = true;
  445. prop->configurable_stop_on_err = true;
  446. prop->set_max_power_on_device_init = true;
  447. prop->dma_mask = 48;
  448. return 0;
  449. }
  450. /*
  451. * goya_pci_bars_map - Map PCI BARS of Goya device
  452. *
  453. * @hdev: pointer to hl_device structure
  454. *
  455. * Request PCI regions and map them to kernel virtual addresses.
  456. * Returns 0 on success
  457. *
  458. */
  459. static int goya_pci_bars_map(struct hl_device *hdev)
  460. {
  461. static const char * const name[] = {"SRAM_CFG", "MSIX", "DDR"};
  462. bool is_wc[3] = {false, false, true};
  463. int rc;
  464. rc = hl_pci_bars_map(hdev, name, is_wc);
  465. if (rc)
  466. return rc;
  467. hdev->rmmio = hdev->pcie_bar[SRAM_CFG_BAR_ID] +
  468. (CFG_BASE - SRAM_BASE_ADDR);
  469. return 0;
  470. }
  471. static u64 goya_set_ddr_bar_base(struct hl_device *hdev, u64 addr)
  472. {
  473. struct goya_device *goya = hdev->asic_specific;
  474. struct hl_inbound_pci_region pci_region;
  475. u64 old_addr = addr;
  476. int rc;
  477. if ((goya) && (goya->ddr_bar_cur_addr == addr))
  478. return old_addr;
  479. /* Inbound Region 1 - Bar 4 - Point to DDR */
  480. pci_region.mode = PCI_BAR_MATCH_MODE;
  481. pci_region.bar = DDR_BAR_ID;
  482. pci_region.addr = addr;
  483. rc = hl_pci_set_inbound_region(hdev, 1, &pci_region);
  484. if (rc)
  485. return U64_MAX;
  486. if (goya) {
  487. old_addr = goya->ddr_bar_cur_addr;
  488. goya->ddr_bar_cur_addr = addr;
  489. }
  490. return old_addr;
  491. }
  492. /*
  493. * goya_init_iatu - Initialize the iATU unit inside the PCI controller
  494. *
  495. * @hdev: pointer to hl_device structure
  496. *
  497. * This is needed in case the firmware doesn't initialize the iATU
  498. *
  499. */
  500. static int goya_init_iatu(struct hl_device *hdev)
  501. {
  502. struct hl_inbound_pci_region inbound_region;
  503. struct hl_outbound_pci_region outbound_region;
  504. int rc;
  505. if (hdev->asic_prop.iatu_done_by_fw)
  506. return 0;
  507. /* Inbound Region 0 - Bar 0 - Point to SRAM and CFG */
  508. inbound_region.mode = PCI_BAR_MATCH_MODE;
  509. inbound_region.bar = SRAM_CFG_BAR_ID;
  510. inbound_region.addr = SRAM_BASE_ADDR;
  511. rc = hl_pci_set_inbound_region(hdev, 0, &inbound_region);
  512. if (rc)
  513. goto done;
  514. /* Inbound Region 1 - Bar 4 - Point to DDR */
  515. inbound_region.mode = PCI_BAR_MATCH_MODE;
  516. inbound_region.bar = DDR_BAR_ID;
  517. inbound_region.addr = DRAM_PHYS_BASE;
  518. rc = hl_pci_set_inbound_region(hdev, 1, &inbound_region);
  519. if (rc)
  520. goto done;
  521. /* Outbound Region 0 - Point to Host */
  522. outbound_region.addr = HOST_PHYS_BASE;
  523. outbound_region.size = HOST_PHYS_SIZE;
  524. rc = hl_pci_set_outbound_region(hdev, &outbound_region);
  525. done:
  526. return rc;
  527. }
  528. static enum hl_device_hw_state goya_get_hw_state(struct hl_device *hdev)
  529. {
  530. return RREG32(mmHW_STATE);
  531. }
  532. /*
  533. * goya_early_init - GOYA early initialization code
  534. *
  535. * @hdev: pointer to hl_device structure
  536. *
  537. * Verify PCI bars
  538. * Set DMA masks
  539. * PCI controller initialization
  540. * Map PCI bars
  541. *
  542. */
  543. static int goya_early_init(struct hl_device *hdev)
  544. {
  545. struct asic_fixed_properties *prop = &hdev->asic_prop;
  546. struct pci_dev *pdev = hdev->pdev;
  547. resource_size_t pci_bar_size;
  548. u32 fw_boot_status, val;
  549. int rc;
  550. rc = goya_set_fixed_properties(hdev);
  551. if (rc) {
  552. dev_err(hdev->dev, "Failed to get fixed properties\n");
  553. return rc;
  554. }
  555. /* Check BAR sizes */
  556. pci_bar_size = pci_resource_len(pdev, SRAM_CFG_BAR_ID);
  557. if (pci_bar_size != CFG_BAR_SIZE) {
  558. dev_err(hdev->dev, "Not " HL_NAME "? BAR %d size %pa, expecting %llu\n",
  559. SRAM_CFG_BAR_ID, &pci_bar_size, CFG_BAR_SIZE);
  560. rc = -ENODEV;
  561. goto free_queue_props;
  562. }
  563. pci_bar_size = pci_resource_len(pdev, MSIX_BAR_ID);
  564. if (pci_bar_size != MSIX_BAR_SIZE) {
  565. dev_err(hdev->dev, "Not " HL_NAME "? BAR %d size %pa, expecting %llu\n",
  566. MSIX_BAR_ID, &pci_bar_size, MSIX_BAR_SIZE);
  567. rc = -ENODEV;
  568. goto free_queue_props;
  569. }
  570. prop->dram_pci_bar_size = pci_resource_len(pdev, DDR_BAR_ID);
  571. hdev->dram_pci_bar_start = pci_resource_start(pdev, DDR_BAR_ID);
  572. /* If FW security is enabled at this point it means no access to ELBI */
  573. if (hdev->asic_prop.fw_security_enabled) {
  574. hdev->asic_prop.iatu_done_by_fw = true;
  575. goto pci_init;
  576. }
  577. rc = hl_pci_elbi_read(hdev, CFG_BASE + mmCPU_BOOT_DEV_STS0,
  578. &fw_boot_status);
  579. if (rc)
  580. goto free_queue_props;
  581. /* Check whether FW is configuring iATU */
  582. if ((fw_boot_status & CPU_BOOT_DEV_STS0_ENABLED) &&
  583. (fw_boot_status & CPU_BOOT_DEV_STS0_FW_IATU_CONF_EN))
  584. hdev->asic_prop.iatu_done_by_fw = true;
  585. pci_init:
  586. rc = hl_pci_init(hdev);
  587. if (rc)
  588. goto free_queue_props;
  589. /* Before continuing in the initialization, we need to read the preboot
  590. * version to determine whether we run with a security-enabled firmware
  591. */
  592. rc = hl_fw_read_preboot_status(hdev);
  593. if (rc) {
  594. if (hdev->reset_on_preboot_fail)
  595. hdev->asic_funcs->hw_fini(hdev, true, false);
  596. goto pci_fini;
  597. }
  598. if (goya_get_hw_state(hdev) == HL_DEVICE_HW_STATE_DIRTY) {
  599. dev_dbg(hdev->dev, "H/W state is dirty, must reset before initializing\n");
  600. hdev->asic_funcs->hw_fini(hdev, true, false);
  601. }
  602. if (!hdev->pldm) {
  603. val = RREG32(mmPSOC_GLOBAL_CONF_BOOT_STRAP_PINS);
  604. if (val & PSOC_GLOBAL_CONF_BOOT_STRAP_PINS_SRIOV_EN_MASK)
  605. dev_warn(hdev->dev,
  606. "PCI strap is not configured correctly, PCI bus errors may occur\n");
  607. }
  608. return 0;
  609. pci_fini:
  610. hl_pci_fini(hdev);
  611. free_queue_props:
  612. kfree(hdev->asic_prop.hw_queues_props);
  613. return rc;
  614. }
  615. /*
  616. * goya_early_fini - GOYA early finalization code
  617. *
  618. * @hdev: pointer to hl_device structure
  619. *
  620. * Unmap PCI bars
  621. *
  622. */
  623. static int goya_early_fini(struct hl_device *hdev)
  624. {
  625. kfree(hdev->asic_prop.hw_queues_props);
  626. hl_pci_fini(hdev);
  627. return 0;
  628. }
  629. static void goya_mmu_prepare_reg(struct hl_device *hdev, u64 reg, u32 asid)
  630. {
  631. /* mask to zero the MMBP and ASID bits */
  632. WREG32_AND(reg, ~0x7FF);
  633. WREG32_OR(reg, asid);
  634. }
  635. static void goya_qman0_set_security(struct hl_device *hdev, bool secure)
  636. {
  637. struct goya_device *goya = hdev->asic_specific;
  638. if (!(goya->hw_cap_initialized & HW_CAP_MMU))
  639. return;
  640. if (secure)
  641. WREG32(mmDMA_QM_0_GLBL_PROT, QMAN_DMA_FULLY_TRUSTED);
  642. else
  643. WREG32(mmDMA_QM_0_GLBL_PROT, QMAN_DMA_PARTLY_TRUSTED);
  644. RREG32(mmDMA_QM_0_GLBL_PROT);
  645. }
  646. /*
  647. * goya_fetch_psoc_frequency - Fetch PSOC frequency values
  648. *
  649. * @hdev: pointer to hl_device structure
  650. *
  651. */
  652. static void goya_fetch_psoc_frequency(struct hl_device *hdev)
  653. {
  654. struct asic_fixed_properties *prop = &hdev->asic_prop;
  655. u32 nr = 0, nf = 0, od = 0, div_fctr = 0, pll_clk, div_sel;
  656. u16 pll_freq_arr[HL_PLL_NUM_OUTPUTS], freq;
  657. int rc;
  658. if (hdev->asic_prop.fw_security_enabled) {
  659. struct goya_device *goya = hdev->asic_specific;
  660. if (!(goya->hw_cap_initialized & HW_CAP_CPU_Q))
  661. return;
  662. rc = hl_fw_cpucp_pll_info_get(hdev, HL_GOYA_PCI_PLL,
  663. pll_freq_arr);
  664. if (rc)
  665. return;
  666. freq = pll_freq_arr[1];
  667. } else {
  668. div_fctr = RREG32(mmPSOC_PCI_PLL_DIV_FACTOR_1);
  669. div_sel = RREG32(mmPSOC_PCI_PLL_DIV_SEL_1);
  670. nr = RREG32(mmPSOC_PCI_PLL_NR);
  671. nf = RREG32(mmPSOC_PCI_PLL_NF);
  672. od = RREG32(mmPSOC_PCI_PLL_OD);
  673. if (div_sel == DIV_SEL_REF_CLK ||
  674. div_sel == DIV_SEL_DIVIDED_REF) {
  675. if (div_sel == DIV_SEL_REF_CLK)
  676. freq = PLL_REF_CLK;
  677. else
  678. freq = PLL_REF_CLK / (div_fctr + 1);
  679. } else if (div_sel == DIV_SEL_PLL_CLK ||
  680. div_sel == DIV_SEL_DIVIDED_PLL) {
  681. pll_clk = PLL_REF_CLK * (nf + 1) /
  682. ((nr + 1) * (od + 1));
  683. if (div_sel == DIV_SEL_PLL_CLK)
  684. freq = pll_clk;
  685. else
  686. freq = pll_clk / (div_fctr + 1);
  687. } else {
  688. dev_warn(hdev->dev,
  689. "Received invalid div select value: %d",
  690. div_sel);
  691. freq = 0;
  692. }
  693. }
  694. prop->psoc_timestamp_frequency = freq;
  695. prop->psoc_pci_pll_nr = nr;
  696. prop->psoc_pci_pll_nf = nf;
  697. prop->psoc_pci_pll_od = od;
  698. prop->psoc_pci_pll_div_factor = div_fctr;
  699. }
  700. /*
  701. * goya_set_frequency - set the frequency of the device
  702. *
  703. * @hdev: pointer to habanalabs device structure
  704. * @freq: the new frequency value
  705. *
  706. * Change the frequency if needed. This function has no protection against
  707. * concurrency, therefore it is assumed that the calling function has protected
  708. * itself against the case of calling this function from multiple threads with
  709. * different values
  710. *
  711. * Returns 0 if no change was done, otherwise returns 1
  712. */
  713. int goya_set_frequency(struct hl_device *hdev, enum hl_pll_frequency freq)
  714. {
  715. struct goya_device *goya = hdev->asic_specific;
  716. if ((goya->pm_mng_profile == PM_MANUAL) ||
  717. (goya->curr_pll_profile == freq))
  718. return 0;
  719. dev_dbg(hdev->dev, "Changing device frequency to %s\n",
  720. freq == PLL_HIGH ? "high" : "low");
  721. goya_set_pll_profile(hdev, freq);
  722. goya->curr_pll_profile = freq;
  723. return 1;
  724. }
  725. static void goya_set_freq_to_low_job(struct work_struct *work)
  726. {
  727. struct goya_work_freq *goya_work = container_of(work,
  728. struct goya_work_freq,
  729. work_freq.work);
  730. struct hl_device *hdev = goya_work->hdev;
  731. mutex_lock(&hdev->fpriv_list_lock);
  732. if (!hdev->is_compute_ctx_active)
  733. goya_set_frequency(hdev, PLL_LOW);
  734. mutex_unlock(&hdev->fpriv_list_lock);
  735. schedule_delayed_work(&goya_work->work_freq,
  736. usecs_to_jiffies(HL_PLL_LOW_JOB_FREQ_USEC));
  737. }
  738. int goya_late_init(struct hl_device *hdev)
  739. {
  740. struct asic_fixed_properties *prop = &hdev->asic_prop;
  741. struct goya_device *goya = hdev->asic_specific;
  742. int rc;
  743. goya_fetch_psoc_frequency(hdev);
  744. rc = goya_mmu_clear_pgt_range(hdev);
  745. if (rc) {
  746. dev_err(hdev->dev,
  747. "Failed to clear MMU page tables range %d\n", rc);
  748. return rc;
  749. }
  750. rc = goya_mmu_set_dram_default_page(hdev);
  751. if (rc) {
  752. dev_err(hdev->dev, "Failed to set DRAM default page %d\n", rc);
  753. return rc;
  754. }
  755. rc = goya_mmu_add_mappings_for_device_cpu(hdev);
  756. if (rc)
  757. return rc;
  758. rc = goya_init_cpu_queues(hdev);
  759. if (rc)
  760. return rc;
  761. rc = goya_test_cpu_queue(hdev);
  762. if (rc)
  763. return rc;
  764. rc = goya_cpucp_info_get(hdev);
  765. if (rc) {
  766. dev_err(hdev->dev, "Failed to get cpucp info %d\n", rc);
  767. return rc;
  768. }
  769. /* Now that we have the DRAM size in ASIC prop, we need to check
  770. * its size and configure the DMA_IF DDR wrap protection (which is in
  771. * the MMU block) accordingly. The value is the log2 of the DRAM size
  772. */
  773. WREG32(mmMMU_LOG2_DDR_SIZE, ilog2(prop->dram_size));
  774. rc = hl_fw_send_pci_access_msg(hdev, CPUCP_PACKET_ENABLE_PCI_ACCESS, 0x0);
  775. if (rc) {
  776. dev_err(hdev->dev,
  777. "Failed to enable PCI access from CPU %d\n", rc);
  778. return rc;
  779. }
  780. /* force setting to low frequency */
  781. goya->curr_pll_profile = PLL_LOW;
  782. goya->pm_mng_profile = PM_AUTO;
  783. goya_set_pll_profile(hdev, PLL_LOW);
  784. schedule_delayed_work(&goya->goya_work->work_freq,
  785. usecs_to_jiffies(HL_PLL_LOW_JOB_FREQ_USEC));
  786. return 0;
  787. }
  788. /*
  789. * goya_late_fini - GOYA late tear-down code
  790. *
  791. * @hdev: pointer to hl_device structure
  792. *
  793. * Free sensors allocated structures
  794. */
  795. void goya_late_fini(struct hl_device *hdev)
  796. {
  797. struct goya_device *goya = hdev->asic_specific;
  798. cancel_delayed_work_sync(&goya->goya_work->work_freq);
  799. hl_hwmon_release_resources(hdev);
  800. }
  801. static void goya_set_pci_memory_regions(struct hl_device *hdev)
  802. {
  803. struct asic_fixed_properties *prop = &hdev->asic_prop;
  804. struct pci_mem_region *region;
  805. /* CFG */
  806. region = &hdev->pci_mem_region[PCI_REGION_CFG];
  807. region->region_base = CFG_BASE;
  808. region->region_size = CFG_SIZE;
  809. region->offset_in_bar = CFG_BASE - SRAM_BASE_ADDR;
  810. region->bar_size = CFG_BAR_SIZE;
  811. region->bar_id = SRAM_CFG_BAR_ID;
  812. region->used = 1;
  813. /* SRAM */
  814. region = &hdev->pci_mem_region[PCI_REGION_SRAM];
  815. region->region_base = SRAM_BASE_ADDR;
  816. region->region_size = SRAM_SIZE;
  817. region->offset_in_bar = 0;
  818. region->bar_size = CFG_BAR_SIZE;
  819. region->bar_id = SRAM_CFG_BAR_ID;
  820. region->used = 1;
  821. /* DRAM */
  822. region = &hdev->pci_mem_region[PCI_REGION_DRAM];
  823. region->region_base = DRAM_PHYS_BASE;
  824. region->region_size = hdev->asic_prop.dram_size;
  825. region->offset_in_bar = 0;
  826. region->bar_size = prop->dram_pci_bar_size;
  827. region->bar_id = DDR_BAR_ID;
  828. region->used = 1;
  829. }
  830. /*
  831. * goya_sw_init - Goya software initialization code
  832. *
  833. * @hdev: pointer to hl_device structure
  834. *
  835. */
  836. static int goya_sw_init(struct hl_device *hdev)
  837. {
  838. struct goya_device *goya;
  839. int rc;
  840. /* Allocate device structure */
  841. goya = kzalloc(sizeof(*goya), GFP_KERNEL);
  842. if (!goya)
  843. return -ENOMEM;
  844. /* according to goya_init_iatu */
  845. goya->ddr_bar_cur_addr = DRAM_PHYS_BASE;
  846. goya->mme_clk = GOYA_PLL_FREQ_LOW;
  847. goya->tpc_clk = GOYA_PLL_FREQ_LOW;
  848. goya->ic_clk = GOYA_PLL_FREQ_LOW;
  849. hdev->asic_specific = goya;
  850. /* Create DMA pool for small allocations */
  851. hdev->dma_pool = dma_pool_create(dev_name(hdev->dev),
  852. &hdev->pdev->dev, GOYA_DMA_POOL_BLK_SIZE, 8, 0);
  853. if (!hdev->dma_pool) {
  854. dev_err(hdev->dev, "failed to create DMA pool\n");
  855. rc = -ENOMEM;
  856. goto free_goya_device;
  857. }
  858. hdev->cpu_accessible_dma_mem = hl_asic_dma_alloc_coherent(hdev, HL_CPU_ACCESSIBLE_MEM_SIZE,
  859. &hdev->cpu_accessible_dma_address,
  860. GFP_KERNEL | __GFP_ZERO);
  861. if (!hdev->cpu_accessible_dma_mem) {
  862. rc = -ENOMEM;
  863. goto free_dma_pool;
  864. }
  865. dev_dbg(hdev->dev, "cpu accessible memory at bus address %pad\n",
  866. &hdev->cpu_accessible_dma_address);
  867. hdev->cpu_accessible_dma_pool = gen_pool_create(ilog2(32), -1);
  868. if (!hdev->cpu_accessible_dma_pool) {
  869. dev_err(hdev->dev,
  870. "Failed to create CPU accessible DMA pool\n");
  871. rc = -ENOMEM;
  872. goto free_cpu_dma_mem;
  873. }
  874. rc = gen_pool_add(hdev->cpu_accessible_dma_pool,
  875. (uintptr_t) hdev->cpu_accessible_dma_mem,
  876. HL_CPU_ACCESSIBLE_MEM_SIZE, -1);
  877. if (rc) {
  878. dev_err(hdev->dev,
  879. "Failed to add memory to CPU accessible DMA pool\n");
  880. rc = -EFAULT;
  881. goto free_cpu_accessible_dma_pool;
  882. }
  883. spin_lock_init(&goya->hw_queues_lock);
  884. hdev->supports_coresight = true;
  885. hdev->asic_prop.supports_compute_reset = true;
  886. hdev->asic_prop.allow_inference_soft_reset = true;
  887. hdev->supports_wait_for_multi_cs = false;
  888. hdev->supports_ctx_switch = true;
  889. hdev->asic_funcs->set_pci_memory_regions(hdev);
  890. goya->goya_work = kmalloc(sizeof(struct goya_work_freq), GFP_KERNEL);
  891. if (!goya->goya_work) {
  892. rc = -ENOMEM;
  893. goto free_cpu_accessible_dma_pool;
  894. }
  895. goya->goya_work->hdev = hdev;
  896. INIT_DELAYED_WORK(&goya->goya_work->work_freq, goya_set_freq_to_low_job);
  897. return 0;
  898. free_cpu_accessible_dma_pool:
  899. gen_pool_destroy(hdev->cpu_accessible_dma_pool);
  900. free_cpu_dma_mem:
  901. hl_asic_dma_free_coherent(hdev, HL_CPU_ACCESSIBLE_MEM_SIZE, hdev->cpu_accessible_dma_mem,
  902. hdev->cpu_accessible_dma_address);
  903. free_dma_pool:
  904. dma_pool_destroy(hdev->dma_pool);
  905. free_goya_device:
  906. kfree(goya);
  907. return rc;
  908. }
  909. /*
  910. * goya_sw_fini - Goya software tear-down code
  911. *
  912. * @hdev: pointer to hl_device structure
  913. *
  914. */
  915. static int goya_sw_fini(struct hl_device *hdev)
  916. {
  917. struct goya_device *goya = hdev->asic_specific;
  918. gen_pool_destroy(hdev->cpu_accessible_dma_pool);
  919. hl_asic_dma_free_coherent(hdev, HL_CPU_ACCESSIBLE_MEM_SIZE, hdev->cpu_accessible_dma_mem,
  920. hdev->cpu_accessible_dma_address);
  921. dma_pool_destroy(hdev->dma_pool);
  922. kfree(goya->goya_work);
  923. kfree(goya);
  924. return 0;
  925. }
  926. static void goya_init_dma_qman(struct hl_device *hdev, int dma_id,
  927. dma_addr_t bus_address)
  928. {
  929. struct goya_device *goya = hdev->asic_specific;
  930. u32 mtr_base_lo, mtr_base_hi;
  931. u32 so_base_lo, so_base_hi;
  932. u32 gic_base_lo, gic_base_hi;
  933. u32 reg_off = dma_id * (mmDMA_QM_1_PQ_PI - mmDMA_QM_0_PQ_PI);
  934. u32 dma_err_cfg = QMAN_DMA_ERR_MSG_EN;
  935. mtr_base_lo = lower_32_bits(CFG_BASE + mmSYNC_MNGR_MON_PAY_ADDRL_0);
  936. mtr_base_hi = upper_32_bits(CFG_BASE + mmSYNC_MNGR_MON_PAY_ADDRL_0);
  937. so_base_lo = lower_32_bits(CFG_BASE + mmSYNC_MNGR_SOB_OBJ_0);
  938. so_base_hi = upper_32_bits(CFG_BASE + mmSYNC_MNGR_SOB_OBJ_0);
  939. gic_base_lo =
  940. lower_32_bits(CFG_BASE + mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR);
  941. gic_base_hi =
  942. upper_32_bits(CFG_BASE + mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR);
  943. WREG32(mmDMA_QM_0_PQ_BASE_LO + reg_off, lower_32_bits(bus_address));
  944. WREG32(mmDMA_QM_0_PQ_BASE_HI + reg_off, upper_32_bits(bus_address));
  945. WREG32(mmDMA_QM_0_PQ_SIZE + reg_off, ilog2(HL_QUEUE_LENGTH));
  946. WREG32(mmDMA_QM_0_PQ_PI + reg_off, 0);
  947. WREG32(mmDMA_QM_0_PQ_CI + reg_off, 0);
  948. WREG32(mmDMA_QM_0_CP_MSG_BASE0_ADDR_LO + reg_off, mtr_base_lo);
  949. WREG32(mmDMA_QM_0_CP_MSG_BASE0_ADDR_HI + reg_off, mtr_base_hi);
  950. WREG32(mmDMA_QM_0_CP_MSG_BASE1_ADDR_LO + reg_off, so_base_lo);
  951. WREG32(mmDMA_QM_0_CP_MSG_BASE1_ADDR_HI + reg_off, so_base_hi);
  952. WREG32(mmDMA_QM_0_GLBL_ERR_ADDR_LO + reg_off, gic_base_lo);
  953. WREG32(mmDMA_QM_0_GLBL_ERR_ADDR_HI + reg_off, gic_base_hi);
  954. WREG32(mmDMA_QM_0_GLBL_ERR_WDATA + reg_off,
  955. GOYA_ASYNC_EVENT_ID_DMA0_QM + dma_id);
  956. /* PQ has buffer of 2 cache lines, while CQ has 8 lines */
  957. WREG32(mmDMA_QM_0_PQ_CFG1 + reg_off, 0x00020002);
  958. WREG32(mmDMA_QM_0_CQ_CFG1 + reg_off, 0x00080008);
  959. if (goya->hw_cap_initialized & HW_CAP_MMU)
  960. WREG32(mmDMA_QM_0_GLBL_PROT + reg_off, QMAN_DMA_PARTLY_TRUSTED);
  961. else
  962. WREG32(mmDMA_QM_0_GLBL_PROT + reg_off, QMAN_DMA_FULLY_TRUSTED);
  963. if (hdev->stop_on_err)
  964. dma_err_cfg |= 1 << DMA_QM_0_GLBL_ERR_CFG_DMA_STOP_ON_ERR_SHIFT;
  965. WREG32(mmDMA_QM_0_GLBL_ERR_CFG + reg_off, dma_err_cfg);
  966. WREG32(mmDMA_QM_0_GLBL_CFG0 + reg_off, QMAN_DMA_ENABLE);
  967. }
  968. static void goya_init_dma_ch(struct hl_device *hdev, int dma_id)
  969. {
  970. u32 gic_base_lo, gic_base_hi;
  971. u64 sob_addr;
  972. u32 reg_off = dma_id * (mmDMA_CH_1_CFG1 - mmDMA_CH_0_CFG1);
  973. gic_base_lo =
  974. lower_32_bits(CFG_BASE + mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR);
  975. gic_base_hi =
  976. upper_32_bits(CFG_BASE + mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR);
  977. WREG32(mmDMA_CH_0_ERRMSG_ADDR_LO + reg_off, gic_base_lo);
  978. WREG32(mmDMA_CH_0_ERRMSG_ADDR_HI + reg_off, gic_base_hi);
  979. WREG32(mmDMA_CH_0_ERRMSG_WDATA + reg_off,
  980. GOYA_ASYNC_EVENT_ID_DMA0_CH + dma_id);
  981. if (dma_id)
  982. sob_addr = CFG_BASE + mmSYNC_MNGR_SOB_OBJ_1000 +
  983. (dma_id - 1) * 4;
  984. else
  985. sob_addr = CFG_BASE + mmSYNC_MNGR_SOB_OBJ_1007;
  986. WREG32(mmDMA_CH_0_WR_COMP_ADDR_HI + reg_off, upper_32_bits(sob_addr));
  987. WREG32(mmDMA_CH_0_WR_COMP_WDATA + reg_off, 0x80000001);
  988. }
  989. /*
  990. * goya_init_dma_qmans - Initialize QMAN DMA registers
  991. *
  992. * @hdev: pointer to hl_device structure
  993. *
  994. * Initialize the H/W registers of the QMAN DMA channels
  995. *
  996. */
  997. void goya_init_dma_qmans(struct hl_device *hdev)
  998. {
  999. struct goya_device *goya = hdev->asic_specific;
  1000. struct hl_hw_queue *q;
  1001. int i;
  1002. if (goya->hw_cap_initialized & HW_CAP_DMA)
  1003. return;
  1004. q = &hdev->kernel_queues[0];
  1005. for (i = 0 ; i < NUMBER_OF_EXT_HW_QUEUES ; i++, q++) {
  1006. q->cq_id = q->msi_vec = i;
  1007. goya_init_dma_qman(hdev, i, q->bus_address);
  1008. goya_init_dma_ch(hdev, i);
  1009. }
  1010. goya->hw_cap_initialized |= HW_CAP_DMA;
  1011. }
  1012. /*
  1013. * goya_disable_external_queues - Disable external queues
  1014. *
  1015. * @hdev: pointer to hl_device structure
  1016. *
  1017. */
  1018. static void goya_disable_external_queues(struct hl_device *hdev)
  1019. {
  1020. struct goya_device *goya = hdev->asic_specific;
  1021. if (!(goya->hw_cap_initialized & HW_CAP_DMA))
  1022. return;
  1023. WREG32(mmDMA_QM_0_GLBL_CFG0, 0);
  1024. WREG32(mmDMA_QM_1_GLBL_CFG0, 0);
  1025. WREG32(mmDMA_QM_2_GLBL_CFG0, 0);
  1026. WREG32(mmDMA_QM_3_GLBL_CFG0, 0);
  1027. WREG32(mmDMA_QM_4_GLBL_CFG0, 0);
  1028. }
  1029. static int goya_stop_queue(struct hl_device *hdev, u32 cfg_reg,
  1030. u32 cp_sts_reg, u32 glbl_sts0_reg)
  1031. {
  1032. int rc;
  1033. u32 status;
  1034. /* use the values of TPC0 as they are all the same*/
  1035. WREG32(cfg_reg, 1 << TPC0_QM_GLBL_CFG1_CP_STOP_SHIFT);
  1036. status = RREG32(cp_sts_reg);
  1037. if (status & TPC0_QM_CP_STS_FENCE_IN_PROGRESS_MASK) {
  1038. rc = hl_poll_timeout(
  1039. hdev,
  1040. cp_sts_reg,
  1041. status,
  1042. !(status & TPC0_QM_CP_STS_FENCE_IN_PROGRESS_MASK),
  1043. 1000,
  1044. QMAN_FENCE_TIMEOUT_USEC);
  1045. /* if QMAN is stuck in fence no need to check for stop */
  1046. if (rc)
  1047. return 0;
  1048. }
  1049. rc = hl_poll_timeout(
  1050. hdev,
  1051. glbl_sts0_reg,
  1052. status,
  1053. (status & TPC0_QM_GLBL_STS0_CP_IS_STOP_MASK),
  1054. 1000,
  1055. QMAN_STOP_TIMEOUT_USEC);
  1056. if (rc) {
  1057. dev_err(hdev->dev,
  1058. "Timeout while waiting for QMAN to stop\n");
  1059. return -EINVAL;
  1060. }
  1061. return 0;
  1062. }
  1063. /*
  1064. * goya_stop_external_queues - Stop external queues
  1065. *
  1066. * @hdev: pointer to hl_device structure
  1067. *
  1068. * Returns 0 on success
  1069. *
  1070. */
  1071. static int goya_stop_external_queues(struct hl_device *hdev)
  1072. {
  1073. int rc, retval = 0;
  1074. struct goya_device *goya = hdev->asic_specific;
  1075. if (!(goya->hw_cap_initialized & HW_CAP_DMA))
  1076. return retval;
  1077. rc = goya_stop_queue(hdev,
  1078. mmDMA_QM_0_GLBL_CFG1,
  1079. mmDMA_QM_0_CP_STS,
  1080. mmDMA_QM_0_GLBL_STS0);
  1081. if (rc) {
  1082. dev_err(hdev->dev, "failed to stop DMA QMAN 0\n");
  1083. retval = -EIO;
  1084. }
  1085. rc = goya_stop_queue(hdev,
  1086. mmDMA_QM_1_GLBL_CFG1,
  1087. mmDMA_QM_1_CP_STS,
  1088. mmDMA_QM_1_GLBL_STS0);
  1089. if (rc) {
  1090. dev_err(hdev->dev, "failed to stop DMA QMAN 1\n");
  1091. retval = -EIO;
  1092. }
  1093. rc = goya_stop_queue(hdev,
  1094. mmDMA_QM_2_GLBL_CFG1,
  1095. mmDMA_QM_2_CP_STS,
  1096. mmDMA_QM_2_GLBL_STS0);
  1097. if (rc) {
  1098. dev_err(hdev->dev, "failed to stop DMA QMAN 2\n");
  1099. retval = -EIO;
  1100. }
  1101. rc = goya_stop_queue(hdev,
  1102. mmDMA_QM_3_GLBL_CFG1,
  1103. mmDMA_QM_3_CP_STS,
  1104. mmDMA_QM_3_GLBL_STS0);
  1105. if (rc) {
  1106. dev_err(hdev->dev, "failed to stop DMA QMAN 3\n");
  1107. retval = -EIO;
  1108. }
  1109. rc = goya_stop_queue(hdev,
  1110. mmDMA_QM_4_GLBL_CFG1,
  1111. mmDMA_QM_4_CP_STS,
  1112. mmDMA_QM_4_GLBL_STS0);
  1113. if (rc) {
  1114. dev_err(hdev->dev, "failed to stop DMA QMAN 4\n");
  1115. retval = -EIO;
  1116. }
  1117. return retval;
  1118. }
  1119. /*
  1120. * goya_init_cpu_queues - Initialize PQ/CQ/EQ of CPU
  1121. *
  1122. * @hdev: pointer to hl_device structure
  1123. *
  1124. * Returns 0 on success
  1125. *
  1126. */
  1127. int goya_init_cpu_queues(struct hl_device *hdev)
  1128. {
  1129. struct goya_device *goya = hdev->asic_specific;
  1130. struct asic_fixed_properties *prop = &hdev->asic_prop;
  1131. struct hl_eq *eq;
  1132. u32 status;
  1133. struct hl_hw_queue *cpu_pq = &hdev->kernel_queues[GOYA_QUEUE_ID_CPU_PQ];
  1134. int err;
  1135. if (!hdev->cpu_queues_enable)
  1136. return 0;
  1137. if (goya->hw_cap_initialized & HW_CAP_CPU_Q)
  1138. return 0;
  1139. eq = &hdev->event_queue;
  1140. WREG32(mmCPU_PQ_BASE_ADDR_LOW, lower_32_bits(cpu_pq->bus_address));
  1141. WREG32(mmCPU_PQ_BASE_ADDR_HIGH, upper_32_bits(cpu_pq->bus_address));
  1142. WREG32(mmCPU_EQ_BASE_ADDR_LOW, lower_32_bits(eq->bus_address));
  1143. WREG32(mmCPU_EQ_BASE_ADDR_HIGH, upper_32_bits(eq->bus_address));
  1144. WREG32(mmCPU_CQ_BASE_ADDR_LOW,
  1145. lower_32_bits(VA_CPU_ACCESSIBLE_MEM_ADDR));
  1146. WREG32(mmCPU_CQ_BASE_ADDR_HIGH,
  1147. upper_32_bits(VA_CPU_ACCESSIBLE_MEM_ADDR));
  1148. WREG32(mmCPU_PQ_LENGTH, HL_QUEUE_SIZE_IN_BYTES);
  1149. WREG32(mmCPU_EQ_LENGTH, HL_EQ_SIZE_IN_BYTES);
  1150. WREG32(mmCPU_CQ_LENGTH, HL_CPU_ACCESSIBLE_MEM_SIZE);
  1151. /* Used for EQ CI */
  1152. WREG32(mmCPU_EQ_CI, 0);
  1153. WREG32(mmCPU_IF_PF_PQ_PI, 0);
  1154. WREG32(mmCPU_PQ_INIT_STATUS, PQ_INIT_STATUS_READY_FOR_CP);
  1155. WREG32(mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR,
  1156. GOYA_ASYNC_EVENT_ID_PI_UPDATE);
  1157. err = hl_poll_timeout(
  1158. hdev,
  1159. mmCPU_PQ_INIT_STATUS,
  1160. status,
  1161. (status == PQ_INIT_STATUS_READY_FOR_HOST),
  1162. 1000,
  1163. GOYA_CPU_TIMEOUT_USEC);
  1164. if (err) {
  1165. dev_err(hdev->dev,
  1166. "Failed to setup communication with device CPU\n");
  1167. return -EIO;
  1168. }
  1169. /* update FW application security bits */
  1170. if (prop->fw_cpu_boot_dev_sts0_valid)
  1171. prop->fw_app_cpu_boot_dev_sts0 = RREG32(mmCPU_BOOT_DEV_STS0);
  1172. if (prop->fw_cpu_boot_dev_sts1_valid)
  1173. prop->fw_app_cpu_boot_dev_sts1 = RREG32(mmCPU_BOOT_DEV_STS1);
  1174. goya->hw_cap_initialized |= HW_CAP_CPU_Q;
  1175. return 0;
  1176. }
  1177. static void goya_set_pll_refclk(struct hl_device *hdev)
  1178. {
  1179. WREG32(mmCPU_PLL_DIV_SEL_0, 0x0);
  1180. WREG32(mmCPU_PLL_DIV_SEL_1, 0x0);
  1181. WREG32(mmCPU_PLL_DIV_SEL_2, 0x0);
  1182. WREG32(mmCPU_PLL_DIV_SEL_3, 0x0);
  1183. WREG32(mmIC_PLL_DIV_SEL_0, 0x0);
  1184. WREG32(mmIC_PLL_DIV_SEL_1, 0x0);
  1185. WREG32(mmIC_PLL_DIV_SEL_2, 0x0);
  1186. WREG32(mmIC_PLL_DIV_SEL_3, 0x0);
  1187. WREG32(mmMC_PLL_DIV_SEL_0, 0x0);
  1188. WREG32(mmMC_PLL_DIV_SEL_1, 0x0);
  1189. WREG32(mmMC_PLL_DIV_SEL_2, 0x0);
  1190. WREG32(mmMC_PLL_DIV_SEL_3, 0x0);
  1191. WREG32(mmPSOC_MME_PLL_DIV_SEL_0, 0x0);
  1192. WREG32(mmPSOC_MME_PLL_DIV_SEL_1, 0x0);
  1193. WREG32(mmPSOC_MME_PLL_DIV_SEL_2, 0x0);
  1194. WREG32(mmPSOC_MME_PLL_DIV_SEL_3, 0x0);
  1195. WREG32(mmPSOC_PCI_PLL_DIV_SEL_0, 0x0);
  1196. WREG32(mmPSOC_PCI_PLL_DIV_SEL_1, 0x0);
  1197. WREG32(mmPSOC_PCI_PLL_DIV_SEL_2, 0x0);
  1198. WREG32(mmPSOC_PCI_PLL_DIV_SEL_3, 0x0);
  1199. WREG32(mmPSOC_EMMC_PLL_DIV_SEL_0, 0x0);
  1200. WREG32(mmPSOC_EMMC_PLL_DIV_SEL_1, 0x0);
  1201. WREG32(mmPSOC_EMMC_PLL_DIV_SEL_2, 0x0);
  1202. WREG32(mmPSOC_EMMC_PLL_DIV_SEL_3, 0x0);
  1203. WREG32(mmTPC_PLL_DIV_SEL_0, 0x0);
  1204. WREG32(mmTPC_PLL_DIV_SEL_1, 0x0);
  1205. WREG32(mmTPC_PLL_DIV_SEL_2, 0x0);
  1206. WREG32(mmTPC_PLL_DIV_SEL_3, 0x0);
  1207. }
  1208. static void goya_disable_clk_rlx(struct hl_device *hdev)
  1209. {
  1210. WREG32(mmPSOC_MME_PLL_CLK_RLX_0, 0x100010);
  1211. WREG32(mmIC_PLL_CLK_RLX_0, 0x100010);
  1212. }
  1213. static void _goya_tpc_mbist_workaround(struct hl_device *hdev, u8 tpc_id)
  1214. {
  1215. u64 tpc_eml_address;
  1216. u32 val, tpc_offset, tpc_eml_offset, tpc_slm_offset;
  1217. int err, slm_index;
  1218. tpc_offset = tpc_id * 0x40000;
  1219. tpc_eml_offset = tpc_id * 0x200000;
  1220. tpc_eml_address = (mmTPC0_EML_CFG_BASE + tpc_eml_offset - CFG_BASE);
  1221. tpc_slm_offset = tpc_eml_address + 0x100000;
  1222. /*
  1223. * Workaround for Bug H2 #2443 :
  1224. * "TPC SB is not initialized on chip reset"
  1225. */
  1226. val = RREG32(mmTPC0_CFG_FUNC_MBIST_CNTRL + tpc_offset);
  1227. if (val & TPC0_CFG_FUNC_MBIST_CNTRL_MBIST_ACTIVE_MASK)
  1228. dev_warn(hdev->dev, "TPC%d MBIST ACTIVE is not cleared\n",
  1229. tpc_id);
  1230. WREG32(mmTPC0_CFG_FUNC_MBIST_PAT + tpc_offset, val & 0xFFFFF000);
  1231. WREG32(mmTPC0_CFG_FUNC_MBIST_MEM_0 + tpc_offset, 0x37FF);
  1232. WREG32(mmTPC0_CFG_FUNC_MBIST_MEM_1 + tpc_offset, 0x303F);
  1233. WREG32(mmTPC0_CFG_FUNC_MBIST_MEM_2 + tpc_offset, 0x71FF);
  1234. WREG32(mmTPC0_CFG_FUNC_MBIST_MEM_3 + tpc_offset, 0x71FF);
  1235. WREG32(mmTPC0_CFG_FUNC_MBIST_MEM_4 + tpc_offset, 0x70FF);
  1236. WREG32(mmTPC0_CFG_FUNC_MBIST_MEM_5 + tpc_offset, 0x70FF);
  1237. WREG32(mmTPC0_CFG_FUNC_MBIST_MEM_6 + tpc_offset, 0x70FF);
  1238. WREG32(mmTPC0_CFG_FUNC_MBIST_MEM_7 + tpc_offset, 0x70FF);
  1239. WREG32(mmTPC0_CFG_FUNC_MBIST_MEM_8 + tpc_offset, 0x70FF);
  1240. WREG32(mmTPC0_CFG_FUNC_MBIST_MEM_9 + tpc_offset, 0x70FF);
  1241. WREG32_OR(mmTPC0_CFG_FUNC_MBIST_CNTRL + tpc_offset,
  1242. 1 << TPC0_CFG_FUNC_MBIST_CNTRL_MBIST_START_SHIFT);
  1243. err = hl_poll_timeout(
  1244. hdev,
  1245. mmTPC0_CFG_FUNC_MBIST_CNTRL + tpc_offset,
  1246. val,
  1247. (val & TPC0_CFG_FUNC_MBIST_CNTRL_MBIST_DONE_MASK),
  1248. 1000,
  1249. HL_DEVICE_TIMEOUT_USEC);
  1250. if (err)
  1251. dev_err(hdev->dev,
  1252. "Timeout while waiting for TPC%d MBIST DONE\n", tpc_id);
  1253. WREG32_OR(mmTPC0_EML_CFG_DBG_CNT + tpc_eml_offset,
  1254. 1 << TPC0_EML_CFG_DBG_CNT_CORE_RST_SHIFT);
  1255. msleep(GOYA_RESET_WAIT_MSEC);
  1256. WREG32_AND(mmTPC0_EML_CFG_DBG_CNT + tpc_eml_offset,
  1257. ~(1 << TPC0_EML_CFG_DBG_CNT_CORE_RST_SHIFT));
  1258. msleep(GOYA_RESET_WAIT_MSEC);
  1259. for (slm_index = 0 ; slm_index < 256 ; slm_index++)
  1260. WREG32(tpc_slm_offset + (slm_index << 2), 0);
  1261. val = RREG32(tpc_slm_offset);
  1262. }
  1263. static void goya_tpc_mbist_workaround(struct hl_device *hdev)
  1264. {
  1265. struct goya_device *goya = hdev->asic_specific;
  1266. int i;
  1267. if (hdev->pldm)
  1268. return;
  1269. if (goya->hw_cap_initialized & HW_CAP_TPC_MBIST)
  1270. return;
  1271. /* Workaround for H2 #2443 */
  1272. for (i = 0 ; i < TPC_MAX_NUM ; i++)
  1273. _goya_tpc_mbist_workaround(hdev, i);
  1274. goya->hw_cap_initialized |= HW_CAP_TPC_MBIST;
  1275. }
  1276. /*
  1277. * goya_init_golden_registers - Initialize golden registers
  1278. *
  1279. * @hdev: pointer to hl_device structure
  1280. *
  1281. * Initialize the H/W registers of the device
  1282. *
  1283. */
  1284. static void goya_init_golden_registers(struct hl_device *hdev)
  1285. {
  1286. struct goya_device *goya = hdev->asic_specific;
  1287. u32 polynom[10], tpc_intr_mask, offset;
  1288. int i;
  1289. if (goya->hw_cap_initialized & HW_CAP_GOLDEN)
  1290. return;
  1291. polynom[0] = 0x00020080;
  1292. polynom[1] = 0x00401000;
  1293. polynom[2] = 0x00200800;
  1294. polynom[3] = 0x00002000;
  1295. polynom[4] = 0x00080200;
  1296. polynom[5] = 0x00040100;
  1297. polynom[6] = 0x00100400;
  1298. polynom[7] = 0x00004000;
  1299. polynom[8] = 0x00010000;
  1300. polynom[9] = 0x00008000;
  1301. /* Mask all arithmetic interrupts from TPC */
  1302. tpc_intr_mask = 0x7FFF;
  1303. for (i = 0, offset = 0 ; i < 6 ; i++, offset += 0x20000) {
  1304. WREG32(mmSRAM_Y0_X0_RTR_HBW_RD_RQ_L_ARB + offset, 0x302);
  1305. WREG32(mmSRAM_Y0_X1_RTR_HBW_RD_RQ_L_ARB + offset, 0x302);
  1306. WREG32(mmSRAM_Y0_X2_RTR_HBW_RD_RQ_L_ARB + offset, 0x302);
  1307. WREG32(mmSRAM_Y0_X3_RTR_HBW_RD_RQ_L_ARB + offset, 0x302);
  1308. WREG32(mmSRAM_Y0_X4_RTR_HBW_RD_RQ_L_ARB + offset, 0x302);
  1309. WREG32(mmSRAM_Y0_X0_RTR_HBW_DATA_L_ARB + offset, 0x204);
  1310. WREG32(mmSRAM_Y0_X1_RTR_HBW_DATA_L_ARB + offset, 0x204);
  1311. WREG32(mmSRAM_Y0_X2_RTR_HBW_DATA_L_ARB + offset, 0x204);
  1312. WREG32(mmSRAM_Y0_X3_RTR_HBW_DATA_L_ARB + offset, 0x204);
  1313. WREG32(mmSRAM_Y0_X4_RTR_HBW_DATA_L_ARB + offset, 0x204);
  1314. WREG32(mmSRAM_Y0_X0_RTR_HBW_DATA_E_ARB + offset, 0x206);
  1315. WREG32(mmSRAM_Y0_X1_RTR_HBW_DATA_E_ARB + offset, 0x206);
  1316. WREG32(mmSRAM_Y0_X2_RTR_HBW_DATA_E_ARB + offset, 0x206);
  1317. WREG32(mmSRAM_Y0_X3_RTR_HBW_DATA_E_ARB + offset, 0x207);
  1318. WREG32(mmSRAM_Y0_X4_RTR_HBW_DATA_E_ARB + offset, 0x207);
  1319. WREG32(mmSRAM_Y0_X0_RTR_HBW_DATA_W_ARB + offset, 0x207);
  1320. WREG32(mmSRAM_Y0_X1_RTR_HBW_DATA_W_ARB + offset, 0x207);
  1321. WREG32(mmSRAM_Y0_X2_RTR_HBW_DATA_W_ARB + offset, 0x206);
  1322. WREG32(mmSRAM_Y0_X3_RTR_HBW_DATA_W_ARB + offset, 0x206);
  1323. WREG32(mmSRAM_Y0_X4_RTR_HBW_DATA_W_ARB + offset, 0x206);
  1324. WREG32(mmSRAM_Y0_X0_RTR_HBW_WR_RS_E_ARB + offset, 0x101);
  1325. WREG32(mmSRAM_Y0_X1_RTR_HBW_WR_RS_E_ARB + offset, 0x102);
  1326. WREG32(mmSRAM_Y0_X2_RTR_HBW_WR_RS_E_ARB + offset, 0x103);
  1327. WREG32(mmSRAM_Y0_X3_RTR_HBW_WR_RS_E_ARB + offset, 0x104);
  1328. WREG32(mmSRAM_Y0_X4_RTR_HBW_WR_RS_E_ARB + offset, 0x105);
  1329. WREG32(mmSRAM_Y0_X0_RTR_HBW_WR_RS_W_ARB + offset, 0x105);
  1330. WREG32(mmSRAM_Y0_X1_RTR_HBW_WR_RS_W_ARB + offset, 0x104);
  1331. WREG32(mmSRAM_Y0_X2_RTR_HBW_WR_RS_W_ARB + offset, 0x103);
  1332. WREG32(mmSRAM_Y0_X3_RTR_HBW_WR_RS_W_ARB + offset, 0x102);
  1333. WREG32(mmSRAM_Y0_X4_RTR_HBW_WR_RS_W_ARB + offset, 0x101);
  1334. }
  1335. WREG32(mmMME_STORE_MAX_CREDIT, 0x21);
  1336. WREG32(mmMME_AGU, 0x0f0f0f10);
  1337. WREG32(mmMME_SEI_MASK, ~0x0);
  1338. WREG32(mmMME6_RTR_HBW_RD_RQ_N_ARB, 0x01010101);
  1339. WREG32(mmMME5_RTR_HBW_RD_RQ_N_ARB, 0x01040101);
  1340. WREG32(mmMME4_RTR_HBW_RD_RQ_N_ARB, 0x01030101);
  1341. WREG32(mmMME3_RTR_HBW_RD_RQ_N_ARB, 0x01020101);
  1342. WREG32(mmMME2_RTR_HBW_RD_RQ_N_ARB, 0x01010101);
  1343. WREG32(mmMME1_RTR_HBW_RD_RQ_N_ARB, 0x07010701);
  1344. WREG32(mmMME6_RTR_HBW_RD_RQ_S_ARB, 0x04010401);
  1345. WREG32(mmMME5_RTR_HBW_RD_RQ_S_ARB, 0x04050401);
  1346. WREG32(mmMME4_RTR_HBW_RD_RQ_S_ARB, 0x03070301);
  1347. WREG32(mmMME3_RTR_HBW_RD_RQ_S_ARB, 0x01030101);
  1348. WREG32(mmMME2_RTR_HBW_RD_RQ_S_ARB, 0x01040101);
  1349. WREG32(mmMME1_RTR_HBW_RD_RQ_S_ARB, 0x01050105);
  1350. WREG32(mmMME6_RTR_HBW_RD_RQ_W_ARB, 0x01010501);
  1351. WREG32(mmMME5_RTR_HBW_RD_RQ_W_ARB, 0x01010501);
  1352. WREG32(mmMME4_RTR_HBW_RD_RQ_W_ARB, 0x01040301);
  1353. WREG32(mmMME3_RTR_HBW_RD_RQ_W_ARB, 0x01030401);
  1354. WREG32(mmMME2_RTR_HBW_RD_RQ_W_ARB, 0x01040101);
  1355. WREG32(mmMME1_RTR_HBW_RD_RQ_W_ARB, 0x01050101);
  1356. WREG32(mmMME6_RTR_HBW_WR_RQ_N_ARB, 0x02020202);
  1357. WREG32(mmMME5_RTR_HBW_WR_RQ_N_ARB, 0x01070101);
  1358. WREG32(mmMME4_RTR_HBW_WR_RQ_N_ARB, 0x02020201);
  1359. WREG32(mmMME3_RTR_HBW_WR_RQ_N_ARB, 0x07020701);
  1360. WREG32(mmMME2_RTR_HBW_WR_RQ_N_ARB, 0x01020101);
  1361. WREG32(mmMME1_RTR_HBW_WR_RQ_S_ARB, 0x01010101);
  1362. WREG32(mmMME6_RTR_HBW_WR_RQ_S_ARB, 0x01070101);
  1363. WREG32(mmMME5_RTR_HBW_WR_RQ_S_ARB, 0x01070101);
  1364. WREG32(mmMME4_RTR_HBW_WR_RQ_S_ARB, 0x07020701);
  1365. WREG32(mmMME3_RTR_HBW_WR_RQ_S_ARB, 0x02020201);
  1366. WREG32(mmMME2_RTR_HBW_WR_RQ_S_ARB, 0x01070101);
  1367. WREG32(mmMME1_RTR_HBW_WR_RQ_S_ARB, 0x01020102);
  1368. WREG32(mmMME6_RTR_HBW_WR_RQ_W_ARB, 0x01020701);
  1369. WREG32(mmMME5_RTR_HBW_WR_RQ_W_ARB, 0x01020701);
  1370. WREG32(mmMME4_RTR_HBW_WR_RQ_W_ARB, 0x07020707);
  1371. WREG32(mmMME3_RTR_HBW_WR_RQ_W_ARB, 0x01020201);
  1372. WREG32(mmMME2_RTR_HBW_WR_RQ_W_ARB, 0x01070201);
  1373. WREG32(mmMME1_RTR_HBW_WR_RQ_W_ARB, 0x01070201);
  1374. WREG32(mmMME6_RTR_HBW_RD_RS_N_ARB, 0x01070102);
  1375. WREG32(mmMME5_RTR_HBW_RD_RS_N_ARB, 0x01070102);
  1376. WREG32(mmMME4_RTR_HBW_RD_RS_N_ARB, 0x01060102);
  1377. WREG32(mmMME3_RTR_HBW_RD_RS_N_ARB, 0x01040102);
  1378. WREG32(mmMME2_RTR_HBW_RD_RS_N_ARB, 0x01020102);
  1379. WREG32(mmMME1_RTR_HBW_RD_RS_N_ARB, 0x01020107);
  1380. WREG32(mmMME6_RTR_HBW_RD_RS_S_ARB, 0x01020106);
  1381. WREG32(mmMME5_RTR_HBW_RD_RS_S_ARB, 0x01020102);
  1382. WREG32(mmMME4_RTR_HBW_RD_RS_S_ARB, 0x01040102);
  1383. WREG32(mmMME3_RTR_HBW_RD_RS_S_ARB, 0x01060102);
  1384. WREG32(mmMME2_RTR_HBW_RD_RS_S_ARB, 0x01070102);
  1385. WREG32(mmMME1_RTR_HBW_RD_RS_S_ARB, 0x01070102);
  1386. WREG32(mmMME6_RTR_HBW_RD_RS_E_ARB, 0x01020702);
  1387. WREG32(mmMME5_RTR_HBW_RD_RS_E_ARB, 0x01020702);
  1388. WREG32(mmMME4_RTR_HBW_RD_RS_E_ARB, 0x01040602);
  1389. WREG32(mmMME3_RTR_HBW_RD_RS_E_ARB, 0x01060402);
  1390. WREG32(mmMME2_RTR_HBW_RD_RS_E_ARB, 0x01070202);
  1391. WREG32(mmMME1_RTR_HBW_RD_RS_E_ARB, 0x01070102);
  1392. WREG32(mmMME6_RTR_HBW_RD_RS_W_ARB, 0x01060401);
  1393. WREG32(mmMME5_RTR_HBW_RD_RS_W_ARB, 0x01060401);
  1394. WREG32(mmMME4_RTR_HBW_RD_RS_W_ARB, 0x01060401);
  1395. WREG32(mmMME3_RTR_HBW_RD_RS_W_ARB, 0x01060401);
  1396. WREG32(mmMME2_RTR_HBW_RD_RS_W_ARB, 0x01060401);
  1397. WREG32(mmMME1_RTR_HBW_RD_RS_W_ARB, 0x01060401);
  1398. WREG32(mmMME6_RTR_HBW_WR_RS_N_ARB, 0x01050101);
  1399. WREG32(mmMME5_RTR_HBW_WR_RS_N_ARB, 0x01040101);
  1400. WREG32(mmMME4_RTR_HBW_WR_RS_N_ARB, 0x01030101);
  1401. WREG32(mmMME3_RTR_HBW_WR_RS_N_ARB, 0x01020101);
  1402. WREG32(mmMME2_RTR_HBW_WR_RS_N_ARB, 0x01010101);
  1403. WREG32(mmMME1_RTR_HBW_WR_RS_N_ARB, 0x01010107);
  1404. WREG32(mmMME6_RTR_HBW_WR_RS_S_ARB, 0x01010107);
  1405. WREG32(mmMME5_RTR_HBW_WR_RS_S_ARB, 0x01010101);
  1406. WREG32(mmMME4_RTR_HBW_WR_RS_S_ARB, 0x01020101);
  1407. WREG32(mmMME3_RTR_HBW_WR_RS_S_ARB, 0x01030101);
  1408. WREG32(mmMME2_RTR_HBW_WR_RS_S_ARB, 0x01040101);
  1409. WREG32(mmMME1_RTR_HBW_WR_RS_S_ARB, 0x01050101);
  1410. WREG32(mmMME6_RTR_HBW_WR_RS_E_ARB, 0x01010501);
  1411. WREG32(mmMME5_RTR_HBW_WR_RS_E_ARB, 0x01010501);
  1412. WREG32(mmMME4_RTR_HBW_WR_RS_E_ARB, 0x01040301);
  1413. WREG32(mmMME3_RTR_HBW_WR_RS_E_ARB, 0x01030401);
  1414. WREG32(mmMME2_RTR_HBW_WR_RS_E_ARB, 0x01040101);
  1415. WREG32(mmMME1_RTR_HBW_WR_RS_E_ARB, 0x01050101);
  1416. WREG32(mmMME6_RTR_HBW_WR_RS_W_ARB, 0x01010101);
  1417. WREG32(mmMME5_RTR_HBW_WR_RS_W_ARB, 0x01010101);
  1418. WREG32(mmMME4_RTR_HBW_WR_RS_W_ARB, 0x01010101);
  1419. WREG32(mmMME3_RTR_HBW_WR_RS_W_ARB, 0x01010101);
  1420. WREG32(mmMME2_RTR_HBW_WR_RS_W_ARB, 0x01010101);
  1421. WREG32(mmMME1_RTR_HBW_WR_RS_W_ARB, 0x01010101);
  1422. WREG32(mmTPC1_RTR_HBW_RD_RQ_N_ARB, 0x01010101);
  1423. WREG32(mmTPC1_RTR_HBW_RD_RQ_S_ARB, 0x01010101);
  1424. WREG32(mmTPC1_RTR_HBW_RD_RQ_E_ARB, 0x01060101);
  1425. WREG32(mmTPC1_RTR_HBW_WR_RQ_N_ARB, 0x02020102);
  1426. WREG32(mmTPC1_RTR_HBW_WR_RQ_S_ARB, 0x01010101);
  1427. WREG32(mmTPC1_RTR_HBW_WR_RQ_E_ARB, 0x02070202);
  1428. WREG32(mmTPC1_RTR_HBW_RD_RS_N_ARB, 0x01020201);
  1429. WREG32(mmTPC1_RTR_HBW_RD_RS_S_ARB, 0x01070201);
  1430. WREG32(mmTPC1_RTR_HBW_RD_RS_W_ARB, 0x01070202);
  1431. WREG32(mmTPC1_RTR_HBW_WR_RS_N_ARB, 0x01010101);
  1432. WREG32(mmTPC1_RTR_HBW_WR_RS_S_ARB, 0x01050101);
  1433. WREG32(mmTPC1_RTR_HBW_WR_RS_W_ARB, 0x01050101);
  1434. WREG32(mmTPC2_RTR_HBW_RD_RQ_N_ARB, 0x01020101);
  1435. WREG32(mmTPC2_RTR_HBW_RD_RQ_S_ARB, 0x01050101);
  1436. WREG32(mmTPC2_RTR_HBW_RD_RQ_E_ARB, 0x01010201);
  1437. WREG32(mmTPC2_RTR_HBW_WR_RQ_N_ARB, 0x02040102);
  1438. WREG32(mmTPC2_RTR_HBW_WR_RQ_S_ARB, 0x01050101);
  1439. WREG32(mmTPC2_RTR_HBW_WR_RQ_E_ARB, 0x02060202);
  1440. WREG32(mmTPC2_RTR_HBW_RD_RS_N_ARB, 0x01020201);
  1441. WREG32(mmTPC2_RTR_HBW_RD_RS_S_ARB, 0x01070201);
  1442. WREG32(mmTPC2_RTR_HBW_RD_RS_W_ARB, 0x01070202);
  1443. WREG32(mmTPC2_RTR_HBW_WR_RS_N_ARB, 0x01010101);
  1444. WREG32(mmTPC2_RTR_HBW_WR_RS_S_ARB, 0x01040101);
  1445. WREG32(mmTPC2_RTR_HBW_WR_RS_W_ARB, 0x01040101);
  1446. WREG32(mmTPC3_RTR_HBW_RD_RQ_N_ARB, 0x01030101);
  1447. WREG32(mmTPC3_RTR_HBW_RD_RQ_S_ARB, 0x01040101);
  1448. WREG32(mmTPC3_RTR_HBW_RD_RQ_E_ARB, 0x01040301);
  1449. WREG32(mmTPC3_RTR_HBW_WR_RQ_N_ARB, 0x02060102);
  1450. WREG32(mmTPC3_RTR_HBW_WR_RQ_S_ARB, 0x01040101);
  1451. WREG32(mmTPC3_RTR_HBW_WR_RQ_E_ARB, 0x01040301);
  1452. WREG32(mmTPC3_RTR_HBW_RD_RS_N_ARB, 0x01040201);
  1453. WREG32(mmTPC3_RTR_HBW_RD_RS_S_ARB, 0x01060201);
  1454. WREG32(mmTPC3_RTR_HBW_RD_RS_W_ARB, 0x01060402);
  1455. WREG32(mmTPC3_RTR_HBW_WR_RS_N_ARB, 0x01020101);
  1456. WREG32(mmTPC3_RTR_HBW_WR_RS_S_ARB, 0x01030101);
  1457. WREG32(mmTPC3_RTR_HBW_WR_RS_W_ARB, 0x01030401);
  1458. WREG32(mmTPC4_RTR_HBW_RD_RQ_N_ARB, 0x01040101);
  1459. WREG32(mmTPC4_RTR_HBW_RD_RQ_S_ARB, 0x01030101);
  1460. WREG32(mmTPC4_RTR_HBW_RD_RQ_E_ARB, 0x01030401);
  1461. WREG32(mmTPC4_RTR_HBW_WR_RQ_N_ARB, 0x02070102);
  1462. WREG32(mmTPC4_RTR_HBW_WR_RQ_S_ARB, 0x01030101);
  1463. WREG32(mmTPC4_RTR_HBW_WR_RQ_E_ARB, 0x02060702);
  1464. WREG32(mmTPC4_RTR_HBW_RD_RS_N_ARB, 0x01060201);
  1465. WREG32(mmTPC4_RTR_HBW_RD_RS_S_ARB, 0x01040201);
  1466. WREG32(mmTPC4_RTR_HBW_RD_RS_W_ARB, 0x01040602);
  1467. WREG32(mmTPC4_RTR_HBW_WR_RS_N_ARB, 0x01030101);
  1468. WREG32(mmTPC4_RTR_HBW_WR_RS_S_ARB, 0x01020101);
  1469. WREG32(mmTPC4_RTR_HBW_WR_RS_W_ARB, 0x01040301);
  1470. WREG32(mmTPC5_RTR_HBW_RD_RQ_N_ARB, 0x01050101);
  1471. WREG32(mmTPC5_RTR_HBW_RD_RQ_S_ARB, 0x01020101);
  1472. WREG32(mmTPC5_RTR_HBW_RD_RQ_E_ARB, 0x01200501);
  1473. WREG32(mmTPC5_RTR_HBW_WR_RQ_N_ARB, 0x02070102);
  1474. WREG32(mmTPC5_RTR_HBW_WR_RQ_S_ARB, 0x01020101);
  1475. WREG32(mmTPC5_RTR_HBW_WR_RQ_E_ARB, 0x02020602);
  1476. WREG32(mmTPC5_RTR_HBW_RD_RS_N_ARB, 0x01070201);
  1477. WREG32(mmTPC5_RTR_HBW_RD_RS_S_ARB, 0x01020201);
  1478. WREG32(mmTPC5_RTR_HBW_RD_RS_W_ARB, 0x01020702);
  1479. WREG32(mmTPC5_RTR_HBW_WR_RS_N_ARB, 0x01040101);
  1480. WREG32(mmTPC5_RTR_HBW_WR_RS_S_ARB, 0x01010101);
  1481. WREG32(mmTPC5_RTR_HBW_WR_RS_W_ARB, 0x01010501);
  1482. WREG32(mmTPC6_RTR_HBW_RD_RQ_N_ARB, 0x01010101);
  1483. WREG32(mmTPC6_RTR_HBW_RD_RQ_S_ARB, 0x01010101);
  1484. WREG32(mmTPC6_RTR_HBW_RD_RQ_E_ARB, 0x01010601);
  1485. WREG32(mmTPC6_RTR_HBW_WR_RQ_N_ARB, 0x01010101);
  1486. WREG32(mmTPC6_RTR_HBW_WR_RQ_S_ARB, 0x01010101);
  1487. WREG32(mmTPC6_RTR_HBW_WR_RQ_E_ARB, 0x02020702);
  1488. WREG32(mmTPC6_RTR_HBW_RD_RS_N_ARB, 0x01010101);
  1489. WREG32(mmTPC6_RTR_HBW_RD_RS_S_ARB, 0x01010101);
  1490. WREG32(mmTPC6_RTR_HBW_RD_RS_W_ARB, 0x01020702);
  1491. WREG32(mmTPC6_RTR_HBW_WR_RS_N_ARB, 0x01050101);
  1492. WREG32(mmTPC6_RTR_HBW_WR_RS_S_ARB, 0x01010101);
  1493. WREG32(mmTPC6_RTR_HBW_WR_RS_W_ARB, 0x01010501);
  1494. for (i = 0, offset = 0 ; i < 10 ; i++, offset += 4) {
  1495. WREG32(mmMME1_RTR_SPLIT_COEF_0 + offset, polynom[i] >> 7);
  1496. WREG32(mmMME2_RTR_SPLIT_COEF_0 + offset, polynom[i] >> 7);
  1497. WREG32(mmMME3_RTR_SPLIT_COEF_0 + offset, polynom[i] >> 7);
  1498. WREG32(mmMME4_RTR_SPLIT_COEF_0 + offset, polynom[i] >> 7);
  1499. WREG32(mmMME5_RTR_SPLIT_COEF_0 + offset, polynom[i] >> 7);
  1500. WREG32(mmMME6_RTR_SPLIT_COEF_0 + offset, polynom[i] >> 7);
  1501. WREG32(mmTPC0_NRTR_SPLIT_COEF_0 + offset, polynom[i] >> 7);
  1502. WREG32(mmTPC1_RTR_SPLIT_COEF_0 + offset, polynom[i] >> 7);
  1503. WREG32(mmTPC2_RTR_SPLIT_COEF_0 + offset, polynom[i] >> 7);
  1504. WREG32(mmTPC3_RTR_SPLIT_COEF_0 + offset, polynom[i] >> 7);
  1505. WREG32(mmTPC4_RTR_SPLIT_COEF_0 + offset, polynom[i] >> 7);
  1506. WREG32(mmTPC5_RTR_SPLIT_COEF_0 + offset, polynom[i] >> 7);
  1507. WREG32(mmTPC6_RTR_SPLIT_COEF_0 + offset, polynom[i] >> 7);
  1508. WREG32(mmTPC7_NRTR_SPLIT_COEF_0 + offset, polynom[i] >> 7);
  1509. WREG32(mmPCI_NRTR_SPLIT_COEF_0 + offset, polynom[i] >> 7);
  1510. WREG32(mmDMA_NRTR_SPLIT_COEF_0 + offset, polynom[i] >> 7);
  1511. }
  1512. for (i = 0, offset = 0 ; i < 6 ; i++, offset += 0x40000) {
  1513. WREG32(mmMME1_RTR_SCRAMB_EN + offset,
  1514. 1 << MME1_RTR_SCRAMB_EN_VAL_SHIFT);
  1515. WREG32(mmMME1_RTR_NON_LIN_SCRAMB + offset,
  1516. 1 << MME1_RTR_NON_LIN_SCRAMB_EN_SHIFT);
  1517. }
  1518. for (i = 0, offset = 0 ; i < 8 ; i++, offset += 0x40000) {
  1519. /*
  1520. * Workaround for Bug H2 #2441 :
  1521. * "ST.NOP set trace event illegal opcode"
  1522. */
  1523. WREG32(mmTPC0_CFG_TPC_INTR_MASK + offset, tpc_intr_mask);
  1524. WREG32(mmTPC0_NRTR_SCRAMB_EN + offset,
  1525. 1 << TPC0_NRTR_SCRAMB_EN_VAL_SHIFT);
  1526. WREG32(mmTPC0_NRTR_NON_LIN_SCRAMB + offset,
  1527. 1 << TPC0_NRTR_NON_LIN_SCRAMB_EN_SHIFT);
  1528. WREG32_FIELD(TPC0_CFG_MSS_CONFIG, offset,
  1529. ICACHE_FETCH_LINE_NUM, 2);
  1530. }
  1531. WREG32(mmDMA_NRTR_SCRAMB_EN, 1 << DMA_NRTR_SCRAMB_EN_VAL_SHIFT);
  1532. WREG32(mmDMA_NRTR_NON_LIN_SCRAMB,
  1533. 1 << DMA_NRTR_NON_LIN_SCRAMB_EN_SHIFT);
  1534. WREG32(mmPCI_NRTR_SCRAMB_EN, 1 << PCI_NRTR_SCRAMB_EN_VAL_SHIFT);
  1535. WREG32(mmPCI_NRTR_NON_LIN_SCRAMB,
  1536. 1 << PCI_NRTR_NON_LIN_SCRAMB_EN_SHIFT);
  1537. /*
  1538. * Workaround for H2 #HW-23 bug
  1539. * Set DMA max outstanding read requests to 240 on DMA CH 1.
  1540. * This limitation is still large enough to not affect Gen4 bandwidth.
  1541. * We need to only limit that DMA channel because the user can only read
  1542. * from Host using DMA CH 1
  1543. */
  1544. WREG32(mmDMA_CH_1_CFG0, 0x0fff00F0);
  1545. WREG32(mmTPC_PLL_CLK_RLX_0, 0x200020);
  1546. goya->hw_cap_initialized |= HW_CAP_GOLDEN;
  1547. }
  1548. static void goya_init_mme_qman(struct hl_device *hdev)
  1549. {
  1550. u32 mtr_base_lo, mtr_base_hi;
  1551. u32 so_base_lo, so_base_hi;
  1552. u32 gic_base_lo, gic_base_hi;
  1553. u64 qman_base_addr;
  1554. mtr_base_lo = lower_32_bits(CFG_BASE + mmSYNC_MNGR_MON_PAY_ADDRL_0);
  1555. mtr_base_hi = upper_32_bits(CFG_BASE + mmSYNC_MNGR_MON_PAY_ADDRL_0);
  1556. so_base_lo = lower_32_bits(CFG_BASE + mmSYNC_MNGR_SOB_OBJ_0);
  1557. so_base_hi = upper_32_bits(CFG_BASE + mmSYNC_MNGR_SOB_OBJ_0);
  1558. gic_base_lo =
  1559. lower_32_bits(CFG_BASE + mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR);
  1560. gic_base_hi =
  1561. upper_32_bits(CFG_BASE + mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR);
  1562. qman_base_addr = hdev->asic_prop.sram_base_address +
  1563. MME_QMAN_BASE_OFFSET;
  1564. WREG32(mmMME_QM_PQ_BASE_LO, lower_32_bits(qman_base_addr));
  1565. WREG32(mmMME_QM_PQ_BASE_HI, upper_32_bits(qman_base_addr));
  1566. WREG32(mmMME_QM_PQ_SIZE, ilog2(MME_QMAN_LENGTH));
  1567. WREG32(mmMME_QM_PQ_PI, 0);
  1568. WREG32(mmMME_QM_PQ_CI, 0);
  1569. WREG32(mmMME_QM_CP_LDMA_SRC_BASE_LO_OFFSET, 0x10C0);
  1570. WREG32(mmMME_QM_CP_LDMA_SRC_BASE_HI_OFFSET, 0x10C4);
  1571. WREG32(mmMME_QM_CP_LDMA_TSIZE_OFFSET, 0x10C8);
  1572. WREG32(mmMME_QM_CP_LDMA_COMMIT_OFFSET, 0x10CC);
  1573. WREG32(mmMME_QM_CP_MSG_BASE0_ADDR_LO, mtr_base_lo);
  1574. WREG32(mmMME_QM_CP_MSG_BASE0_ADDR_HI, mtr_base_hi);
  1575. WREG32(mmMME_QM_CP_MSG_BASE1_ADDR_LO, so_base_lo);
  1576. WREG32(mmMME_QM_CP_MSG_BASE1_ADDR_HI, so_base_hi);
  1577. /* QMAN CQ has 8 cache lines */
  1578. WREG32(mmMME_QM_CQ_CFG1, 0x00080008);
  1579. WREG32(mmMME_QM_GLBL_ERR_ADDR_LO, gic_base_lo);
  1580. WREG32(mmMME_QM_GLBL_ERR_ADDR_HI, gic_base_hi);
  1581. WREG32(mmMME_QM_GLBL_ERR_WDATA, GOYA_ASYNC_EVENT_ID_MME_QM);
  1582. WREG32(mmMME_QM_GLBL_ERR_CFG, QMAN_MME_ERR_MSG_EN);
  1583. WREG32(mmMME_QM_GLBL_PROT, QMAN_MME_ERR_PROT);
  1584. WREG32(mmMME_QM_GLBL_CFG0, QMAN_MME_ENABLE);
  1585. }
  1586. static void goya_init_mme_cmdq(struct hl_device *hdev)
  1587. {
  1588. u32 mtr_base_lo, mtr_base_hi;
  1589. u32 so_base_lo, so_base_hi;
  1590. u32 gic_base_lo, gic_base_hi;
  1591. mtr_base_lo = lower_32_bits(CFG_BASE + mmSYNC_MNGR_MON_PAY_ADDRL_0);
  1592. mtr_base_hi = upper_32_bits(CFG_BASE + mmSYNC_MNGR_MON_PAY_ADDRL_0);
  1593. so_base_lo = lower_32_bits(CFG_BASE + mmSYNC_MNGR_SOB_OBJ_0);
  1594. so_base_hi = upper_32_bits(CFG_BASE + mmSYNC_MNGR_SOB_OBJ_0);
  1595. gic_base_lo =
  1596. lower_32_bits(CFG_BASE + mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR);
  1597. gic_base_hi =
  1598. upper_32_bits(CFG_BASE + mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR);
  1599. WREG32(mmMME_CMDQ_CP_MSG_BASE0_ADDR_LO, mtr_base_lo);
  1600. WREG32(mmMME_CMDQ_CP_MSG_BASE0_ADDR_HI, mtr_base_hi);
  1601. WREG32(mmMME_CMDQ_CP_MSG_BASE1_ADDR_LO, so_base_lo);
  1602. WREG32(mmMME_CMDQ_CP_MSG_BASE1_ADDR_HI, so_base_hi);
  1603. /* CMDQ CQ has 20 cache lines */
  1604. WREG32(mmMME_CMDQ_CQ_CFG1, 0x00140014);
  1605. WREG32(mmMME_CMDQ_GLBL_ERR_ADDR_LO, gic_base_lo);
  1606. WREG32(mmMME_CMDQ_GLBL_ERR_ADDR_HI, gic_base_hi);
  1607. WREG32(mmMME_CMDQ_GLBL_ERR_WDATA, GOYA_ASYNC_EVENT_ID_MME_CMDQ);
  1608. WREG32(mmMME_CMDQ_GLBL_ERR_CFG, CMDQ_MME_ERR_MSG_EN);
  1609. WREG32(mmMME_CMDQ_GLBL_PROT, CMDQ_MME_ERR_PROT);
  1610. WREG32(mmMME_CMDQ_GLBL_CFG0, CMDQ_MME_ENABLE);
  1611. }
  1612. void goya_init_mme_qmans(struct hl_device *hdev)
  1613. {
  1614. struct goya_device *goya = hdev->asic_specific;
  1615. u32 so_base_lo, so_base_hi;
  1616. if (goya->hw_cap_initialized & HW_CAP_MME)
  1617. return;
  1618. so_base_lo = lower_32_bits(CFG_BASE + mmSYNC_MNGR_SOB_OBJ_0);
  1619. so_base_hi = upper_32_bits(CFG_BASE + mmSYNC_MNGR_SOB_OBJ_0);
  1620. WREG32(mmMME_SM_BASE_ADDRESS_LOW, so_base_lo);
  1621. WREG32(mmMME_SM_BASE_ADDRESS_HIGH, so_base_hi);
  1622. goya_init_mme_qman(hdev);
  1623. goya_init_mme_cmdq(hdev);
  1624. goya->hw_cap_initialized |= HW_CAP_MME;
  1625. }
  1626. static void goya_init_tpc_qman(struct hl_device *hdev, u32 base_off, int tpc_id)
  1627. {
  1628. u32 mtr_base_lo, mtr_base_hi;
  1629. u32 so_base_lo, so_base_hi;
  1630. u32 gic_base_lo, gic_base_hi;
  1631. u64 qman_base_addr;
  1632. u32 reg_off = tpc_id * (mmTPC1_QM_PQ_PI - mmTPC0_QM_PQ_PI);
  1633. mtr_base_lo = lower_32_bits(CFG_BASE + mmSYNC_MNGR_MON_PAY_ADDRL_0);
  1634. mtr_base_hi = upper_32_bits(CFG_BASE + mmSYNC_MNGR_MON_PAY_ADDRL_0);
  1635. so_base_lo = lower_32_bits(CFG_BASE + mmSYNC_MNGR_SOB_OBJ_0);
  1636. so_base_hi = upper_32_bits(CFG_BASE + mmSYNC_MNGR_SOB_OBJ_0);
  1637. gic_base_lo =
  1638. lower_32_bits(CFG_BASE + mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR);
  1639. gic_base_hi =
  1640. upper_32_bits(CFG_BASE + mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR);
  1641. qman_base_addr = hdev->asic_prop.sram_base_address + base_off;
  1642. WREG32(mmTPC0_QM_PQ_BASE_LO + reg_off, lower_32_bits(qman_base_addr));
  1643. WREG32(mmTPC0_QM_PQ_BASE_HI + reg_off, upper_32_bits(qman_base_addr));
  1644. WREG32(mmTPC0_QM_PQ_SIZE + reg_off, ilog2(TPC_QMAN_LENGTH));
  1645. WREG32(mmTPC0_QM_PQ_PI + reg_off, 0);
  1646. WREG32(mmTPC0_QM_PQ_CI + reg_off, 0);
  1647. WREG32(mmTPC0_QM_CP_LDMA_SRC_BASE_LO_OFFSET + reg_off, 0x10C0);
  1648. WREG32(mmTPC0_QM_CP_LDMA_SRC_BASE_HI_OFFSET + reg_off, 0x10C4);
  1649. WREG32(mmTPC0_QM_CP_LDMA_TSIZE_OFFSET + reg_off, 0x10C8);
  1650. WREG32(mmTPC0_QM_CP_LDMA_COMMIT_OFFSET + reg_off, 0x10CC);
  1651. WREG32(mmTPC0_QM_CP_MSG_BASE0_ADDR_LO + reg_off, mtr_base_lo);
  1652. WREG32(mmTPC0_QM_CP_MSG_BASE0_ADDR_HI + reg_off, mtr_base_hi);
  1653. WREG32(mmTPC0_QM_CP_MSG_BASE1_ADDR_LO + reg_off, so_base_lo);
  1654. WREG32(mmTPC0_QM_CP_MSG_BASE1_ADDR_HI + reg_off, so_base_hi);
  1655. WREG32(mmTPC0_QM_CQ_CFG1 + reg_off, 0x00080008);
  1656. WREG32(mmTPC0_QM_GLBL_ERR_ADDR_LO + reg_off, gic_base_lo);
  1657. WREG32(mmTPC0_QM_GLBL_ERR_ADDR_HI + reg_off, gic_base_hi);
  1658. WREG32(mmTPC0_QM_GLBL_ERR_WDATA + reg_off,
  1659. GOYA_ASYNC_EVENT_ID_TPC0_QM + tpc_id);
  1660. WREG32(mmTPC0_QM_GLBL_ERR_CFG + reg_off, QMAN_TPC_ERR_MSG_EN);
  1661. WREG32(mmTPC0_QM_GLBL_PROT + reg_off, QMAN_TPC_ERR_PROT);
  1662. WREG32(mmTPC0_QM_GLBL_CFG0 + reg_off, QMAN_TPC_ENABLE);
  1663. }
  1664. static void goya_init_tpc_cmdq(struct hl_device *hdev, int tpc_id)
  1665. {
  1666. u32 mtr_base_lo, mtr_base_hi;
  1667. u32 so_base_lo, so_base_hi;
  1668. u32 gic_base_lo, gic_base_hi;
  1669. u32 reg_off = tpc_id * (mmTPC1_CMDQ_CQ_CFG1 - mmTPC0_CMDQ_CQ_CFG1);
  1670. mtr_base_lo = lower_32_bits(CFG_BASE + mmSYNC_MNGR_MON_PAY_ADDRL_0);
  1671. mtr_base_hi = upper_32_bits(CFG_BASE + mmSYNC_MNGR_MON_PAY_ADDRL_0);
  1672. so_base_lo = lower_32_bits(CFG_BASE + mmSYNC_MNGR_SOB_OBJ_0);
  1673. so_base_hi = upper_32_bits(CFG_BASE + mmSYNC_MNGR_SOB_OBJ_0);
  1674. gic_base_lo =
  1675. lower_32_bits(CFG_BASE + mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR);
  1676. gic_base_hi =
  1677. upper_32_bits(CFG_BASE + mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR);
  1678. WREG32(mmTPC0_CMDQ_CP_MSG_BASE0_ADDR_LO + reg_off, mtr_base_lo);
  1679. WREG32(mmTPC0_CMDQ_CP_MSG_BASE0_ADDR_HI + reg_off, mtr_base_hi);
  1680. WREG32(mmTPC0_CMDQ_CP_MSG_BASE1_ADDR_LO + reg_off, so_base_lo);
  1681. WREG32(mmTPC0_CMDQ_CP_MSG_BASE1_ADDR_HI + reg_off, so_base_hi);
  1682. WREG32(mmTPC0_CMDQ_CQ_CFG1 + reg_off, 0x00140014);
  1683. WREG32(mmTPC0_CMDQ_GLBL_ERR_ADDR_LO + reg_off, gic_base_lo);
  1684. WREG32(mmTPC0_CMDQ_GLBL_ERR_ADDR_HI + reg_off, gic_base_hi);
  1685. WREG32(mmTPC0_CMDQ_GLBL_ERR_WDATA + reg_off,
  1686. GOYA_ASYNC_EVENT_ID_TPC0_CMDQ + tpc_id);
  1687. WREG32(mmTPC0_CMDQ_GLBL_ERR_CFG + reg_off, CMDQ_TPC_ERR_MSG_EN);
  1688. WREG32(mmTPC0_CMDQ_GLBL_PROT + reg_off, CMDQ_TPC_ERR_PROT);
  1689. WREG32(mmTPC0_CMDQ_GLBL_CFG0 + reg_off, CMDQ_TPC_ENABLE);
  1690. }
  1691. void goya_init_tpc_qmans(struct hl_device *hdev)
  1692. {
  1693. struct goya_device *goya = hdev->asic_specific;
  1694. u32 so_base_lo, so_base_hi;
  1695. u32 cfg_off = mmTPC1_CFG_SM_BASE_ADDRESS_LOW -
  1696. mmTPC0_CFG_SM_BASE_ADDRESS_LOW;
  1697. int i;
  1698. if (goya->hw_cap_initialized & HW_CAP_TPC)
  1699. return;
  1700. so_base_lo = lower_32_bits(CFG_BASE + mmSYNC_MNGR_SOB_OBJ_0);
  1701. so_base_hi = upper_32_bits(CFG_BASE + mmSYNC_MNGR_SOB_OBJ_0);
  1702. for (i = 0 ; i < TPC_MAX_NUM ; i++) {
  1703. WREG32(mmTPC0_CFG_SM_BASE_ADDRESS_LOW + i * cfg_off,
  1704. so_base_lo);
  1705. WREG32(mmTPC0_CFG_SM_BASE_ADDRESS_HIGH + i * cfg_off,
  1706. so_base_hi);
  1707. }
  1708. goya_init_tpc_qman(hdev, TPC0_QMAN_BASE_OFFSET, 0);
  1709. goya_init_tpc_qman(hdev, TPC1_QMAN_BASE_OFFSET, 1);
  1710. goya_init_tpc_qman(hdev, TPC2_QMAN_BASE_OFFSET, 2);
  1711. goya_init_tpc_qman(hdev, TPC3_QMAN_BASE_OFFSET, 3);
  1712. goya_init_tpc_qman(hdev, TPC4_QMAN_BASE_OFFSET, 4);
  1713. goya_init_tpc_qman(hdev, TPC5_QMAN_BASE_OFFSET, 5);
  1714. goya_init_tpc_qman(hdev, TPC6_QMAN_BASE_OFFSET, 6);
  1715. goya_init_tpc_qman(hdev, TPC7_QMAN_BASE_OFFSET, 7);
  1716. for (i = 0 ; i < TPC_MAX_NUM ; i++)
  1717. goya_init_tpc_cmdq(hdev, i);
  1718. goya->hw_cap_initialized |= HW_CAP_TPC;
  1719. }
  1720. /*
  1721. * goya_disable_internal_queues - Disable internal queues
  1722. *
  1723. * @hdev: pointer to hl_device structure
  1724. *
  1725. */
  1726. static void goya_disable_internal_queues(struct hl_device *hdev)
  1727. {
  1728. struct goya_device *goya = hdev->asic_specific;
  1729. if (!(goya->hw_cap_initialized & HW_CAP_MME))
  1730. goto disable_tpc;
  1731. WREG32(mmMME_QM_GLBL_CFG0, 0);
  1732. WREG32(mmMME_CMDQ_GLBL_CFG0, 0);
  1733. disable_tpc:
  1734. if (!(goya->hw_cap_initialized & HW_CAP_TPC))
  1735. return;
  1736. WREG32(mmTPC0_QM_GLBL_CFG0, 0);
  1737. WREG32(mmTPC0_CMDQ_GLBL_CFG0, 0);
  1738. WREG32(mmTPC1_QM_GLBL_CFG0, 0);
  1739. WREG32(mmTPC1_CMDQ_GLBL_CFG0, 0);
  1740. WREG32(mmTPC2_QM_GLBL_CFG0, 0);
  1741. WREG32(mmTPC2_CMDQ_GLBL_CFG0, 0);
  1742. WREG32(mmTPC3_QM_GLBL_CFG0, 0);
  1743. WREG32(mmTPC3_CMDQ_GLBL_CFG0, 0);
  1744. WREG32(mmTPC4_QM_GLBL_CFG0, 0);
  1745. WREG32(mmTPC4_CMDQ_GLBL_CFG0, 0);
  1746. WREG32(mmTPC5_QM_GLBL_CFG0, 0);
  1747. WREG32(mmTPC5_CMDQ_GLBL_CFG0, 0);
  1748. WREG32(mmTPC6_QM_GLBL_CFG0, 0);
  1749. WREG32(mmTPC6_CMDQ_GLBL_CFG0, 0);
  1750. WREG32(mmTPC7_QM_GLBL_CFG0, 0);
  1751. WREG32(mmTPC7_CMDQ_GLBL_CFG0, 0);
  1752. }
  1753. /*
  1754. * goya_stop_internal_queues - Stop internal queues
  1755. *
  1756. * @hdev: pointer to hl_device structure
  1757. *
  1758. * Returns 0 on success
  1759. *
  1760. */
  1761. static int goya_stop_internal_queues(struct hl_device *hdev)
  1762. {
  1763. struct goya_device *goya = hdev->asic_specific;
  1764. int rc, retval = 0;
  1765. if (!(goya->hw_cap_initialized & HW_CAP_MME))
  1766. goto stop_tpc;
  1767. /*
  1768. * Each queue (QMAN) is a separate H/W logic. That means that each
  1769. * QMAN can be stopped independently and failure to stop one does NOT
  1770. * mandate we should not try to stop other QMANs
  1771. */
  1772. rc = goya_stop_queue(hdev,
  1773. mmMME_QM_GLBL_CFG1,
  1774. mmMME_QM_CP_STS,
  1775. mmMME_QM_GLBL_STS0);
  1776. if (rc) {
  1777. dev_err(hdev->dev, "failed to stop MME QMAN\n");
  1778. retval = -EIO;
  1779. }
  1780. rc = goya_stop_queue(hdev,
  1781. mmMME_CMDQ_GLBL_CFG1,
  1782. mmMME_CMDQ_CP_STS,
  1783. mmMME_CMDQ_GLBL_STS0);
  1784. if (rc) {
  1785. dev_err(hdev->dev, "failed to stop MME CMDQ\n");
  1786. retval = -EIO;
  1787. }
  1788. stop_tpc:
  1789. if (!(goya->hw_cap_initialized & HW_CAP_TPC))
  1790. return retval;
  1791. rc = goya_stop_queue(hdev,
  1792. mmTPC0_QM_GLBL_CFG1,
  1793. mmTPC0_QM_CP_STS,
  1794. mmTPC0_QM_GLBL_STS0);
  1795. if (rc) {
  1796. dev_err(hdev->dev, "failed to stop TPC 0 QMAN\n");
  1797. retval = -EIO;
  1798. }
  1799. rc = goya_stop_queue(hdev,
  1800. mmTPC0_CMDQ_GLBL_CFG1,
  1801. mmTPC0_CMDQ_CP_STS,
  1802. mmTPC0_CMDQ_GLBL_STS0);
  1803. if (rc) {
  1804. dev_err(hdev->dev, "failed to stop TPC 0 CMDQ\n");
  1805. retval = -EIO;
  1806. }
  1807. rc = goya_stop_queue(hdev,
  1808. mmTPC1_QM_GLBL_CFG1,
  1809. mmTPC1_QM_CP_STS,
  1810. mmTPC1_QM_GLBL_STS0);
  1811. if (rc) {
  1812. dev_err(hdev->dev, "failed to stop TPC 1 QMAN\n");
  1813. retval = -EIO;
  1814. }
  1815. rc = goya_stop_queue(hdev,
  1816. mmTPC1_CMDQ_GLBL_CFG1,
  1817. mmTPC1_CMDQ_CP_STS,
  1818. mmTPC1_CMDQ_GLBL_STS0);
  1819. if (rc) {
  1820. dev_err(hdev->dev, "failed to stop TPC 1 CMDQ\n");
  1821. retval = -EIO;
  1822. }
  1823. rc = goya_stop_queue(hdev,
  1824. mmTPC2_QM_GLBL_CFG1,
  1825. mmTPC2_QM_CP_STS,
  1826. mmTPC2_QM_GLBL_STS0);
  1827. if (rc) {
  1828. dev_err(hdev->dev, "failed to stop TPC 2 QMAN\n");
  1829. retval = -EIO;
  1830. }
  1831. rc = goya_stop_queue(hdev,
  1832. mmTPC2_CMDQ_GLBL_CFG1,
  1833. mmTPC2_CMDQ_CP_STS,
  1834. mmTPC2_CMDQ_GLBL_STS0);
  1835. if (rc) {
  1836. dev_err(hdev->dev, "failed to stop TPC 2 CMDQ\n");
  1837. retval = -EIO;
  1838. }
  1839. rc = goya_stop_queue(hdev,
  1840. mmTPC3_QM_GLBL_CFG1,
  1841. mmTPC3_QM_CP_STS,
  1842. mmTPC3_QM_GLBL_STS0);
  1843. if (rc) {
  1844. dev_err(hdev->dev, "failed to stop TPC 3 QMAN\n");
  1845. retval = -EIO;
  1846. }
  1847. rc = goya_stop_queue(hdev,
  1848. mmTPC3_CMDQ_GLBL_CFG1,
  1849. mmTPC3_CMDQ_CP_STS,
  1850. mmTPC3_CMDQ_GLBL_STS0);
  1851. if (rc) {
  1852. dev_err(hdev->dev, "failed to stop TPC 3 CMDQ\n");
  1853. retval = -EIO;
  1854. }
  1855. rc = goya_stop_queue(hdev,
  1856. mmTPC4_QM_GLBL_CFG1,
  1857. mmTPC4_QM_CP_STS,
  1858. mmTPC4_QM_GLBL_STS0);
  1859. if (rc) {
  1860. dev_err(hdev->dev, "failed to stop TPC 4 QMAN\n");
  1861. retval = -EIO;
  1862. }
  1863. rc = goya_stop_queue(hdev,
  1864. mmTPC4_CMDQ_GLBL_CFG1,
  1865. mmTPC4_CMDQ_CP_STS,
  1866. mmTPC4_CMDQ_GLBL_STS0);
  1867. if (rc) {
  1868. dev_err(hdev->dev, "failed to stop TPC 4 CMDQ\n");
  1869. retval = -EIO;
  1870. }
  1871. rc = goya_stop_queue(hdev,
  1872. mmTPC5_QM_GLBL_CFG1,
  1873. mmTPC5_QM_CP_STS,
  1874. mmTPC5_QM_GLBL_STS0);
  1875. if (rc) {
  1876. dev_err(hdev->dev, "failed to stop TPC 5 QMAN\n");
  1877. retval = -EIO;
  1878. }
  1879. rc = goya_stop_queue(hdev,
  1880. mmTPC5_CMDQ_GLBL_CFG1,
  1881. mmTPC5_CMDQ_CP_STS,
  1882. mmTPC5_CMDQ_GLBL_STS0);
  1883. if (rc) {
  1884. dev_err(hdev->dev, "failed to stop TPC 5 CMDQ\n");
  1885. retval = -EIO;
  1886. }
  1887. rc = goya_stop_queue(hdev,
  1888. mmTPC6_QM_GLBL_CFG1,
  1889. mmTPC6_QM_CP_STS,
  1890. mmTPC6_QM_GLBL_STS0);
  1891. if (rc) {
  1892. dev_err(hdev->dev, "failed to stop TPC 6 QMAN\n");
  1893. retval = -EIO;
  1894. }
  1895. rc = goya_stop_queue(hdev,
  1896. mmTPC6_CMDQ_GLBL_CFG1,
  1897. mmTPC6_CMDQ_CP_STS,
  1898. mmTPC6_CMDQ_GLBL_STS0);
  1899. if (rc) {
  1900. dev_err(hdev->dev, "failed to stop TPC 6 CMDQ\n");
  1901. retval = -EIO;
  1902. }
  1903. rc = goya_stop_queue(hdev,
  1904. mmTPC7_QM_GLBL_CFG1,
  1905. mmTPC7_QM_CP_STS,
  1906. mmTPC7_QM_GLBL_STS0);
  1907. if (rc) {
  1908. dev_err(hdev->dev, "failed to stop TPC 7 QMAN\n");
  1909. retval = -EIO;
  1910. }
  1911. rc = goya_stop_queue(hdev,
  1912. mmTPC7_CMDQ_GLBL_CFG1,
  1913. mmTPC7_CMDQ_CP_STS,
  1914. mmTPC7_CMDQ_GLBL_STS0);
  1915. if (rc) {
  1916. dev_err(hdev->dev, "failed to stop TPC 7 CMDQ\n");
  1917. retval = -EIO;
  1918. }
  1919. return retval;
  1920. }
  1921. static void goya_dma_stall(struct hl_device *hdev)
  1922. {
  1923. struct goya_device *goya = hdev->asic_specific;
  1924. if (!(goya->hw_cap_initialized & HW_CAP_DMA))
  1925. return;
  1926. WREG32(mmDMA_QM_0_GLBL_CFG1, 1 << DMA_QM_0_GLBL_CFG1_DMA_STOP_SHIFT);
  1927. WREG32(mmDMA_QM_1_GLBL_CFG1, 1 << DMA_QM_1_GLBL_CFG1_DMA_STOP_SHIFT);
  1928. WREG32(mmDMA_QM_2_GLBL_CFG1, 1 << DMA_QM_2_GLBL_CFG1_DMA_STOP_SHIFT);
  1929. WREG32(mmDMA_QM_3_GLBL_CFG1, 1 << DMA_QM_3_GLBL_CFG1_DMA_STOP_SHIFT);
  1930. WREG32(mmDMA_QM_4_GLBL_CFG1, 1 << DMA_QM_4_GLBL_CFG1_DMA_STOP_SHIFT);
  1931. }
  1932. static void goya_tpc_stall(struct hl_device *hdev)
  1933. {
  1934. struct goya_device *goya = hdev->asic_specific;
  1935. if (!(goya->hw_cap_initialized & HW_CAP_TPC))
  1936. return;
  1937. WREG32(mmTPC0_CFG_TPC_STALL, 1 << TPC0_CFG_TPC_STALL_V_SHIFT);
  1938. WREG32(mmTPC1_CFG_TPC_STALL, 1 << TPC1_CFG_TPC_STALL_V_SHIFT);
  1939. WREG32(mmTPC2_CFG_TPC_STALL, 1 << TPC2_CFG_TPC_STALL_V_SHIFT);
  1940. WREG32(mmTPC3_CFG_TPC_STALL, 1 << TPC3_CFG_TPC_STALL_V_SHIFT);
  1941. WREG32(mmTPC4_CFG_TPC_STALL, 1 << TPC4_CFG_TPC_STALL_V_SHIFT);
  1942. WREG32(mmTPC5_CFG_TPC_STALL, 1 << TPC5_CFG_TPC_STALL_V_SHIFT);
  1943. WREG32(mmTPC6_CFG_TPC_STALL, 1 << TPC6_CFG_TPC_STALL_V_SHIFT);
  1944. WREG32(mmTPC7_CFG_TPC_STALL, 1 << TPC7_CFG_TPC_STALL_V_SHIFT);
  1945. }
  1946. static void goya_mme_stall(struct hl_device *hdev)
  1947. {
  1948. struct goya_device *goya = hdev->asic_specific;
  1949. if (!(goya->hw_cap_initialized & HW_CAP_MME))
  1950. return;
  1951. WREG32(mmMME_STALL, 0xFFFFFFFF);
  1952. }
  1953. static int goya_enable_msix(struct hl_device *hdev)
  1954. {
  1955. struct goya_device *goya = hdev->asic_specific;
  1956. int cq_cnt = hdev->asic_prop.completion_queues_count;
  1957. int rc, i, irq_cnt_init, irq;
  1958. if (goya->hw_cap_initialized & HW_CAP_MSIX)
  1959. return 0;
  1960. rc = pci_alloc_irq_vectors(hdev->pdev, GOYA_MSIX_ENTRIES,
  1961. GOYA_MSIX_ENTRIES, PCI_IRQ_MSIX);
  1962. if (rc < 0) {
  1963. dev_err(hdev->dev,
  1964. "MSI-X: Failed to enable support -- %d/%d\n",
  1965. GOYA_MSIX_ENTRIES, rc);
  1966. return rc;
  1967. }
  1968. for (i = 0, irq_cnt_init = 0 ; i < cq_cnt ; i++, irq_cnt_init++) {
  1969. irq = pci_irq_vector(hdev->pdev, i);
  1970. rc = request_irq(irq, hl_irq_handler_cq, 0, goya_irq_name[i],
  1971. &hdev->completion_queue[i]);
  1972. if (rc) {
  1973. dev_err(hdev->dev, "Failed to request IRQ %d", irq);
  1974. goto free_irqs;
  1975. }
  1976. }
  1977. irq = pci_irq_vector(hdev->pdev, GOYA_EVENT_QUEUE_MSIX_IDX);
  1978. rc = request_irq(irq, hl_irq_handler_eq, 0,
  1979. goya_irq_name[GOYA_EVENT_QUEUE_MSIX_IDX],
  1980. &hdev->event_queue);
  1981. if (rc) {
  1982. dev_err(hdev->dev, "Failed to request IRQ %d", irq);
  1983. goto free_irqs;
  1984. }
  1985. goya->hw_cap_initialized |= HW_CAP_MSIX;
  1986. return 0;
  1987. free_irqs:
  1988. for (i = 0 ; i < irq_cnt_init ; i++)
  1989. free_irq(pci_irq_vector(hdev->pdev, i),
  1990. &hdev->completion_queue[i]);
  1991. pci_free_irq_vectors(hdev->pdev);
  1992. return rc;
  1993. }
  1994. static void goya_sync_irqs(struct hl_device *hdev)
  1995. {
  1996. struct goya_device *goya = hdev->asic_specific;
  1997. int i;
  1998. if (!(goya->hw_cap_initialized & HW_CAP_MSIX))
  1999. return;
  2000. /* Wait for all pending IRQs to be finished */
  2001. for (i = 0 ; i < hdev->asic_prop.completion_queues_count ; i++)
  2002. synchronize_irq(pci_irq_vector(hdev->pdev, i));
  2003. synchronize_irq(pci_irq_vector(hdev->pdev, GOYA_EVENT_QUEUE_MSIX_IDX));
  2004. }
  2005. static void goya_disable_msix(struct hl_device *hdev)
  2006. {
  2007. struct goya_device *goya = hdev->asic_specific;
  2008. int i, irq;
  2009. if (!(goya->hw_cap_initialized & HW_CAP_MSIX))
  2010. return;
  2011. goya_sync_irqs(hdev);
  2012. irq = pci_irq_vector(hdev->pdev, GOYA_EVENT_QUEUE_MSIX_IDX);
  2013. free_irq(irq, &hdev->event_queue);
  2014. for (i = 0 ; i < hdev->asic_prop.completion_queues_count ; i++) {
  2015. irq = pci_irq_vector(hdev->pdev, i);
  2016. free_irq(irq, &hdev->completion_queue[i]);
  2017. }
  2018. pci_free_irq_vectors(hdev->pdev);
  2019. goya->hw_cap_initialized &= ~HW_CAP_MSIX;
  2020. }
  2021. static void goya_enable_timestamp(struct hl_device *hdev)
  2022. {
  2023. /* Disable the timestamp counter */
  2024. WREG32(mmPSOC_TIMESTAMP_BASE - CFG_BASE, 0);
  2025. /* Zero the lower/upper parts of the 64-bit counter */
  2026. WREG32(mmPSOC_TIMESTAMP_BASE - CFG_BASE + 0xC, 0);
  2027. WREG32(mmPSOC_TIMESTAMP_BASE - CFG_BASE + 0x8, 0);
  2028. /* Enable the counter */
  2029. WREG32(mmPSOC_TIMESTAMP_BASE - CFG_BASE, 1);
  2030. }
  2031. static void goya_disable_timestamp(struct hl_device *hdev)
  2032. {
  2033. /* Disable the timestamp counter */
  2034. WREG32(mmPSOC_TIMESTAMP_BASE - CFG_BASE, 0);
  2035. }
  2036. static void goya_halt_engines(struct hl_device *hdev, bool hard_reset, bool fw_reset)
  2037. {
  2038. u32 wait_timeout_ms;
  2039. if (hdev->pldm)
  2040. wait_timeout_ms = GOYA_PLDM_RESET_WAIT_MSEC;
  2041. else
  2042. wait_timeout_ms = GOYA_RESET_WAIT_MSEC;
  2043. goya_stop_external_queues(hdev);
  2044. goya_stop_internal_queues(hdev);
  2045. msleep(wait_timeout_ms);
  2046. goya_dma_stall(hdev);
  2047. goya_tpc_stall(hdev);
  2048. goya_mme_stall(hdev);
  2049. msleep(wait_timeout_ms);
  2050. goya_disable_external_queues(hdev);
  2051. goya_disable_internal_queues(hdev);
  2052. goya_disable_timestamp(hdev);
  2053. if (hard_reset) {
  2054. goya_disable_msix(hdev);
  2055. goya_mmu_remove_device_cpu_mappings(hdev);
  2056. } else {
  2057. goya_sync_irqs(hdev);
  2058. }
  2059. }
  2060. /*
  2061. * goya_load_firmware_to_device() - Load LINUX FW code to device.
  2062. * @hdev: Pointer to hl_device structure.
  2063. *
  2064. * Copy LINUX fw code from firmware file to HBM BAR.
  2065. *
  2066. * Return: 0 on success, non-zero for failure.
  2067. */
  2068. static int goya_load_firmware_to_device(struct hl_device *hdev)
  2069. {
  2070. void __iomem *dst;
  2071. dst = hdev->pcie_bar[DDR_BAR_ID] + LINUX_FW_OFFSET;
  2072. return hl_fw_load_fw_to_device(hdev, GOYA_LINUX_FW_FILE, dst, 0, 0);
  2073. }
  2074. /*
  2075. * goya_load_boot_fit_to_device() - Load boot fit to device.
  2076. * @hdev: Pointer to hl_device structure.
  2077. *
  2078. * Copy boot fit file to SRAM BAR.
  2079. *
  2080. * Return: 0 on success, non-zero for failure.
  2081. */
  2082. static int goya_load_boot_fit_to_device(struct hl_device *hdev)
  2083. {
  2084. void __iomem *dst;
  2085. dst = hdev->pcie_bar[SRAM_CFG_BAR_ID] + BOOT_FIT_SRAM_OFFSET;
  2086. return hl_fw_load_fw_to_device(hdev, GOYA_BOOT_FIT_FILE, dst, 0, 0);
  2087. }
  2088. static void goya_init_dynamic_firmware_loader(struct hl_device *hdev)
  2089. {
  2090. struct dynamic_fw_load_mgr *dynamic_loader;
  2091. struct cpu_dyn_regs *dyn_regs;
  2092. dynamic_loader = &hdev->fw_loader.dynamic_loader;
  2093. /*
  2094. * here we update initial values for few specific dynamic regs (as
  2095. * before reading the first descriptor from FW those value has to be
  2096. * hard-coded) in later stages of the protocol those values will be
  2097. * updated automatically by reading the FW descriptor so data there
  2098. * will always be up-to-date
  2099. */
  2100. dyn_regs = &dynamic_loader->comm_desc.cpu_dyn_regs;
  2101. dyn_regs->kmd_msg_to_cpu =
  2102. cpu_to_le32(mmPSOC_GLOBAL_CONF_KMD_MSG_TO_CPU);
  2103. dyn_regs->cpu_cmd_status_to_host =
  2104. cpu_to_le32(mmCPU_CMD_STATUS_TO_HOST);
  2105. dynamic_loader->wait_for_bl_timeout = GOYA_WAIT_FOR_BL_TIMEOUT_USEC;
  2106. }
  2107. static void goya_init_static_firmware_loader(struct hl_device *hdev)
  2108. {
  2109. struct static_fw_load_mgr *static_loader;
  2110. static_loader = &hdev->fw_loader.static_loader;
  2111. static_loader->preboot_version_max_off = SRAM_SIZE - VERSION_MAX_LEN;
  2112. static_loader->boot_fit_version_max_off = SRAM_SIZE - VERSION_MAX_LEN;
  2113. static_loader->kmd_msg_to_cpu_reg = mmPSOC_GLOBAL_CONF_KMD_MSG_TO_CPU;
  2114. static_loader->cpu_cmd_status_to_host_reg = mmCPU_CMD_STATUS_TO_HOST;
  2115. static_loader->cpu_boot_status_reg = mmPSOC_GLOBAL_CONF_CPU_BOOT_STATUS;
  2116. static_loader->cpu_boot_dev_status0_reg = mmCPU_BOOT_DEV_STS0;
  2117. static_loader->cpu_boot_dev_status1_reg = mmCPU_BOOT_DEV_STS1;
  2118. static_loader->boot_err0_reg = mmCPU_BOOT_ERR0;
  2119. static_loader->boot_err1_reg = mmCPU_BOOT_ERR1;
  2120. static_loader->preboot_version_offset_reg = mmPREBOOT_VER_OFFSET;
  2121. static_loader->boot_fit_version_offset_reg = mmUBOOT_VER_OFFSET;
  2122. static_loader->sram_offset_mask = ~(lower_32_bits(SRAM_BASE_ADDR));
  2123. }
  2124. static void goya_init_firmware_preload_params(struct hl_device *hdev)
  2125. {
  2126. struct pre_fw_load_props *pre_fw_load = &hdev->fw_loader.pre_fw_load;
  2127. pre_fw_load->cpu_boot_status_reg = mmPSOC_GLOBAL_CONF_CPU_BOOT_STATUS;
  2128. pre_fw_load->sts_boot_dev_sts0_reg = mmCPU_BOOT_DEV_STS0;
  2129. pre_fw_load->sts_boot_dev_sts1_reg = mmCPU_BOOT_DEV_STS1;
  2130. pre_fw_load->boot_err0_reg = mmCPU_BOOT_ERR0;
  2131. pre_fw_load->boot_err1_reg = mmCPU_BOOT_ERR1;
  2132. pre_fw_load->wait_for_preboot_timeout = GOYA_BOOT_FIT_REQ_TIMEOUT_USEC;
  2133. }
  2134. static void goya_init_firmware_loader(struct hl_device *hdev)
  2135. {
  2136. struct asic_fixed_properties *prop = &hdev->asic_prop;
  2137. struct fw_load_mgr *fw_loader = &hdev->fw_loader;
  2138. /* fill common fields */
  2139. fw_loader->fw_comp_loaded = FW_TYPE_NONE;
  2140. fw_loader->boot_fit_img.image_name = GOYA_BOOT_FIT_FILE;
  2141. fw_loader->linux_img.image_name = GOYA_LINUX_FW_FILE;
  2142. fw_loader->cpu_timeout = GOYA_CPU_TIMEOUT_USEC;
  2143. fw_loader->boot_fit_timeout = GOYA_BOOT_FIT_REQ_TIMEOUT_USEC;
  2144. fw_loader->skip_bmc = false;
  2145. fw_loader->sram_bar_id = SRAM_CFG_BAR_ID;
  2146. fw_loader->dram_bar_id = DDR_BAR_ID;
  2147. if (prop->dynamic_fw_load)
  2148. goya_init_dynamic_firmware_loader(hdev);
  2149. else
  2150. goya_init_static_firmware_loader(hdev);
  2151. }
  2152. static int goya_init_cpu(struct hl_device *hdev)
  2153. {
  2154. struct goya_device *goya = hdev->asic_specific;
  2155. int rc;
  2156. if (!(hdev->fw_components & FW_TYPE_PREBOOT_CPU))
  2157. return 0;
  2158. if (goya->hw_cap_initialized & HW_CAP_CPU)
  2159. return 0;
  2160. /*
  2161. * Before pushing u-boot/linux to device, need to set the ddr bar to
  2162. * base address of dram
  2163. */
  2164. if (goya_set_ddr_bar_base(hdev, DRAM_PHYS_BASE) == U64_MAX) {
  2165. dev_err(hdev->dev,
  2166. "failed to map DDR bar to DRAM base address\n");
  2167. return -EIO;
  2168. }
  2169. rc = hl_fw_init_cpu(hdev);
  2170. if (rc)
  2171. return rc;
  2172. goya->hw_cap_initialized |= HW_CAP_CPU;
  2173. return 0;
  2174. }
  2175. static int goya_mmu_update_asid_hop0_addr(struct hl_device *hdev, u32 asid,
  2176. u64 phys_addr)
  2177. {
  2178. u32 status, timeout_usec;
  2179. int rc;
  2180. if (hdev->pldm)
  2181. timeout_usec = GOYA_PLDM_MMU_TIMEOUT_USEC;
  2182. else
  2183. timeout_usec = MMU_CONFIG_TIMEOUT_USEC;
  2184. WREG32(MMU_HOP0_PA43_12, phys_addr >> MMU_HOP0_PA43_12_SHIFT);
  2185. WREG32(MMU_HOP0_PA49_44, phys_addr >> MMU_HOP0_PA49_44_SHIFT);
  2186. WREG32(MMU_ASID_BUSY, 0x80000000 | asid);
  2187. rc = hl_poll_timeout(
  2188. hdev,
  2189. MMU_ASID_BUSY,
  2190. status,
  2191. !(status & 0x80000000),
  2192. 1000,
  2193. timeout_usec);
  2194. if (rc) {
  2195. dev_err(hdev->dev,
  2196. "Timeout during MMU hop0 config of asid %d\n", asid);
  2197. return rc;
  2198. }
  2199. return 0;
  2200. }
  2201. int goya_mmu_init(struct hl_device *hdev)
  2202. {
  2203. struct asic_fixed_properties *prop = &hdev->asic_prop;
  2204. struct goya_device *goya = hdev->asic_specific;
  2205. u64 hop0_addr;
  2206. int rc, i;
  2207. if (!hdev->mmu_enable)
  2208. return 0;
  2209. if (goya->hw_cap_initialized & HW_CAP_MMU)
  2210. return 0;
  2211. hdev->dram_default_page_mapping = true;
  2212. for (i = 0 ; i < prop->max_asid ; i++) {
  2213. hop0_addr = prop->mmu_pgt_addr +
  2214. (i * prop->mmu_hop_table_size);
  2215. rc = goya_mmu_update_asid_hop0_addr(hdev, i, hop0_addr);
  2216. if (rc) {
  2217. dev_err(hdev->dev,
  2218. "failed to set hop0 addr for asid %d\n", i);
  2219. goto err;
  2220. }
  2221. }
  2222. goya->hw_cap_initialized |= HW_CAP_MMU;
  2223. /* init MMU cache manage page */
  2224. WREG32(mmSTLB_CACHE_INV_BASE_39_8,
  2225. lower_32_bits(MMU_CACHE_MNG_ADDR >> 8));
  2226. WREG32(mmSTLB_CACHE_INV_BASE_49_40, MMU_CACHE_MNG_ADDR >> 40);
  2227. /* Remove follower feature due to performance bug */
  2228. WREG32_AND(mmSTLB_STLB_FEATURE_EN,
  2229. (~STLB_STLB_FEATURE_EN_FOLLOWER_EN_MASK));
  2230. hl_mmu_invalidate_cache(hdev, true, MMU_OP_USERPTR | MMU_OP_PHYS_PACK);
  2231. WREG32(mmMMU_MMU_ENABLE, 1);
  2232. WREG32(mmMMU_SPI_MASK, 0xF);
  2233. return 0;
  2234. err:
  2235. return rc;
  2236. }
  2237. /*
  2238. * goya_hw_init - Goya hardware initialization code
  2239. *
  2240. * @hdev: pointer to hl_device structure
  2241. *
  2242. * Returns 0 on success
  2243. *
  2244. */
  2245. static int goya_hw_init(struct hl_device *hdev)
  2246. {
  2247. struct asic_fixed_properties *prop = &hdev->asic_prop;
  2248. int rc;
  2249. /* Perform read from the device to make sure device is up */
  2250. RREG32(mmPCIE_DBI_DEVICE_ID_VENDOR_ID_REG);
  2251. /*
  2252. * Let's mark in the H/W that we have reached this point. We check
  2253. * this value in the reset_before_init function to understand whether
  2254. * we need to reset the chip before doing H/W init. This register is
  2255. * cleared by the H/W upon H/W reset
  2256. */
  2257. WREG32(mmHW_STATE, HL_DEVICE_HW_STATE_DIRTY);
  2258. rc = goya_init_cpu(hdev);
  2259. if (rc) {
  2260. dev_err(hdev->dev, "failed to initialize CPU\n");
  2261. return rc;
  2262. }
  2263. goya_tpc_mbist_workaround(hdev);
  2264. goya_init_golden_registers(hdev);
  2265. /*
  2266. * After CPU initialization is finished, change DDR bar mapping inside
  2267. * iATU to point to the start address of the MMU page tables
  2268. */
  2269. if (goya_set_ddr_bar_base(hdev, (MMU_PAGE_TABLES_ADDR &
  2270. ~(prop->dram_pci_bar_size - 0x1ull))) == U64_MAX) {
  2271. dev_err(hdev->dev,
  2272. "failed to map DDR bar to MMU page tables\n");
  2273. return -EIO;
  2274. }
  2275. rc = goya_mmu_init(hdev);
  2276. if (rc)
  2277. return rc;
  2278. goya_init_security(hdev);
  2279. goya_init_dma_qmans(hdev);
  2280. goya_init_mme_qmans(hdev);
  2281. goya_init_tpc_qmans(hdev);
  2282. goya_enable_timestamp(hdev);
  2283. /* MSI-X must be enabled before CPU queues are initialized */
  2284. rc = goya_enable_msix(hdev);
  2285. if (rc)
  2286. goto disable_queues;
  2287. /* Perform read from the device to flush all MSI-X configuration */
  2288. RREG32(mmPCIE_DBI_DEVICE_ID_VENDOR_ID_REG);
  2289. return 0;
  2290. disable_queues:
  2291. goya_disable_internal_queues(hdev);
  2292. goya_disable_external_queues(hdev);
  2293. return rc;
  2294. }
  2295. static void goya_hw_fini(struct hl_device *hdev, bool hard_reset, bool fw_reset)
  2296. {
  2297. struct goya_device *goya = hdev->asic_specific;
  2298. u32 reset_timeout_ms, cpu_timeout_ms, status;
  2299. if (hdev->pldm) {
  2300. reset_timeout_ms = GOYA_PLDM_RESET_TIMEOUT_MSEC;
  2301. cpu_timeout_ms = GOYA_PLDM_RESET_WAIT_MSEC;
  2302. } else {
  2303. reset_timeout_ms = GOYA_RESET_TIMEOUT_MSEC;
  2304. cpu_timeout_ms = GOYA_CPU_RESET_WAIT_MSEC;
  2305. }
  2306. if (hard_reset) {
  2307. /* I don't know what is the state of the CPU so make sure it is
  2308. * stopped in any means necessary
  2309. */
  2310. WREG32(mmPSOC_GLOBAL_CONF_UBOOT_MAGIC, KMD_MSG_GOTO_WFE);
  2311. WREG32(mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR,
  2312. GOYA_ASYNC_EVENT_ID_HALT_MACHINE);
  2313. msleep(cpu_timeout_ms);
  2314. goya_set_ddr_bar_base(hdev, DRAM_PHYS_BASE);
  2315. goya_disable_clk_rlx(hdev);
  2316. goya_set_pll_refclk(hdev);
  2317. WREG32(mmPSOC_GLOBAL_CONF_SW_ALL_RST_CFG, RESET_ALL);
  2318. dev_dbg(hdev->dev,
  2319. "Issued HARD reset command, going to wait %dms\n",
  2320. reset_timeout_ms);
  2321. } else {
  2322. WREG32(mmPSOC_GLOBAL_CONF_SW_ALL_RST_CFG, DMA_MME_TPC_RESET);
  2323. dev_dbg(hdev->dev,
  2324. "Issued SOFT reset command, going to wait %dms\n",
  2325. reset_timeout_ms);
  2326. }
  2327. /*
  2328. * After hard reset, we can't poll the BTM_FSM register because the PSOC
  2329. * itself is in reset. In either reset we need to wait until the reset
  2330. * is deasserted
  2331. */
  2332. msleep(reset_timeout_ms);
  2333. status = RREG32(mmPSOC_GLOBAL_CONF_BTM_FSM);
  2334. if (status & PSOC_GLOBAL_CONF_BTM_FSM_STATE_MASK)
  2335. dev_err(hdev->dev,
  2336. "Timeout while waiting for device to reset 0x%x\n",
  2337. status);
  2338. if (!hard_reset && goya) {
  2339. goya->hw_cap_initialized &= ~(HW_CAP_DMA | HW_CAP_MME |
  2340. HW_CAP_GOLDEN | HW_CAP_TPC);
  2341. WREG32(mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR,
  2342. GOYA_ASYNC_EVENT_ID_SOFT_RESET);
  2343. return;
  2344. }
  2345. /* Chicken bit to re-initiate boot sequencer flow */
  2346. WREG32(mmPSOC_GLOBAL_CONF_BOOT_SEQ_RE_START,
  2347. 1 << PSOC_GLOBAL_CONF_BOOT_SEQ_RE_START_IND_SHIFT);
  2348. /* Move boot manager FSM to pre boot sequencer init state */
  2349. WREG32(mmPSOC_GLOBAL_CONF_SW_BTM_FSM,
  2350. 0xA << PSOC_GLOBAL_CONF_SW_BTM_FSM_CTRL_SHIFT);
  2351. if (goya) {
  2352. goya->hw_cap_initialized &= ~(HW_CAP_CPU | HW_CAP_CPU_Q |
  2353. HW_CAP_DDR_0 | HW_CAP_DDR_1 |
  2354. HW_CAP_DMA | HW_CAP_MME |
  2355. HW_CAP_MMU | HW_CAP_TPC_MBIST |
  2356. HW_CAP_GOLDEN | HW_CAP_TPC);
  2357. memset(goya->events_stat, 0, sizeof(goya->events_stat));
  2358. }
  2359. }
  2360. int goya_suspend(struct hl_device *hdev)
  2361. {
  2362. int rc;
  2363. rc = hl_fw_send_pci_access_msg(hdev, CPUCP_PACKET_DISABLE_PCI_ACCESS, 0x0);
  2364. if (rc)
  2365. dev_err(hdev->dev, "Failed to disable PCI access from CPU\n");
  2366. return rc;
  2367. }
  2368. int goya_resume(struct hl_device *hdev)
  2369. {
  2370. return goya_init_iatu(hdev);
  2371. }
  2372. static int goya_mmap(struct hl_device *hdev, struct vm_area_struct *vma,
  2373. void *cpu_addr, dma_addr_t dma_addr, size_t size)
  2374. {
  2375. int rc;
  2376. vm_flags_set(vma, VM_IO | VM_PFNMAP | VM_DONTEXPAND | VM_DONTDUMP |
  2377. VM_DONTCOPY | VM_NORESERVE);
  2378. rc = dma_mmap_coherent(hdev->dev, vma, cpu_addr,
  2379. (dma_addr - HOST_PHYS_BASE), size);
  2380. if (rc)
  2381. dev_err(hdev->dev, "dma_mmap_coherent error %d", rc);
  2382. return rc;
  2383. }
  2384. void goya_ring_doorbell(struct hl_device *hdev, u32 hw_queue_id, u32 pi)
  2385. {
  2386. u32 db_reg_offset, db_value;
  2387. switch (hw_queue_id) {
  2388. case GOYA_QUEUE_ID_DMA_0:
  2389. db_reg_offset = mmDMA_QM_0_PQ_PI;
  2390. break;
  2391. case GOYA_QUEUE_ID_DMA_1:
  2392. db_reg_offset = mmDMA_QM_1_PQ_PI;
  2393. break;
  2394. case GOYA_QUEUE_ID_DMA_2:
  2395. db_reg_offset = mmDMA_QM_2_PQ_PI;
  2396. break;
  2397. case GOYA_QUEUE_ID_DMA_3:
  2398. db_reg_offset = mmDMA_QM_3_PQ_PI;
  2399. break;
  2400. case GOYA_QUEUE_ID_DMA_4:
  2401. db_reg_offset = mmDMA_QM_4_PQ_PI;
  2402. break;
  2403. case GOYA_QUEUE_ID_CPU_PQ:
  2404. db_reg_offset = mmCPU_IF_PF_PQ_PI;
  2405. break;
  2406. case GOYA_QUEUE_ID_MME:
  2407. db_reg_offset = mmMME_QM_PQ_PI;
  2408. break;
  2409. case GOYA_QUEUE_ID_TPC0:
  2410. db_reg_offset = mmTPC0_QM_PQ_PI;
  2411. break;
  2412. case GOYA_QUEUE_ID_TPC1:
  2413. db_reg_offset = mmTPC1_QM_PQ_PI;
  2414. break;
  2415. case GOYA_QUEUE_ID_TPC2:
  2416. db_reg_offset = mmTPC2_QM_PQ_PI;
  2417. break;
  2418. case GOYA_QUEUE_ID_TPC3:
  2419. db_reg_offset = mmTPC3_QM_PQ_PI;
  2420. break;
  2421. case GOYA_QUEUE_ID_TPC4:
  2422. db_reg_offset = mmTPC4_QM_PQ_PI;
  2423. break;
  2424. case GOYA_QUEUE_ID_TPC5:
  2425. db_reg_offset = mmTPC5_QM_PQ_PI;
  2426. break;
  2427. case GOYA_QUEUE_ID_TPC6:
  2428. db_reg_offset = mmTPC6_QM_PQ_PI;
  2429. break;
  2430. case GOYA_QUEUE_ID_TPC7:
  2431. db_reg_offset = mmTPC7_QM_PQ_PI;
  2432. break;
  2433. default:
  2434. /* Should never get here */
  2435. dev_err(hdev->dev, "H/W queue %d is invalid. Can't set pi\n",
  2436. hw_queue_id);
  2437. return;
  2438. }
  2439. db_value = pi;
  2440. /* ring the doorbell */
  2441. WREG32(db_reg_offset, db_value);
  2442. if (hw_queue_id == GOYA_QUEUE_ID_CPU_PQ) {
  2443. /* make sure device CPU will read latest data from host */
  2444. mb();
  2445. WREG32(mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR,
  2446. GOYA_ASYNC_EVENT_ID_PI_UPDATE);
  2447. }
  2448. }
  2449. void goya_pqe_write(struct hl_device *hdev, __le64 *pqe, struct hl_bd *bd)
  2450. {
  2451. /* The QMANs are on the SRAM so need to copy to IO space */
  2452. memcpy_toio((void __iomem *) pqe, bd, sizeof(struct hl_bd));
  2453. }
  2454. static void *goya_dma_alloc_coherent(struct hl_device *hdev, size_t size,
  2455. dma_addr_t *dma_handle, gfp_t flags)
  2456. {
  2457. void *kernel_addr = dma_alloc_coherent(&hdev->pdev->dev, size,
  2458. dma_handle, flags);
  2459. /* Shift to the device's base physical address of host memory */
  2460. if (kernel_addr)
  2461. *dma_handle += HOST_PHYS_BASE;
  2462. return kernel_addr;
  2463. }
  2464. static void goya_dma_free_coherent(struct hl_device *hdev, size_t size,
  2465. void *cpu_addr, dma_addr_t dma_handle)
  2466. {
  2467. /* Cancel the device's base physical address of host memory */
  2468. dma_addr_t fixed_dma_handle = dma_handle - HOST_PHYS_BASE;
  2469. dma_free_coherent(&hdev->pdev->dev, size, cpu_addr, fixed_dma_handle);
  2470. }
  2471. int goya_scrub_device_mem(struct hl_device *hdev)
  2472. {
  2473. return 0;
  2474. }
  2475. void *goya_get_int_queue_base(struct hl_device *hdev, u32 queue_id,
  2476. dma_addr_t *dma_handle, u16 *queue_len)
  2477. {
  2478. void *base;
  2479. u32 offset;
  2480. *dma_handle = hdev->asic_prop.sram_base_address;
  2481. base = (__force void *) hdev->pcie_bar[SRAM_CFG_BAR_ID];
  2482. switch (queue_id) {
  2483. case GOYA_QUEUE_ID_MME:
  2484. offset = MME_QMAN_BASE_OFFSET;
  2485. *queue_len = MME_QMAN_LENGTH;
  2486. break;
  2487. case GOYA_QUEUE_ID_TPC0:
  2488. offset = TPC0_QMAN_BASE_OFFSET;
  2489. *queue_len = TPC_QMAN_LENGTH;
  2490. break;
  2491. case GOYA_QUEUE_ID_TPC1:
  2492. offset = TPC1_QMAN_BASE_OFFSET;
  2493. *queue_len = TPC_QMAN_LENGTH;
  2494. break;
  2495. case GOYA_QUEUE_ID_TPC2:
  2496. offset = TPC2_QMAN_BASE_OFFSET;
  2497. *queue_len = TPC_QMAN_LENGTH;
  2498. break;
  2499. case GOYA_QUEUE_ID_TPC3:
  2500. offset = TPC3_QMAN_BASE_OFFSET;
  2501. *queue_len = TPC_QMAN_LENGTH;
  2502. break;
  2503. case GOYA_QUEUE_ID_TPC4:
  2504. offset = TPC4_QMAN_BASE_OFFSET;
  2505. *queue_len = TPC_QMAN_LENGTH;
  2506. break;
  2507. case GOYA_QUEUE_ID_TPC5:
  2508. offset = TPC5_QMAN_BASE_OFFSET;
  2509. *queue_len = TPC_QMAN_LENGTH;
  2510. break;
  2511. case GOYA_QUEUE_ID_TPC6:
  2512. offset = TPC6_QMAN_BASE_OFFSET;
  2513. *queue_len = TPC_QMAN_LENGTH;
  2514. break;
  2515. case GOYA_QUEUE_ID_TPC7:
  2516. offset = TPC7_QMAN_BASE_OFFSET;
  2517. *queue_len = TPC_QMAN_LENGTH;
  2518. break;
  2519. default:
  2520. dev_err(hdev->dev, "Got invalid queue id %d\n", queue_id);
  2521. return NULL;
  2522. }
  2523. base += offset;
  2524. *dma_handle += offset;
  2525. return base;
  2526. }
  2527. static int goya_send_job_on_qman0(struct hl_device *hdev, struct hl_cs_job *job)
  2528. {
  2529. struct packet_msg_prot *fence_pkt;
  2530. u32 *fence_ptr;
  2531. dma_addr_t fence_dma_addr;
  2532. struct hl_cb *cb;
  2533. u32 tmp, timeout;
  2534. int rc;
  2535. if (hdev->pldm)
  2536. timeout = GOYA_PLDM_QMAN0_TIMEOUT_USEC;
  2537. else
  2538. timeout = HL_DEVICE_TIMEOUT_USEC;
  2539. if (!hdev->asic_funcs->is_device_idle(hdev, NULL, 0, NULL)) {
  2540. dev_err_ratelimited(hdev->dev,
  2541. "Can't send driver job on QMAN0 because the device is not idle\n");
  2542. return -EBUSY;
  2543. }
  2544. fence_ptr = hl_asic_dma_pool_zalloc(hdev, 4, GFP_KERNEL, &fence_dma_addr);
  2545. if (!fence_ptr) {
  2546. dev_err(hdev->dev,
  2547. "Failed to allocate fence memory for QMAN0\n");
  2548. return -ENOMEM;
  2549. }
  2550. goya_qman0_set_security(hdev, true);
  2551. cb = job->patched_cb;
  2552. fence_pkt = cb->kernel_address +
  2553. job->job_cb_size - sizeof(struct packet_msg_prot);
  2554. tmp = (PACKET_MSG_PROT << GOYA_PKT_CTL_OPCODE_SHIFT) |
  2555. (1 << GOYA_PKT_CTL_EB_SHIFT) |
  2556. (1 << GOYA_PKT_CTL_MB_SHIFT);
  2557. fence_pkt->ctl = cpu_to_le32(tmp);
  2558. fence_pkt->value = cpu_to_le32(GOYA_QMAN0_FENCE_VAL);
  2559. fence_pkt->addr = cpu_to_le64(fence_dma_addr);
  2560. rc = hl_hw_queue_send_cb_no_cmpl(hdev, GOYA_QUEUE_ID_DMA_0,
  2561. job->job_cb_size, cb->bus_address);
  2562. if (rc) {
  2563. dev_err(hdev->dev, "Failed to send CB on QMAN0, %d\n", rc);
  2564. goto free_fence_ptr;
  2565. }
  2566. rc = hl_poll_timeout_memory(hdev, fence_ptr, tmp,
  2567. (tmp == GOYA_QMAN0_FENCE_VAL), 1000,
  2568. timeout, true);
  2569. hl_hw_queue_inc_ci_kernel(hdev, GOYA_QUEUE_ID_DMA_0);
  2570. if (rc == -ETIMEDOUT) {
  2571. dev_err(hdev->dev, "QMAN0 Job timeout (0x%x)\n", tmp);
  2572. goto free_fence_ptr;
  2573. }
  2574. free_fence_ptr:
  2575. hl_asic_dma_pool_free(hdev, (void *) fence_ptr, fence_dma_addr);
  2576. goya_qman0_set_security(hdev, false);
  2577. return rc;
  2578. }
  2579. int goya_send_cpu_message(struct hl_device *hdev, u32 *msg, u16 len,
  2580. u32 timeout, u64 *result)
  2581. {
  2582. struct goya_device *goya = hdev->asic_specific;
  2583. if (!(goya->hw_cap_initialized & HW_CAP_CPU_Q)) {
  2584. if (result)
  2585. *result = 0;
  2586. return 0;
  2587. }
  2588. if (!timeout)
  2589. timeout = GOYA_MSG_TO_CPU_TIMEOUT_USEC;
  2590. return hl_fw_send_cpu_message(hdev, GOYA_QUEUE_ID_CPU_PQ, msg, len,
  2591. timeout, result);
  2592. }
  2593. int goya_test_queue(struct hl_device *hdev, u32 hw_queue_id)
  2594. {
  2595. struct packet_msg_prot *fence_pkt;
  2596. dma_addr_t pkt_dma_addr;
  2597. u32 fence_val, tmp;
  2598. dma_addr_t fence_dma_addr;
  2599. u32 *fence_ptr;
  2600. int rc;
  2601. fence_val = GOYA_QMAN0_FENCE_VAL;
  2602. fence_ptr = hl_asic_dma_pool_zalloc(hdev, 4, GFP_KERNEL, &fence_dma_addr);
  2603. if (!fence_ptr) {
  2604. dev_err(hdev->dev,
  2605. "Failed to allocate memory for H/W queue %d testing\n",
  2606. hw_queue_id);
  2607. return -ENOMEM;
  2608. }
  2609. *fence_ptr = 0;
  2610. fence_pkt = hl_asic_dma_pool_zalloc(hdev, sizeof(struct packet_msg_prot), GFP_KERNEL,
  2611. &pkt_dma_addr);
  2612. if (!fence_pkt) {
  2613. dev_err(hdev->dev,
  2614. "Failed to allocate packet for H/W queue %d testing\n",
  2615. hw_queue_id);
  2616. rc = -ENOMEM;
  2617. goto free_fence_ptr;
  2618. }
  2619. tmp = (PACKET_MSG_PROT << GOYA_PKT_CTL_OPCODE_SHIFT) |
  2620. (1 << GOYA_PKT_CTL_EB_SHIFT) |
  2621. (1 << GOYA_PKT_CTL_MB_SHIFT);
  2622. fence_pkt->ctl = cpu_to_le32(tmp);
  2623. fence_pkt->value = cpu_to_le32(fence_val);
  2624. fence_pkt->addr = cpu_to_le64(fence_dma_addr);
  2625. rc = hl_hw_queue_send_cb_no_cmpl(hdev, hw_queue_id,
  2626. sizeof(struct packet_msg_prot),
  2627. pkt_dma_addr);
  2628. if (rc) {
  2629. dev_err(hdev->dev,
  2630. "Failed to send fence packet to H/W queue %d\n",
  2631. hw_queue_id);
  2632. goto free_pkt;
  2633. }
  2634. rc = hl_poll_timeout_memory(hdev, fence_ptr, tmp, (tmp == fence_val),
  2635. 1000, GOYA_TEST_QUEUE_WAIT_USEC, true);
  2636. hl_hw_queue_inc_ci_kernel(hdev, hw_queue_id);
  2637. if (rc == -ETIMEDOUT) {
  2638. dev_err(hdev->dev,
  2639. "H/W queue %d test failed (scratch(0x%08llX) == 0x%08X)\n",
  2640. hw_queue_id, (unsigned long long) fence_dma_addr, tmp);
  2641. rc = -EIO;
  2642. }
  2643. free_pkt:
  2644. hl_asic_dma_pool_free(hdev, (void *) fence_pkt, pkt_dma_addr);
  2645. free_fence_ptr:
  2646. hl_asic_dma_pool_free(hdev, (void *) fence_ptr, fence_dma_addr);
  2647. return rc;
  2648. }
  2649. int goya_test_cpu_queue(struct hl_device *hdev)
  2650. {
  2651. struct goya_device *goya = hdev->asic_specific;
  2652. /*
  2653. * check capability here as send_cpu_message() won't update the result
  2654. * value if no capability
  2655. */
  2656. if (!(goya->hw_cap_initialized & HW_CAP_CPU_Q))
  2657. return 0;
  2658. return hl_fw_test_cpu_queue(hdev);
  2659. }
  2660. int goya_test_queues(struct hl_device *hdev)
  2661. {
  2662. int i, rc, ret_val = 0;
  2663. for (i = 0 ; i < NUMBER_OF_EXT_HW_QUEUES ; i++) {
  2664. rc = goya_test_queue(hdev, i);
  2665. if (rc)
  2666. ret_val = -EINVAL;
  2667. }
  2668. return ret_val;
  2669. }
  2670. static void *goya_dma_pool_zalloc(struct hl_device *hdev, size_t size,
  2671. gfp_t mem_flags, dma_addr_t *dma_handle)
  2672. {
  2673. void *kernel_addr;
  2674. if (size > GOYA_DMA_POOL_BLK_SIZE)
  2675. return NULL;
  2676. kernel_addr = dma_pool_zalloc(hdev->dma_pool, mem_flags, dma_handle);
  2677. /* Shift to the device's base physical address of host memory */
  2678. if (kernel_addr)
  2679. *dma_handle += HOST_PHYS_BASE;
  2680. return kernel_addr;
  2681. }
  2682. static void goya_dma_pool_free(struct hl_device *hdev, void *vaddr,
  2683. dma_addr_t dma_addr)
  2684. {
  2685. /* Cancel the device's base physical address of host memory */
  2686. dma_addr_t fixed_dma_addr = dma_addr - HOST_PHYS_BASE;
  2687. dma_pool_free(hdev->dma_pool, vaddr, fixed_dma_addr);
  2688. }
  2689. void *goya_cpu_accessible_dma_pool_alloc(struct hl_device *hdev, size_t size,
  2690. dma_addr_t *dma_handle)
  2691. {
  2692. void *vaddr;
  2693. vaddr = hl_fw_cpu_accessible_dma_pool_alloc(hdev, size, dma_handle);
  2694. *dma_handle = (*dma_handle) - hdev->cpu_accessible_dma_address +
  2695. VA_CPU_ACCESSIBLE_MEM_ADDR;
  2696. return vaddr;
  2697. }
  2698. void goya_cpu_accessible_dma_pool_free(struct hl_device *hdev, size_t size,
  2699. void *vaddr)
  2700. {
  2701. hl_fw_cpu_accessible_dma_pool_free(hdev, size, vaddr);
  2702. }
  2703. u32 goya_get_dma_desc_list_size(struct hl_device *hdev, struct sg_table *sgt)
  2704. {
  2705. struct scatterlist *sg, *sg_next_iter;
  2706. u32 count, dma_desc_cnt;
  2707. u64 len, len_next;
  2708. dma_addr_t addr, addr_next;
  2709. dma_desc_cnt = 0;
  2710. for_each_sgtable_dma_sg(sgt, sg, count) {
  2711. len = sg_dma_len(sg);
  2712. addr = sg_dma_address(sg);
  2713. if (len == 0)
  2714. break;
  2715. while ((count + 1) < sgt->nents) {
  2716. sg_next_iter = sg_next(sg);
  2717. len_next = sg_dma_len(sg_next_iter);
  2718. addr_next = sg_dma_address(sg_next_iter);
  2719. if (len_next == 0)
  2720. break;
  2721. if ((addr + len == addr_next) &&
  2722. (len + len_next <= DMA_MAX_TRANSFER_SIZE)) {
  2723. len += len_next;
  2724. count++;
  2725. sg = sg_next_iter;
  2726. } else {
  2727. break;
  2728. }
  2729. }
  2730. dma_desc_cnt++;
  2731. }
  2732. return dma_desc_cnt * sizeof(struct packet_lin_dma);
  2733. }
  2734. static int goya_pin_memory_before_cs(struct hl_device *hdev,
  2735. struct hl_cs_parser *parser,
  2736. struct packet_lin_dma *user_dma_pkt,
  2737. u64 addr, enum dma_data_direction dir)
  2738. {
  2739. struct hl_userptr *userptr;
  2740. int rc;
  2741. if (hl_userptr_is_pinned(hdev, addr, le32_to_cpu(user_dma_pkt->tsize),
  2742. parser->job_userptr_list, &userptr))
  2743. goto already_pinned;
  2744. userptr = kzalloc(sizeof(*userptr), GFP_KERNEL);
  2745. if (!userptr)
  2746. return -ENOMEM;
  2747. rc = hl_pin_host_memory(hdev, addr, le32_to_cpu(user_dma_pkt->tsize),
  2748. userptr);
  2749. if (rc)
  2750. goto free_userptr;
  2751. list_add_tail(&userptr->job_node, parser->job_userptr_list);
  2752. rc = hdev->asic_funcs->asic_dma_map_sgtable(hdev, userptr->sgt, dir);
  2753. if (rc) {
  2754. dev_err(hdev->dev, "failed to map sgt with DMA region\n");
  2755. goto unpin_memory;
  2756. }
  2757. userptr->dma_mapped = true;
  2758. userptr->dir = dir;
  2759. already_pinned:
  2760. parser->patched_cb_size +=
  2761. goya_get_dma_desc_list_size(hdev, userptr->sgt);
  2762. return 0;
  2763. unpin_memory:
  2764. list_del(&userptr->job_node);
  2765. hl_unpin_host_memory(hdev, userptr);
  2766. free_userptr:
  2767. kfree(userptr);
  2768. return rc;
  2769. }
  2770. static int goya_validate_dma_pkt_host(struct hl_device *hdev,
  2771. struct hl_cs_parser *parser,
  2772. struct packet_lin_dma *user_dma_pkt)
  2773. {
  2774. u64 device_memory_addr, addr;
  2775. enum dma_data_direction dir;
  2776. enum hl_goya_dma_direction user_dir;
  2777. bool sram_addr = true;
  2778. bool skip_host_mem_pin = false;
  2779. bool user_memset;
  2780. u32 ctl;
  2781. int rc = 0;
  2782. ctl = le32_to_cpu(user_dma_pkt->ctl);
  2783. user_dir = (ctl & GOYA_PKT_LIN_DMA_CTL_DMA_DIR_MASK) >>
  2784. GOYA_PKT_LIN_DMA_CTL_DMA_DIR_SHIFT;
  2785. user_memset = (ctl & GOYA_PKT_LIN_DMA_CTL_MEMSET_MASK) >>
  2786. GOYA_PKT_LIN_DMA_CTL_MEMSET_SHIFT;
  2787. switch (user_dir) {
  2788. case HL_DMA_HOST_TO_DRAM:
  2789. dev_dbg(hdev->dev, "DMA direction is HOST --> DRAM\n");
  2790. dir = DMA_TO_DEVICE;
  2791. sram_addr = false;
  2792. addr = le64_to_cpu(user_dma_pkt->src_addr);
  2793. device_memory_addr = le64_to_cpu(user_dma_pkt->dst_addr);
  2794. if (user_memset)
  2795. skip_host_mem_pin = true;
  2796. break;
  2797. case HL_DMA_DRAM_TO_HOST:
  2798. dev_dbg(hdev->dev, "DMA direction is DRAM --> HOST\n");
  2799. dir = DMA_FROM_DEVICE;
  2800. sram_addr = false;
  2801. addr = le64_to_cpu(user_dma_pkt->dst_addr);
  2802. device_memory_addr = le64_to_cpu(user_dma_pkt->src_addr);
  2803. break;
  2804. case HL_DMA_HOST_TO_SRAM:
  2805. dev_dbg(hdev->dev, "DMA direction is HOST --> SRAM\n");
  2806. dir = DMA_TO_DEVICE;
  2807. addr = le64_to_cpu(user_dma_pkt->src_addr);
  2808. device_memory_addr = le64_to_cpu(user_dma_pkt->dst_addr);
  2809. if (user_memset)
  2810. skip_host_mem_pin = true;
  2811. break;
  2812. case HL_DMA_SRAM_TO_HOST:
  2813. dev_dbg(hdev->dev, "DMA direction is SRAM --> HOST\n");
  2814. dir = DMA_FROM_DEVICE;
  2815. addr = le64_to_cpu(user_dma_pkt->dst_addr);
  2816. device_memory_addr = le64_to_cpu(user_dma_pkt->src_addr);
  2817. break;
  2818. default:
  2819. dev_err(hdev->dev, "DMA direction %d is unsupported/undefined\n", user_dir);
  2820. return -EFAULT;
  2821. }
  2822. if (sram_addr) {
  2823. if (!hl_mem_area_inside_range(device_memory_addr,
  2824. le32_to_cpu(user_dma_pkt->tsize),
  2825. hdev->asic_prop.sram_user_base_address,
  2826. hdev->asic_prop.sram_end_address)) {
  2827. dev_err(hdev->dev,
  2828. "SRAM address 0x%llx + 0x%x is invalid\n",
  2829. device_memory_addr,
  2830. user_dma_pkt->tsize);
  2831. return -EFAULT;
  2832. }
  2833. } else {
  2834. if (!hl_mem_area_inside_range(device_memory_addr,
  2835. le32_to_cpu(user_dma_pkt->tsize),
  2836. hdev->asic_prop.dram_user_base_address,
  2837. hdev->asic_prop.dram_end_address)) {
  2838. dev_err(hdev->dev,
  2839. "DRAM address 0x%llx + 0x%x is invalid\n",
  2840. device_memory_addr,
  2841. user_dma_pkt->tsize);
  2842. return -EFAULT;
  2843. }
  2844. }
  2845. if (skip_host_mem_pin)
  2846. parser->patched_cb_size += sizeof(*user_dma_pkt);
  2847. else {
  2848. if ((dir == DMA_TO_DEVICE) &&
  2849. (parser->hw_queue_id > GOYA_QUEUE_ID_DMA_1)) {
  2850. dev_err(hdev->dev,
  2851. "Can't DMA from host on queue other then 1\n");
  2852. return -EFAULT;
  2853. }
  2854. rc = goya_pin_memory_before_cs(hdev, parser, user_dma_pkt,
  2855. addr, dir);
  2856. }
  2857. return rc;
  2858. }
  2859. static int goya_validate_dma_pkt_no_host(struct hl_device *hdev,
  2860. struct hl_cs_parser *parser,
  2861. struct packet_lin_dma *user_dma_pkt)
  2862. {
  2863. u64 sram_memory_addr, dram_memory_addr;
  2864. enum hl_goya_dma_direction user_dir;
  2865. u32 ctl;
  2866. ctl = le32_to_cpu(user_dma_pkt->ctl);
  2867. user_dir = (ctl & GOYA_PKT_LIN_DMA_CTL_DMA_DIR_MASK) >>
  2868. GOYA_PKT_LIN_DMA_CTL_DMA_DIR_SHIFT;
  2869. if (user_dir == HL_DMA_DRAM_TO_SRAM) {
  2870. dev_dbg(hdev->dev, "DMA direction is DRAM --> SRAM\n");
  2871. dram_memory_addr = le64_to_cpu(user_dma_pkt->src_addr);
  2872. sram_memory_addr = le64_to_cpu(user_dma_pkt->dst_addr);
  2873. } else {
  2874. dev_dbg(hdev->dev, "DMA direction is SRAM --> DRAM\n");
  2875. sram_memory_addr = le64_to_cpu(user_dma_pkt->src_addr);
  2876. dram_memory_addr = le64_to_cpu(user_dma_pkt->dst_addr);
  2877. }
  2878. if (!hl_mem_area_inside_range(sram_memory_addr,
  2879. le32_to_cpu(user_dma_pkt->tsize),
  2880. hdev->asic_prop.sram_user_base_address,
  2881. hdev->asic_prop.sram_end_address)) {
  2882. dev_err(hdev->dev, "SRAM address 0x%llx + 0x%x is invalid\n",
  2883. sram_memory_addr, user_dma_pkt->tsize);
  2884. return -EFAULT;
  2885. }
  2886. if (!hl_mem_area_inside_range(dram_memory_addr,
  2887. le32_to_cpu(user_dma_pkt->tsize),
  2888. hdev->asic_prop.dram_user_base_address,
  2889. hdev->asic_prop.dram_end_address)) {
  2890. dev_err(hdev->dev, "DRAM address 0x%llx + 0x%x is invalid\n",
  2891. dram_memory_addr, user_dma_pkt->tsize);
  2892. return -EFAULT;
  2893. }
  2894. parser->patched_cb_size += sizeof(*user_dma_pkt);
  2895. return 0;
  2896. }
  2897. static int goya_validate_dma_pkt_no_mmu(struct hl_device *hdev,
  2898. struct hl_cs_parser *parser,
  2899. struct packet_lin_dma *user_dma_pkt)
  2900. {
  2901. enum hl_goya_dma_direction user_dir;
  2902. u32 ctl;
  2903. int rc;
  2904. dev_dbg(hdev->dev, "DMA packet details:\n");
  2905. dev_dbg(hdev->dev, "source == 0x%llx\n",
  2906. le64_to_cpu(user_dma_pkt->src_addr));
  2907. dev_dbg(hdev->dev, "destination == 0x%llx\n",
  2908. le64_to_cpu(user_dma_pkt->dst_addr));
  2909. dev_dbg(hdev->dev, "size == %u\n", le32_to_cpu(user_dma_pkt->tsize));
  2910. ctl = le32_to_cpu(user_dma_pkt->ctl);
  2911. user_dir = (ctl & GOYA_PKT_LIN_DMA_CTL_DMA_DIR_MASK) >>
  2912. GOYA_PKT_LIN_DMA_CTL_DMA_DIR_SHIFT;
  2913. /*
  2914. * Special handling for DMA with size 0. The H/W has a bug where
  2915. * this can cause the QMAN DMA to get stuck, so block it here.
  2916. */
  2917. if (user_dma_pkt->tsize == 0) {
  2918. dev_err(hdev->dev,
  2919. "Got DMA with size 0, might reset the device\n");
  2920. return -EINVAL;
  2921. }
  2922. if ((user_dir == HL_DMA_DRAM_TO_SRAM) || (user_dir == HL_DMA_SRAM_TO_DRAM))
  2923. rc = goya_validate_dma_pkt_no_host(hdev, parser, user_dma_pkt);
  2924. else
  2925. rc = goya_validate_dma_pkt_host(hdev, parser, user_dma_pkt);
  2926. return rc;
  2927. }
  2928. static int goya_validate_dma_pkt_mmu(struct hl_device *hdev,
  2929. struct hl_cs_parser *parser,
  2930. struct packet_lin_dma *user_dma_pkt)
  2931. {
  2932. dev_dbg(hdev->dev, "DMA packet details:\n");
  2933. dev_dbg(hdev->dev, "source == 0x%llx\n",
  2934. le64_to_cpu(user_dma_pkt->src_addr));
  2935. dev_dbg(hdev->dev, "destination == 0x%llx\n",
  2936. le64_to_cpu(user_dma_pkt->dst_addr));
  2937. dev_dbg(hdev->dev, "size == %u\n", le32_to_cpu(user_dma_pkt->tsize));
  2938. /*
  2939. * WA for HW-23.
  2940. * We can't allow user to read from Host using QMANs other than 1.
  2941. * PMMU and HPMMU addresses are equal, check only one of them.
  2942. */
  2943. if (parser->hw_queue_id != GOYA_QUEUE_ID_DMA_1 &&
  2944. hl_mem_area_inside_range(le64_to_cpu(user_dma_pkt->src_addr),
  2945. le32_to_cpu(user_dma_pkt->tsize),
  2946. hdev->asic_prop.pmmu.start_addr,
  2947. hdev->asic_prop.pmmu.end_addr)) {
  2948. dev_err(hdev->dev,
  2949. "Can't DMA from host on queue other then 1\n");
  2950. return -EFAULT;
  2951. }
  2952. if (user_dma_pkt->tsize == 0) {
  2953. dev_err(hdev->dev,
  2954. "Got DMA with size 0, might reset the device\n");
  2955. return -EINVAL;
  2956. }
  2957. parser->patched_cb_size += sizeof(*user_dma_pkt);
  2958. return 0;
  2959. }
  2960. static int goya_validate_wreg32(struct hl_device *hdev,
  2961. struct hl_cs_parser *parser,
  2962. struct packet_wreg32 *wreg_pkt)
  2963. {
  2964. struct goya_device *goya = hdev->asic_specific;
  2965. u32 sob_start_addr, sob_end_addr;
  2966. u16 reg_offset;
  2967. reg_offset = le32_to_cpu(wreg_pkt->ctl) &
  2968. GOYA_PKT_WREG32_CTL_REG_OFFSET_MASK;
  2969. dev_dbg(hdev->dev, "WREG32 packet details:\n");
  2970. dev_dbg(hdev->dev, "reg_offset == 0x%x\n", reg_offset);
  2971. dev_dbg(hdev->dev, "value == 0x%x\n",
  2972. le32_to_cpu(wreg_pkt->value));
  2973. if (reg_offset != (mmDMA_CH_0_WR_COMP_ADDR_LO & 0x1FFF)) {
  2974. dev_err(hdev->dev, "WREG32 packet with illegal address 0x%x\n",
  2975. reg_offset);
  2976. return -EPERM;
  2977. }
  2978. /*
  2979. * With MMU, DMA channels are not secured, so it doesn't matter where
  2980. * the WR COMP will be written to because it will go out with
  2981. * non-secured property
  2982. */
  2983. if (goya->hw_cap_initialized & HW_CAP_MMU)
  2984. return 0;
  2985. sob_start_addr = lower_32_bits(CFG_BASE + mmSYNC_MNGR_SOB_OBJ_0);
  2986. sob_end_addr = lower_32_bits(CFG_BASE + mmSYNC_MNGR_SOB_OBJ_1023);
  2987. if ((le32_to_cpu(wreg_pkt->value) < sob_start_addr) ||
  2988. (le32_to_cpu(wreg_pkt->value) > sob_end_addr)) {
  2989. dev_err(hdev->dev, "WREG32 packet with illegal value 0x%x\n",
  2990. wreg_pkt->value);
  2991. return -EPERM;
  2992. }
  2993. return 0;
  2994. }
  2995. static int goya_validate_cb(struct hl_device *hdev,
  2996. struct hl_cs_parser *parser, bool is_mmu)
  2997. {
  2998. u32 cb_parsed_length = 0;
  2999. int rc = 0;
  3000. parser->patched_cb_size = 0;
  3001. /* cb_user_size is more than 0 so loop will always be executed */
  3002. while (cb_parsed_length < parser->user_cb_size) {
  3003. enum packet_id pkt_id;
  3004. u16 pkt_size;
  3005. struct goya_packet *user_pkt;
  3006. user_pkt = parser->user_cb->kernel_address + cb_parsed_length;
  3007. pkt_id = (enum packet_id) (
  3008. (le64_to_cpu(user_pkt->header) &
  3009. PACKET_HEADER_PACKET_ID_MASK) >>
  3010. PACKET_HEADER_PACKET_ID_SHIFT);
  3011. if (!validate_packet_id(pkt_id)) {
  3012. dev_err(hdev->dev, "Invalid packet id %u\n", pkt_id);
  3013. rc = -EINVAL;
  3014. break;
  3015. }
  3016. pkt_size = goya_packet_sizes[pkt_id];
  3017. cb_parsed_length += pkt_size;
  3018. if (cb_parsed_length > parser->user_cb_size) {
  3019. dev_err(hdev->dev,
  3020. "packet 0x%x is out of CB boundary\n", pkt_id);
  3021. rc = -EINVAL;
  3022. break;
  3023. }
  3024. switch (pkt_id) {
  3025. case PACKET_WREG_32:
  3026. /*
  3027. * Although it is validated after copy in patch_cb(),
  3028. * need to validate here as well because patch_cb() is
  3029. * not called in MMU path while this function is called
  3030. */
  3031. rc = goya_validate_wreg32(hdev,
  3032. parser, (struct packet_wreg32 *) user_pkt);
  3033. parser->patched_cb_size += pkt_size;
  3034. break;
  3035. case PACKET_WREG_BULK:
  3036. dev_err(hdev->dev,
  3037. "User not allowed to use WREG_BULK\n");
  3038. rc = -EPERM;
  3039. break;
  3040. case PACKET_MSG_PROT:
  3041. dev_err(hdev->dev,
  3042. "User not allowed to use MSG_PROT\n");
  3043. rc = -EPERM;
  3044. break;
  3045. case PACKET_CP_DMA:
  3046. dev_err(hdev->dev, "User not allowed to use CP_DMA\n");
  3047. rc = -EPERM;
  3048. break;
  3049. case PACKET_STOP:
  3050. dev_err(hdev->dev, "User not allowed to use STOP\n");
  3051. rc = -EPERM;
  3052. break;
  3053. case PACKET_LIN_DMA:
  3054. if (is_mmu)
  3055. rc = goya_validate_dma_pkt_mmu(hdev, parser,
  3056. (struct packet_lin_dma *) user_pkt);
  3057. else
  3058. rc = goya_validate_dma_pkt_no_mmu(hdev, parser,
  3059. (struct packet_lin_dma *) user_pkt);
  3060. break;
  3061. case PACKET_MSG_LONG:
  3062. case PACKET_MSG_SHORT:
  3063. case PACKET_FENCE:
  3064. case PACKET_NOP:
  3065. parser->patched_cb_size += pkt_size;
  3066. break;
  3067. default:
  3068. dev_err(hdev->dev, "Invalid packet header 0x%x\n",
  3069. pkt_id);
  3070. rc = -EINVAL;
  3071. break;
  3072. }
  3073. if (rc)
  3074. break;
  3075. }
  3076. /*
  3077. * The new CB should have space at the end for two MSG_PROT packets:
  3078. * 1. A packet that will act as a completion packet
  3079. * 2. A packet that will generate MSI-X interrupt
  3080. */
  3081. parser->patched_cb_size += sizeof(struct packet_msg_prot) * 2;
  3082. return rc;
  3083. }
  3084. static int goya_patch_dma_packet(struct hl_device *hdev,
  3085. struct hl_cs_parser *parser,
  3086. struct packet_lin_dma *user_dma_pkt,
  3087. struct packet_lin_dma *new_dma_pkt,
  3088. u32 *new_dma_pkt_size)
  3089. {
  3090. struct hl_userptr *userptr;
  3091. struct scatterlist *sg, *sg_next_iter;
  3092. u32 count, dma_desc_cnt;
  3093. u64 len, len_next;
  3094. dma_addr_t dma_addr, dma_addr_next;
  3095. enum hl_goya_dma_direction user_dir;
  3096. u64 device_memory_addr, addr;
  3097. enum dma_data_direction dir;
  3098. struct sg_table *sgt;
  3099. bool skip_host_mem_pin = false;
  3100. bool user_memset;
  3101. u32 user_rdcomp_mask, user_wrcomp_mask, ctl;
  3102. ctl = le32_to_cpu(user_dma_pkt->ctl);
  3103. user_dir = (ctl & GOYA_PKT_LIN_DMA_CTL_DMA_DIR_MASK) >>
  3104. GOYA_PKT_LIN_DMA_CTL_DMA_DIR_SHIFT;
  3105. user_memset = (ctl & GOYA_PKT_LIN_DMA_CTL_MEMSET_MASK) >>
  3106. GOYA_PKT_LIN_DMA_CTL_MEMSET_SHIFT;
  3107. if ((user_dir == HL_DMA_DRAM_TO_SRAM) || (user_dir == HL_DMA_SRAM_TO_DRAM) ||
  3108. (user_dma_pkt->tsize == 0)) {
  3109. memcpy(new_dma_pkt, user_dma_pkt, sizeof(*new_dma_pkt));
  3110. *new_dma_pkt_size = sizeof(*new_dma_pkt);
  3111. return 0;
  3112. }
  3113. if ((user_dir == HL_DMA_HOST_TO_DRAM) || (user_dir == HL_DMA_HOST_TO_SRAM)) {
  3114. addr = le64_to_cpu(user_dma_pkt->src_addr);
  3115. device_memory_addr = le64_to_cpu(user_dma_pkt->dst_addr);
  3116. dir = DMA_TO_DEVICE;
  3117. if (user_memset)
  3118. skip_host_mem_pin = true;
  3119. } else {
  3120. addr = le64_to_cpu(user_dma_pkt->dst_addr);
  3121. device_memory_addr = le64_to_cpu(user_dma_pkt->src_addr);
  3122. dir = DMA_FROM_DEVICE;
  3123. }
  3124. if ((!skip_host_mem_pin) &&
  3125. (hl_userptr_is_pinned(hdev, addr,
  3126. le32_to_cpu(user_dma_pkt->tsize),
  3127. parser->job_userptr_list, &userptr) == false)) {
  3128. dev_err(hdev->dev, "Userptr 0x%llx + 0x%x NOT mapped\n",
  3129. addr, user_dma_pkt->tsize);
  3130. return -EFAULT;
  3131. }
  3132. if ((user_memset) && (dir == DMA_TO_DEVICE)) {
  3133. memcpy(new_dma_pkt, user_dma_pkt, sizeof(*user_dma_pkt));
  3134. *new_dma_pkt_size = sizeof(*user_dma_pkt);
  3135. return 0;
  3136. }
  3137. user_rdcomp_mask = ctl & GOYA_PKT_LIN_DMA_CTL_RDCOMP_MASK;
  3138. user_wrcomp_mask = ctl & GOYA_PKT_LIN_DMA_CTL_WRCOMP_MASK;
  3139. sgt = userptr->sgt;
  3140. dma_desc_cnt = 0;
  3141. for_each_sgtable_dma_sg(sgt, sg, count) {
  3142. len = sg_dma_len(sg);
  3143. dma_addr = sg_dma_address(sg);
  3144. if (len == 0)
  3145. break;
  3146. while ((count + 1) < sgt->nents) {
  3147. sg_next_iter = sg_next(sg);
  3148. len_next = sg_dma_len(sg_next_iter);
  3149. dma_addr_next = sg_dma_address(sg_next_iter);
  3150. if (len_next == 0)
  3151. break;
  3152. if ((dma_addr + len == dma_addr_next) &&
  3153. (len + len_next <= DMA_MAX_TRANSFER_SIZE)) {
  3154. len += len_next;
  3155. count++;
  3156. sg = sg_next_iter;
  3157. } else {
  3158. break;
  3159. }
  3160. }
  3161. ctl = le32_to_cpu(user_dma_pkt->ctl);
  3162. if (likely(dma_desc_cnt))
  3163. ctl &= ~GOYA_PKT_CTL_EB_MASK;
  3164. ctl &= ~(GOYA_PKT_LIN_DMA_CTL_RDCOMP_MASK |
  3165. GOYA_PKT_LIN_DMA_CTL_WRCOMP_MASK);
  3166. new_dma_pkt->ctl = cpu_to_le32(ctl);
  3167. new_dma_pkt->tsize = cpu_to_le32((u32) len);
  3168. if (dir == DMA_TO_DEVICE) {
  3169. new_dma_pkt->src_addr = cpu_to_le64(dma_addr);
  3170. new_dma_pkt->dst_addr = cpu_to_le64(device_memory_addr);
  3171. } else {
  3172. new_dma_pkt->src_addr = cpu_to_le64(device_memory_addr);
  3173. new_dma_pkt->dst_addr = cpu_to_le64(dma_addr);
  3174. }
  3175. if (!user_memset)
  3176. device_memory_addr += len;
  3177. dma_desc_cnt++;
  3178. new_dma_pkt++;
  3179. }
  3180. if (!dma_desc_cnt) {
  3181. dev_err(hdev->dev,
  3182. "Error of 0 SG entries when patching DMA packet\n");
  3183. return -EFAULT;
  3184. }
  3185. /* Fix the last dma packet - rdcomp/wrcomp must be as user set them */
  3186. new_dma_pkt--;
  3187. new_dma_pkt->ctl |= cpu_to_le32(user_rdcomp_mask | user_wrcomp_mask);
  3188. *new_dma_pkt_size = dma_desc_cnt * sizeof(struct packet_lin_dma);
  3189. return 0;
  3190. }
  3191. static int goya_patch_cb(struct hl_device *hdev,
  3192. struct hl_cs_parser *parser)
  3193. {
  3194. u32 cb_parsed_length = 0;
  3195. u32 cb_patched_cur_length = 0;
  3196. int rc = 0;
  3197. /* cb_user_size is more than 0 so loop will always be executed */
  3198. while (cb_parsed_length < parser->user_cb_size) {
  3199. enum packet_id pkt_id;
  3200. u16 pkt_size;
  3201. u32 new_pkt_size = 0;
  3202. struct goya_packet *user_pkt, *kernel_pkt;
  3203. user_pkt = parser->user_cb->kernel_address + cb_parsed_length;
  3204. kernel_pkt = parser->patched_cb->kernel_address +
  3205. cb_patched_cur_length;
  3206. pkt_id = (enum packet_id) (
  3207. (le64_to_cpu(user_pkt->header) &
  3208. PACKET_HEADER_PACKET_ID_MASK) >>
  3209. PACKET_HEADER_PACKET_ID_SHIFT);
  3210. if (!validate_packet_id(pkt_id)) {
  3211. dev_err(hdev->dev, "Invalid packet id %u\n", pkt_id);
  3212. rc = -EINVAL;
  3213. break;
  3214. }
  3215. pkt_size = goya_packet_sizes[pkt_id];
  3216. cb_parsed_length += pkt_size;
  3217. if (cb_parsed_length > parser->user_cb_size) {
  3218. dev_err(hdev->dev,
  3219. "packet 0x%x is out of CB boundary\n", pkt_id);
  3220. rc = -EINVAL;
  3221. break;
  3222. }
  3223. switch (pkt_id) {
  3224. case PACKET_LIN_DMA:
  3225. rc = goya_patch_dma_packet(hdev, parser,
  3226. (struct packet_lin_dma *) user_pkt,
  3227. (struct packet_lin_dma *) kernel_pkt,
  3228. &new_pkt_size);
  3229. cb_patched_cur_length += new_pkt_size;
  3230. break;
  3231. case PACKET_WREG_32:
  3232. memcpy(kernel_pkt, user_pkt, pkt_size);
  3233. cb_patched_cur_length += pkt_size;
  3234. rc = goya_validate_wreg32(hdev, parser,
  3235. (struct packet_wreg32 *) kernel_pkt);
  3236. break;
  3237. case PACKET_WREG_BULK:
  3238. dev_err(hdev->dev,
  3239. "User not allowed to use WREG_BULK\n");
  3240. rc = -EPERM;
  3241. break;
  3242. case PACKET_MSG_PROT:
  3243. dev_err(hdev->dev,
  3244. "User not allowed to use MSG_PROT\n");
  3245. rc = -EPERM;
  3246. break;
  3247. case PACKET_CP_DMA:
  3248. dev_err(hdev->dev, "User not allowed to use CP_DMA\n");
  3249. rc = -EPERM;
  3250. break;
  3251. case PACKET_STOP:
  3252. dev_err(hdev->dev, "User not allowed to use STOP\n");
  3253. rc = -EPERM;
  3254. break;
  3255. case PACKET_MSG_LONG:
  3256. case PACKET_MSG_SHORT:
  3257. case PACKET_FENCE:
  3258. case PACKET_NOP:
  3259. memcpy(kernel_pkt, user_pkt, pkt_size);
  3260. cb_patched_cur_length += pkt_size;
  3261. break;
  3262. default:
  3263. dev_err(hdev->dev, "Invalid packet header 0x%x\n",
  3264. pkt_id);
  3265. rc = -EINVAL;
  3266. break;
  3267. }
  3268. if (rc)
  3269. break;
  3270. }
  3271. return rc;
  3272. }
  3273. static int goya_parse_cb_mmu(struct hl_device *hdev,
  3274. struct hl_cs_parser *parser)
  3275. {
  3276. u64 handle;
  3277. u32 patched_cb_size;
  3278. struct hl_cb *user_cb;
  3279. int rc;
  3280. /*
  3281. * The new CB should have space at the end for two MSG_PROT pkt:
  3282. * 1. A packet that will act as a completion packet
  3283. * 2. A packet that will generate MSI-X interrupt
  3284. */
  3285. parser->patched_cb_size = parser->user_cb_size +
  3286. sizeof(struct packet_msg_prot) * 2;
  3287. rc = hl_cb_create(hdev, &hdev->kernel_mem_mgr, hdev->kernel_ctx,
  3288. parser->patched_cb_size, false, false,
  3289. &handle);
  3290. if (rc) {
  3291. dev_err(hdev->dev,
  3292. "Failed to allocate patched CB for DMA CS %d\n",
  3293. rc);
  3294. return rc;
  3295. }
  3296. parser->patched_cb = hl_cb_get(&hdev->kernel_mem_mgr, handle);
  3297. /* hl_cb_get should never fail here */
  3298. if (!parser->patched_cb) {
  3299. dev_crit(hdev->dev, "DMA CB handle invalid 0x%llx\n", handle);
  3300. rc = -EFAULT;
  3301. goto out;
  3302. }
  3303. /*
  3304. * The check that parser->user_cb_size <= parser->user_cb->size was done
  3305. * in validate_queue_index().
  3306. */
  3307. memcpy(parser->patched_cb->kernel_address,
  3308. parser->user_cb->kernel_address,
  3309. parser->user_cb_size);
  3310. patched_cb_size = parser->patched_cb_size;
  3311. /* validate patched CB instead of user CB */
  3312. user_cb = parser->user_cb;
  3313. parser->user_cb = parser->patched_cb;
  3314. rc = goya_validate_cb(hdev, parser, true);
  3315. parser->user_cb = user_cb;
  3316. if (rc) {
  3317. hl_cb_put(parser->patched_cb);
  3318. goto out;
  3319. }
  3320. if (patched_cb_size != parser->patched_cb_size) {
  3321. dev_err(hdev->dev, "user CB size mismatch\n");
  3322. hl_cb_put(parser->patched_cb);
  3323. rc = -EINVAL;
  3324. goto out;
  3325. }
  3326. out:
  3327. /*
  3328. * Always call cb destroy here because we still have 1 reference
  3329. * to it by calling cb_get earlier. After the job will be completed,
  3330. * cb_put will release it, but here we want to remove it from the
  3331. * idr
  3332. */
  3333. hl_cb_destroy(&hdev->kernel_mem_mgr, handle);
  3334. return rc;
  3335. }
  3336. static int goya_parse_cb_no_mmu(struct hl_device *hdev,
  3337. struct hl_cs_parser *parser)
  3338. {
  3339. u64 handle;
  3340. int rc;
  3341. rc = goya_validate_cb(hdev, parser, false);
  3342. if (rc)
  3343. goto free_userptr;
  3344. rc = hl_cb_create(hdev, &hdev->kernel_mem_mgr, hdev->kernel_ctx,
  3345. parser->patched_cb_size, false, false,
  3346. &handle);
  3347. if (rc) {
  3348. dev_err(hdev->dev,
  3349. "Failed to allocate patched CB for DMA CS %d\n", rc);
  3350. goto free_userptr;
  3351. }
  3352. parser->patched_cb = hl_cb_get(&hdev->kernel_mem_mgr, handle);
  3353. /* hl_cb_get should never fail here */
  3354. if (!parser->patched_cb) {
  3355. dev_crit(hdev->dev, "DMA CB handle invalid 0x%llx\n", handle);
  3356. rc = -EFAULT;
  3357. goto out;
  3358. }
  3359. rc = goya_patch_cb(hdev, parser);
  3360. if (rc)
  3361. hl_cb_put(parser->patched_cb);
  3362. out:
  3363. /*
  3364. * Always call cb destroy here because we still have 1 reference
  3365. * to it by calling cb_get earlier. After the job will be completed,
  3366. * cb_put will release it, but here we want to remove it from the
  3367. * idr
  3368. */
  3369. hl_cb_destroy(&hdev->kernel_mem_mgr, handle);
  3370. free_userptr:
  3371. if (rc)
  3372. hl_userptr_delete_list(hdev, parser->job_userptr_list);
  3373. return rc;
  3374. }
  3375. static int goya_parse_cb_no_ext_queue(struct hl_device *hdev,
  3376. struct hl_cs_parser *parser)
  3377. {
  3378. struct asic_fixed_properties *asic_prop = &hdev->asic_prop;
  3379. struct goya_device *goya = hdev->asic_specific;
  3380. if (goya->hw_cap_initialized & HW_CAP_MMU)
  3381. return 0;
  3382. /* For internal queue jobs, just check if CB address is valid */
  3383. if (hl_mem_area_inside_range(
  3384. (u64) (uintptr_t) parser->user_cb,
  3385. parser->user_cb_size,
  3386. asic_prop->sram_user_base_address,
  3387. asic_prop->sram_end_address))
  3388. return 0;
  3389. if (hl_mem_area_inside_range(
  3390. (u64) (uintptr_t) parser->user_cb,
  3391. parser->user_cb_size,
  3392. asic_prop->dram_user_base_address,
  3393. asic_prop->dram_end_address))
  3394. return 0;
  3395. dev_err(hdev->dev,
  3396. "Internal CB address 0x%px + 0x%x is not in SRAM nor in DRAM\n",
  3397. parser->user_cb, parser->user_cb_size);
  3398. return -EFAULT;
  3399. }
  3400. int goya_cs_parser(struct hl_device *hdev, struct hl_cs_parser *parser)
  3401. {
  3402. struct goya_device *goya = hdev->asic_specific;
  3403. if (parser->queue_type == QUEUE_TYPE_INT)
  3404. return goya_parse_cb_no_ext_queue(hdev, parser);
  3405. if (goya->hw_cap_initialized & HW_CAP_MMU)
  3406. return goya_parse_cb_mmu(hdev, parser);
  3407. else
  3408. return goya_parse_cb_no_mmu(hdev, parser);
  3409. }
  3410. void goya_add_end_of_cb_packets(struct hl_device *hdev, void *kernel_address,
  3411. u32 len, u32 original_len, u64 cq_addr, u32 cq_val,
  3412. u32 msix_vec, bool eb)
  3413. {
  3414. struct packet_msg_prot *cq_pkt;
  3415. u32 tmp;
  3416. cq_pkt = kernel_address + len - (sizeof(struct packet_msg_prot) * 2);
  3417. tmp = (PACKET_MSG_PROT << GOYA_PKT_CTL_OPCODE_SHIFT) |
  3418. (1 << GOYA_PKT_CTL_EB_SHIFT) |
  3419. (1 << GOYA_PKT_CTL_MB_SHIFT);
  3420. cq_pkt->ctl = cpu_to_le32(tmp);
  3421. cq_pkt->value = cpu_to_le32(cq_val);
  3422. cq_pkt->addr = cpu_to_le64(cq_addr);
  3423. cq_pkt++;
  3424. tmp = (PACKET_MSG_PROT << GOYA_PKT_CTL_OPCODE_SHIFT) |
  3425. (1 << GOYA_PKT_CTL_MB_SHIFT);
  3426. cq_pkt->ctl = cpu_to_le32(tmp);
  3427. cq_pkt->value = cpu_to_le32(msix_vec & 0x7FF);
  3428. cq_pkt->addr = cpu_to_le64(CFG_BASE + mmPCIE_DBI_MSIX_DOORBELL_OFF);
  3429. }
  3430. void goya_update_eq_ci(struct hl_device *hdev, u32 val)
  3431. {
  3432. WREG32(mmCPU_EQ_CI, val);
  3433. }
  3434. void goya_restore_phase_topology(struct hl_device *hdev)
  3435. {
  3436. }
  3437. static void goya_clear_sm_regs(struct hl_device *hdev)
  3438. {
  3439. int i, num_of_sob_in_longs, num_of_mon_in_longs;
  3440. num_of_sob_in_longs =
  3441. ((mmSYNC_MNGR_SOB_OBJ_1023 - mmSYNC_MNGR_SOB_OBJ_0) + 4);
  3442. num_of_mon_in_longs =
  3443. ((mmSYNC_MNGR_MON_STATUS_255 - mmSYNC_MNGR_MON_STATUS_0) + 4);
  3444. for (i = 0 ; i < num_of_sob_in_longs ; i += 4)
  3445. WREG32(mmSYNC_MNGR_SOB_OBJ_0 + i, 0);
  3446. for (i = 0 ; i < num_of_mon_in_longs ; i += 4)
  3447. WREG32(mmSYNC_MNGR_MON_STATUS_0 + i, 0);
  3448. /* Flush all WREG to prevent race */
  3449. i = RREG32(mmSYNC_MNGR_SOB_OBJ_0);
  3450. }
  3451. static int goya_debugfs_read_dma(struct hl_device *hdev, u64 addr, u32 size, void *blob_addr)
  3452. {
  3453. dev_err(hdev->dev, "Reading via DMA is unimplemented yet\n");
  3454. return -EPERM;
  3455. }
  3456. static u64 goya_read_pte(struct hl_device *hdev, u64 addr)
  3457. {
  3458. struct goya_device *goya = hdev->asic_specific;
  3459. if (hdev->reset_info.hard_reset_pending)
  3460. return U64_MAX;
  3461. return readq(hdev->pcie_bar[DDR_BAR_ID] +
  3462. (addr - goya->ddr_bar_cur_addr));
  3463. }
  3464. static void goya_write_pte(struct hl_device *hdev, u64 addr, u64 val)
  3465. {
  3466. struct goya_device *goya = hdev->asic_specific;
  3467. if (hdev->reset_info.hard_reset_pending)
  3468. return;
  3469. writeq(val, hdev->pcie_bar[DDR_BAR_ID] +
  3470. (addr - goya->ddr_bar_cur_addr));
  3471. }
  3472. static const char *_goya_get_event_desc(u16 event_type)
  3473. {
  3474. switch (event_type) {
  3475. case GOYA_ASYNC_EVENT_ID_PCIE_IF:
  3476. return "PCIe_if";
  3477. case GOYA_ASYNC_EVENT_ID_TPC0_ECC:
  3478. case GOYA_ASYNC_EVENT_ID_TPC1_ECC:
  3479. case GOYA_ASYNC_EVENT_ID_TPC2_ECC:
  3480. case GOYA_ASYNC_EVENT_ID_TPC3_ECC:
  3481. case GOYA_ASYNC_EVENT_ID_TPC4_ECC:
  3482. case GOYA_ASYNC_EVENT_ID_TPC5_ECC:
  3483. case GOYA_ASYNC_EVENT_ID_TPC6_ECC:
  3484. case GOYA_ASYNC_EVENT_ID_TPC7_ECC:
  3485. return "TPC%d_ecc";
  3486. case GOYA_ASYNC_EVENT_ID_MME_ECC:
  3487. return "MME_ecc";
  3488. case GOYA_ASYNC_EVENT_ID_MME_ECC_EXT:
  3489. return "MME_ecc_ext";
  3490. case GOYA_ASYNC_EVENT_ID_MMU_ECC:
  3491. return "MMU_ecc";
  3492. case GOYA_ASYNC_EVENT_ID_DMA_MACRO:
  3493. return "DMA_macro";
  3494. case GOYA_ASYNC_EVENT_ID_DMA_ECC:
  3495. return "DMA_ecc";
  3496. case GOYA_ASYNC_EVENT_ID_CPU_IF_ECC:
  3497. return "CPU_if_ecc";
  3498. case GOYA_ASYNC_EVENT_ID_PSOC_MEM:
  3499. return "PSOC_mem";
  3500. case GOYA_ASYNC_EVENT_ID_PSOC_CORESIGHT:
  3501. return "PSOC_coresight";
  3502. case GOYA_ASYNC_EVENT_ID_SRAM0 ... GOYA_ASYNC_EVENT_ID_SRAM29:
  3503. return "SRAM%d";
  3504. case GOYA_ASYNC_EVENT_ID_GIC500:
  3505. return "GIC500";
  3506. case GOYA_ASYNC_EVENT_ID_PLL0 ... GOYA_ASYNC_EVENT_ID_PLL6:
  3507. return "PLL%d";
  3508. case GOYA_ASYNC_EVENT_ID_AXI_ECC:
  3509. return "AXI_ecc";
  3510. case GOYA_ASYNC_EVENT_ID_L2_RAM_ECC:
  3511. return "L2_ram_ecc";
  3512. case GOYA_ASYNC_EVENT_ID_PSOC_GPIO_05_SW_RESET:
  3513. return "PSOC_gpio_05_sw_reset";
  3514. case GOYA_ASYNC_EVENT_ID_PSOC_GPIO_10_VRHOT_ICRIT:
  3515. return "PSOC_gpio_10_vrhot_icrit";
  3516. case GOYA_ASYNC_EVENT_ID_PCIE_DEC:
  3517. return "PCIe_dec";
  3518. case GOYA_ASYNC_EVENT_ID_TPC0_DEC:
  3519. case GOYA_ASYNC_EVENT_ID_TPC1_DEC:
  3520. case GOYA_ASYNC_EVENT_ID_TPC2_DEC:
  3521. case GOYA_ASYNC_EVENT_ID_TPC3_DEC:
  3522. case GOYA_ASYNC_EVENT_ID_TPC4_DEC:
  3523. case GOYA_ASYNC_EVENT_ID_TPC5_DEC:
  3524. case GOYA_ASYNC_EVENT_ID_TPC6_DEC:
  3525. case GOYA_ASYNC_EVENT_ID_TPC7_DEC:
  3526. return "TPC%d_dec";
  3527. case GOYA_ASYNC_EVENT_ID_MME_WACS:
  3528. return "MME_wacs";
  3529. case GOYA_ASYNC_EVENT_ID_MME_WACSD:
  3530. return "MME_wacsd";
  3531. case GOYA_ASYNC_EVENT_ID_CPU_AXI_SPLITTER:
  3532. return "CPU_axi_splitter";
  3533. case GOYA_ASYNC_EVENT_ID_PSOC_AXI_DEC:
  3534. return "PSOC_axi_dec";
  3535. case GOYA_ASYNC_EVENT_ID_PSOC:
  3536. return "PSOC";
  3537. case GOYA_ASYNC_EVENT_ID_TPC0_KRN_ERR:
  3538. case GOYA_ASYNC_EVENT_ID_TPC1_KRN_ERR:
  3539. case GOYA_ASYNC_EVENT_ID_TPC2_KRN_ERR:
  3540. case GOYA_ASYNC_EVENT_ID_TPC3_KRN_ERR:
  3541. case GOYA_ASYNC_EVENT_ID_TPC4_KRN_ERR:
  3542. case GOYA_ASYNC_EVENT_ID_TPC5_KRN_ERR:
  3543. case GOYA_ASYNC_EVENT_ID_TPC6_KRN_ERR:
  3544. case GOYA_ASYNC_EVENT_ID_TPC7_KRN_ERR:
  3545. return "TPC%d_krn_err";
  3546. case GOYA_ASYNC_EVENT_ID_TPC0_CMDQ ... GOYA_ASYNC_EVENT_ID_TPC7_CMDQ:
  3547. return "TPC%d_cq";
  3548. case GOYA_ASYNC_EVENT_ID_TPC0_QM ... GOYA_ASYNC_EVENT_ID_TPC7_QM:
  3549. return "TPC%d_qm";
  3550. case GOYA_ASYNC_EVENT_ID_MME_QM:
  3551. return "MME_qm";
  3552. case GOYA_ASYNC_EVENT_ID_MME_CMDQ:
  3553. return "MME_cq";
  3554. case GOYA_ASYNC_EVENT_ID_DMA0_QM ... GOYA_ASYNC_EVENT_ID_DMA4_QM:
  3555. return "DMA%d_qm";
  3556. case GOYA_ASYNC_EVENT_ID_DMA0_CH ... GOYA_ASYNC_EVENT_ID_DMA4_CH:
  3557. return "DMA%d_ch";
  3558. case GOYA_ASYNC_EVENT_ID_TPC0_BMON_SPMU:
  3559. case GOYA_ASYNC_EVENT_ID_TPC1_BMON_SPMU:
  3560. case GOYA_ASYNC_EVENT_ID_TPC2_BMON_SPMU:
  3561. case GOYA_ASYNC_EVENT_ID_TPC3_BMON_SPMU:
  3562. case GOYA_ASYNC_EVENT_ID_TPC4_BMON_SPMU:
  3563. case GOYA_ASYNC_EVENT_ID_TPC5_BMON_SPMU:
  3564. case GOYA_ASYNC_EVENT_ID_TPC6_BMON_SPMU:
  3565. case GOYA_ASYNC_EVENT_ID_TPC7_BMON_SPMU:
  3566. return "TPC%d_bmon_spmu";
  3567. case GOYA_ASYNC_EVENT_ID_DMA_BM_CH0 ... GOYA_ASYNC_EVENT_ID_DMA_BM_CH4:
  3568. return "DMA_bm_ch%d";
  3569. case GOYA_ASYNC_EVENT_ID_FIX_POWER_ENV_S:
  3570. return "POWER_ENV_S";
  3571. case GOYA_ASYNC_EVENT_ID_FIX_POWER_ENV_E:
  3572. return "POWER_ENV_E";
  3573. case GOYA_ASYNC_EVENT_ID_FIX_THERMAL_ENV_S:
  3574. return "THERMAL_ENV_S";
  3575. case GOYA_ASYNC_EVENT_ID_FIX_THERMAL_ENV_E:
  3576. return "THERMAL_ENV_E";
  3577. case GOYA_ASYNC_EVENT_PKT_QUEUE_OUT_SYNC:
  3578. return "QUEUE_OUT_OF_SYNC";
  3579. default:
  3580. return "N/A";
  3581. }
  3582. }
  3583. static void goya_get_event_desc(u16 event_type, char *desc, size_t size)
  3584. {
  3585. u8 index;
  3586. switch (event_type) {
  3587. case GOYA_ASYNC_EVENT_ID_TPC0_ECC:
  3588. case GOYA_ASYNC_EVENT_ID_TPC1_ECC:
  3589. case GOYA_ASYNC_EVENT_ID_TPC2_ECC:
  3590. case GOYA_ASYNC_EVENT_ID_TPC3_ECC:
  3591. case GOYA_ASYNC_EVENT_ID_TPC4_ECC:
  3592. case GOYA_ASYNC_EVENT_ID_TPC5_ECC:
  3593. case GOYA_ASYNC_EVENT_ID_TPC6_ECC:
  3594. case GOYA_ASYNC_EVENT_ID_TPC7_ECC:
  3595. index = (event_type - GOYA_ASYNC_EVENT_ID_TPC0_ECC) / 3;
  3596. snprintf(desc, size, _goya_get_event_desc(event_type), index);
  3597. break;
  3598. case GOYA_ASYNC_EVENT_ID_SRAM0 ... GOYA_ASYNC_EVENT_ID_SRAM29:
  3599. index = event_type - GOYA_ASYNC_EVENT_ID_SRAM0;
  3600. snprintf(desc, size, _goya_get_event_desc(event_type), index);
  3601. break;
  3602. case GOYA_ASYNC_EVENT_ID_PLL0 ... GOYA_ASYNC_EVENT_ID_PLL6:
  3603. index = event_type - GOYA_ASYNC_EVENT_ID_PLL0;
  3604. snprintf(desc, size, _goya_get_event_desc(event_type), index);
  3605. break;
  3606. case GOYA_ASYNC_EVENT_ID_TPC0_DEC:
  3607. case GOYA_ASYNC_EVENT_ID_TPC1_DEC:
  3608. case GOYA_ASYNC_EVENT_ID_TPC2_DEC:
  3609. case GOYA_ASYNC_EVENT_ID_TPC3_DEC:
  3610. case GOYA_ASYNC_EVENT_ID_TPC4_DEC:
  3611. case GOYA_ASYNC_EVENT_ID_TPC5_DEC:
  3612. case GOYA_ASYNC_EVENT_ID_TPC6_DEC:
  3613. case GOYA_ASYNC_EVENT_ID_TPC7_DEC:
  3614. index = (event_type - GOYA_ASYNC_EVENT_ID_TPC0_DEC) / 3;
  3615. snprintf(desc, size, _goya_get_event_desc(event_type), index);
  3616. break;
  3617. case GOYA_ASYNC_EVENT_ID_TPC0_KRN_ERR:
  3618. case GOYA_ASYNC_EVENT_ID_TPC1_KRN_ERR:
  3619. case GOYA_ASYNC_EVENT_ID_TPC2_KRN_ERR:
  3620. case GOYA_ASYNC_EVENT_ID_TPC3_KRN_ERR:
  3621. case GOYA_ASYNC_EVENT_ID_TPC4_KRN_ERR:
  3622. case GOYA_ASYNC_EVENT_ID_TPC5_KRN_ERR:
  3623. case GOYA_ASYNC_EVENT_ID_TPC6_KRN_ERR:
  3624. case GOYA_ASYNC_EVENT_ID_TPC7_KRN_ERR:
  3625. index = (event_type - GOYA_ASYNC_EVENT_ID_TPC0_KRN_ERR) / 10;
  3626. snprintf(desc, size, _goya_get_event_desc(event_type), index);
  3627. break;
  3628. case GOYA_ASYNC_EVENT_ID_TPC0_CMDQ ... GOYA_ASYNC_EVENT_ID_TPC7_CMDQ:
  3629. index = event_type - GOYA_ASYNC_EVENT_ID_TPC0_CMDQ;
  3630. snprintf(desc, size, _goya_get_event_desc(event_type), index);
  3631. break;
  3632. case GOYA_ASYNC_EVENT_ID_TPC0_QM ... GOYA_ASYNC_EVENT_ID_TPC7_QM:
  3633. index = event_type - GOYA_ASYNC_EVENT_ID_TPC0_QM;
  3634. snprintf(desc, size, _goya_get_event_desc(event_type), index);
  3635. break;
  3636. case GOYA_ASYNC_EVENT_ID_DMA0_QM ... GOYA_ASYNC_EVENT_ID_DMA4_QM:
  3637. index = event_type - GOYA_ASYNC_EVENT_ID_DMA0_QM;
  3638. snprintf(desc, size, _goya_get_event_desc(event_type), index);
  3639. break;
  3640. case GOYA_ASYNC_EVENT_ID_DMA0_CH ... GOYA_ASYNC_EVENT_ID_DMA4_CH:
  3641. index = event_type - GOYA_ASYNC_EVENT_ID_DMA0_CH;
  3642. snprintf(desc, size, _goya_get_event_desc(event_type), index);
  3643. break;
  3644. case GOYA_ASYNC_EVENT_ID_TPC0_BMON_SPMU:
  3645. case GOYA_ASYNC_EVENT_ID_TPC1_BMON_SPMU:
  3646. case GOYA_ASYNC_EVENT_ID_TPC2_BMON_SPMU:
  3647. case GOYA_ASYNC_EVENT_ID_TPC3_BMON_SPMU:
  3648. case GOYA_ASYNC_EVENT_ID_TPC4_BMON_SPMU:
  3649. case GOYA_ASYNC_EVENT_ID_TPC5_BMON_SPMU:
  3650. case GOYA_ASYNC_EVENT_ID_TPC6_BMON_SPMU:
  3651. case GOYA_ASYNC_EVENT_ID_TPC7_BMON_SPMU:
  3652. index = (event_type - GOYA_ASYNC_EVENT_ID_TPC0_BMON_SPMU) / 10;
  3653. snprintf(desc, size, _goya_get_event_desc(event_type), index);
  3654. break;
  3655. case GOYA_ASYNC_EVENT_ID_DMA_BM_CH0 ... GOYA_ASYNC_EVENT_ID_DMA_BM_CH4:
  3656. index = event_type - GOYA_ASYNC_EVENT_ID_DMA_BM_CH0;
  3657. snprintf(desc, size, _goya_get_event_desc(event_type), index);
  3658. break;
  3659. case GOYA_ASYNC_EVENT_PKT_QUEUE_OUT_SYNC:
  3660. snprintf(desc, size, _goya_get_event_desc(event_type));
  3661. break;
  3662. default:
  3663. snprintf(desc, size, _goya_get_event_desc(event_type));
  3664. break;
  3665. }
  3666. }
  3667. static void goya_print_razwi_info(struct hl_device *hdev)
  3668. {
  3669. if (RREG32(mmDMA_MACRO_RAZWI_LBW_WT_VLD)) {
  3670. dev_err_ratelimited(hdev->dev, "Illegal write to LBW\n");
  3671. WREG32(mmDMA_MACRO_RAZWI_LBW_WT_VLD, 0);
  3672. }
  3673. if (RREG32(mmDMA_MACRO_RAZWI_LBW_RD_VLD)) {
  3674. dev_err_ratelimited(hdev->dev, "Illegal read from LBW\n");
  3675. WREG32(mmDMA_MACRO_RAZWI_LBW_RD_VLD, 0);
  3676. }
  3677. if (RREG32(mmDMA_MACRO_RAZWI_HBW_WT_VLD)) {
  3678. dev_err_ratelimited(hdev->dev, "Illegal write to HBW\n");
  3679. WREG32(mmDMA_MACRO_RAZWI_HBW_WT_VLD, 0);
  3680. }
  3681. if (RREG32(mmDMA_MACRO_RAZWI_HBW_RD_VLD)) {
  3682. dev_err_ratelimited(hdev->dev, "Illegal read from HBW\n");
  3683. WREG32(mmDMA_MACRO_RAZWI_HBW_RD_VLD, 0);
  3684. }
  3685. }
  3686. static void goya_print_mmu_error_info(struct hl_device *hdev)
  3687. {
  3688. struct goya_device *goya = hdev->asic_specific;
  3689. u64 addr;
  3690. u32 val;
  3691. if (!(goya->hw_cap_initialized & HW_CAP_MMU))
  3692. return;
  3693. val = RREG32(mmMMU_PAGE_ERROR_CAPTURE);
  3694. if (val & MMU_PAGE_ERROR_CAPTURE_ENTRY_VALID_MASK) {
  3695. addr = val & MMU_PAGE_ERROR_CAPTURE_VA_49_32_MASK;
  3696. addr <<= 32;
  3697. addr |= RREG32(mmMMU_PAGE_ERROR_CAPTURE_VA);
  3698. dev_err_ratelimited(hdev->dev, "MMU page fault on va 0x%llx\n",
  3699. addr);
  3700. WREG32(mmMMU_PAGE_ERROR_CAPTURE, 0);
  3701. }
  3702. }
  3703. static void goya_print_out_of_sync_info(struct hl_device *hdev,
  3704. struct cpucp_pkt_sync_err *sync_err)
  3705. {
  3706. struct hl_hw_queue *q = &hdev->kernel_queues[GOYA_QUEUE_ID_CPU_PQ];
  3707. dev_err(hdev->dev, "Out of sync with FW, FW: pi=%u, ci=%u, LKD: pi=%u, ci=%u\n",
  3708. sync_err->pi, sync_err->ci, q->pi, atomic_read(&q->ci));
  3709. }
  3710. static void goya_print_irq_info(struct hl_device *hdev, u16 event_type,
  3711. bool razwi)
  3712. {
  3713. char desc[20] = "";
  3714. goya_get_event_desc(event_type, desc, sizeof(desc));
  3715. dev_err_ratelimited(hdev->dev, "Received H/W interrupt %d [\"%s\"]\n",
  3716. event_type, desc);
  3717. if (razwi) {
  3718. goya_print_razwi_info(hdev);
  3719. goya_print_mmu_error_info(hdev);
  3720. }
  3721. }
  3722. static int goya_unmask_irq_arr(struct hl_device *hdev, u32 *irq_arr,
  3723. size_t irq_arr_size)
  3724. {
  3725. struct cpucp_unmask_irq_arr_packet *pkt;
  3726. size_t total_pkt_size;
  3727. u64 result;
  3728. int rc;
  3729. int irq_num_entries, irq_arr_index;
  3730. __le32 *goya_irq_arr;
  3731. total_pkt_size = sizeof(struct cpucp_unmask_irq_arr_packet) +
  3732. irq_arr_size;
  3733. /* data should be aligned to 8 bytes in order to CPU-CP to copy it */
  3734. total_pkt_size = (total_pkt_size + 0x7) & ~0x7;
  3735. /* total_pkt_size is casted to u16 later on */
  3736. if (total_pkt_size > USHRT_MAX) {
  3737. dev_err(hdev->dev, "too many elements in IRQ array\n");
  3738. return -EINVAL;
  3739. }
  3740. pkt = kzalloc(total_pkt_size, GFP_KERNEL);
  3741. if (!pkt)
  3742. return -ENOMEM;
  3743. irq_num_entries = irq_arr_size / sizeof(irq_arr[0]);
  3744. pkt->length = cpu_to_le32(irq_num_entries);
  3745. /* We must perform any necessary endianness conversation on the irq
  3746. * array being passed to the goya hardware
  3747. */
  3748. for (irq_arr_index = 0, goya_irq_arr = (__le32 *) &pkt->irqs;
  3749. irq_arr_index < irq_num_entries ; irq_arr_index++)
  3750. goya_irq_arr[irq_arr_index] =
  3751. cpu_to_le32(irq_arr[irq_arr_index]);
  3752. pkt->cpucp_pkt.ctl = cpu_to_le32(CPUCP_PACKET_UNMASK_RAZWI_IRQ_ARRAY <<
  3753. CPUCP_PKT_CTL_OPCODE_SHIFT);
  3754. rc = hdev->asic_funcs->send_cpu_message(hdev, (u32 *) pkt,
  3755. total_pkt_size, 0, &result);
  3756. if (rc)
  3757. dev_err(hdev->dev, "failed to unmask IRQ array\n");
  3758. kfree(pkt);
  3759. return rc;
  3760. }
  3761. static int goya_compute_reset_late_init(struct hl_device *hdev)
  3762. {
  3763. /*
  3764. * Unmask all IRQs since some could have been received
  3765. * during the soft reset
  3766. */
  3767. return goya_unmask_irq_arr(hdev, goya_all_events,
  3768. sizeof(goya_all_events));
  3769. }
  3770. static int goya_unmask_irq(struct hl_device *hdev, u16 event_type)
  3771. {
  3772. struct cpucp_packet pkt;
  3773. u64 result;
  3774. int rc;
  3775. memset(&pkt, 0, sizeof(pkt));
  3776. pkt.ctl = cpu_to_le32(CPUCP_PACKET_UNMASK_RAZWI_IRQ <<
  3777. CPUCP_PKT_CTL_OPCODE_SHIFT);
  3778. pkt.value = cpu_to_le64(event_type);
  3779. rc = hdev->asic_funcs->send_cpu_message(hdev, (u32 *) &pkt, sizeof(pkt),
  3780. 0, &result);
  3781. if (rc)
  3782. dev_err(hdev->dev, "failed to unmask RAZWI IRQ %d", event_type);
  3783. return rc;
  3784. }
  3785. static void goya_print_clk_change_info(struct hl_device *hdev, u16 event_type)
  3786. {
  3787. ktime_t zero_time = ktime_set(0, 0);
  3788. mutex_lock(&hdev->clk_throttling.lock);
  3789. switch (event_type) {
  3790. case GOYA_ASYNC_EVENT_ID_FIX_POWER_ENV_S:
  3791. hdev->clk_throttling.current_reason |= HL_CLK_THROTTLE_POWER;
  3792. hdev->clk_throttling.aggregated_reason |= HL_CLK_THROTTLE_POWER;
  3793. hdev->clk_throttling.timestamp[HL_CLK_THROTTLE_TYPE_POWER].start = ktime_get();
  3794. hdev->clk_throttling.timestamp[HL_CLK_THROTTLE_TYPE_POWER].end = zero_time;
  3795. dev_info_ratelimited(hdev->dev,
  3796. "Clock throttling due to power consumption\n");
  3797. break;
  3798. case GOYA_ASYNC_EVENT_ID_FIX_POWER_ENV_E:
  3799. hdev->clk_throttling.current_reason &= ~HL_CLK_THROTTLE_POWER;
  3800. hdev->clk_throttling.timestamp[HL_CLK_THROTTLE_TYPE_POWER].end = ktime_get();
  3801. dev_info_ratelimited(hdev->dev,
  3802. "Power envelop is safe, back to optimal clock\n");
  3803. break;
  3804. case GOYA_ASYNC_EVENT_ID_FIX_THERMAL_ENV_S:
  3805. hdev->clk_throttling.current_reason |= HL_CLK_THROTTLE_THERMAL;
  3806. hdev->clk_throttling.aggregated_reason |= HL_CLK_THROTTLE_THERMAL;
  3807. hdev->clk_throttling.timestamp[HL_CLK_THROTTLE_TYPE_THERMAL].start = ktime_get();
  3808. hdev->clk_throttling.timestamp[HL_CLK_THROTTLE_TYPE_THERMAL].end = zero_time;
  3809. dev_info_ratelimited(hdev->dev,
  3810. "Clock throttling due to overheating\n");
  3811. break;
  3812. case GOYA_ASYNC_EVENT_ID_FIX_THERMAL_ENV_E:
  3813. hdev->clk_throttling.current_reason &= ~HL_CLK_THROTTLE_THERMAL;
  3814. hdev->clk_throttling.timestamp[HL_CLK_THROTTLE_TYPE_THERMAL].end = ktime_get();
  3815. dev_info_ratelimited(hdev->dev,
  3816. "Thermal envelop is safe, back to optimal clock\n");
  3817. break;
  3818. default:
  3819. dev_err(hdev->dev, "Received invalid clock change event %d\n",
  3820. event_type);
  3821. break;
  3822. }
  3823. mutex_unlock(&hdev->clk_throttling.lock);
  3824. }
  3825. void goya_handle_eqe(struct hl_device *hdev, struct hl_eq_entry *eq_entry)
  3826. {
  3827. u32 ctl = le32_to_cpu(eq_entry->hdr.ctl);
  3828. u16 event_type = ((ctl & EQ_CTL_EVENT_TYPE_MASK)
  3829. >> EQ_CTL_EVENT_TYPE_SHIFT);
  3830. struct goya_device *goya = hdev->asic_specific;
  3831. if (event_type >= GOYA_ASYNC_EVENT_ID_SIZE) {
  3832. dev_err(hdev->dev, "Event type %u exceeds maximum of %u",
  3833. event_type, GOYA_ASYNC_EVENT_ID_SIZE - 1);
  3834. return;
  3835. }
  3836. goya->events_stat[event_type]++;
  3837. goya->events_stat_aggregate[event_type]++;
  3838. switch (event_type) {
  3839. case GOYA_ASYNC_EVENT_ID_PCIE_IF:
  3840. case GOYA_ASYNC_EVENT_ID_TPC0_ECC:
  3841. case GOYA_ASYNC_EVENT_ID_TPC1_ECC:
  3842. case GOYA_ASYNC_EVENT_ID_TPC2_ECC:
  3843. case GOYA_ASYNC_EVENT_ID_TPC3_ECC:
  3844. case GOYA_ASYNC_EVENT_ID_TPC4_ECC:
  3845. case GOYA_ASYNC_EVENT_ID_TPC5_ECC:
  3846. case GOYA_ASYNC_EVENT_ID_TPC6_ECC:
  3847. case GOYA_ASYNC_EVENT_ID_TPC7_ECC:
  3848. case GOYA_ASYNC_EVENT_ID_MME_ECC:
  3849. case GOYA_ASYNC_EVENT_ID_MME_ECC_EXT:
  3850. case GOYA_ASYNC_EVENT_ID_MMU_ECC:
  3851. case GOYA_ASYNC_EVENT_ID_DMA_MACRO:
  3852. case GOYA_ASYNC_EVENT_ID_DMA_ECC:
  3853. case GOYA_ASYNC_EVENT_ID_CPU_IF_ECC:
  3854. case GOYA_ASYNC_EVENT_ID_PSOC_MEM:
  3855. case GOYA_ASYNC_EVENT_ID_PSOC_CORESIGHT:
  3856. case GOYA_ASYNC_EVENT_ID_SRAM0 ... GOYA_ASYNC_EVENT_ID_SRAM29:
  3857. case GOYA_ASYNC_EVENT_ID_GIC500:
  3858. case GOYA_ASYNC_EVENT_ID_PLL0 ... GOYA_ASYNC_EVENT_ID_PLL6:
  3859. case GOYA_ASYNC_EVENT_ID_AXI_ECC:
  3860. case GOYA_ASYNC_EVENT_ID_L2_RAM_ECC:
  3861. goya_print_irq_info(hdev, event_type, false);
  3862. if (hdev->hard_reset_on_fw_events)
  3863. hl_device_reset(hdev, (HL_DRV_RESET_HARD |
  3864. HL_DRV_RESET_FW_FATAL_ERR));
  3865. break;
  3866. case GOYA_ASYNC_EVENT_ID_PSOC_GPIO_05_SW_RESET:
  3867. goya_print_irq_info(hdev, event_type, false);
  3868. if (hdev->hard_reset_on_fw_events)
  3869. hl_device_reset(hdev, HL_DRV_RESET_HARD);
  3870. break;
  3871. case GOYA_ASYNC_EVENT_ID_PCIE_DEC:
  3872. case GOYA_ASYNC_EVENT_ID_TPC0_DEC:
  3873. case GOYA_ASYNC_EVENT_ID_TPC1_DEC:
  3874. case GOYA_ASYNC_EVENT_ID_TPC2_DEC:
  3875. case GOYA_ASYNC_EVENT_ID_TPC3_DEC:
  3876. case GOYA_ASYNC_EVENT_ID_TPC4_DEC:
  3877. case GOYA_ASYNC_EVENT_ID_TPC5_DEC:
  3878. case GOYA_ASYNC_EVENT_ID_TPC6_DEC:
  3879. case GOYA_ASYNC_EVENT_ID_TPC7_DEC:
  3880. case GOYA_ASYNC_EVENT_ID_MME_WACS:
  3881. case GOYA_ASYNC_EVENT_ID_MME_WACSD:
  3882. case GOYA_ASYNC_EVENT_ID_CPU_AXI_SPLITTER:
  3883. case GOYA_ASYNC_EVENT_ID_PSOC_AXI_DEC:
  3884. case GOYA_ASYNC_EVENT_ID_PSOC:
  3885. case GOYA_ASYNC_EVENT_ID_TPC0_KRN_ERR:
  3886. case GOYA_ASYNC_EVENT_ID_TPC1_KRN_ERR:
  3887. case GOYA_ASYNC_EVENT_ID_TPC2_KRN_ERR:
  3888. case GOYA_ASYNC_EVENT_ID_TPC3_KRN_ERR:
  3889. case GOYA_ASYNC_EVENT_ID_TPC4_KRN_ERR:
  3890. case GOYA_ASYNC_EVENT_ID_TPC5_KRN_ERR:
  3891. case GOYA_ASYNC_EVENT_ID_TPC6_KRN_ERR:
  3892. case GOYA_ASYNC_EVENT_ID_TPC7_KRN_ERR:
  3893. case GOYA_ASYNC_EVENT_ID_TPC0_CMDQ ... GOYA_ASYNC_EVENT_ID_TPC7_QM:
  3894. case GOYA_ASYNC_EVENT_ID_MME_QM:
  3895. case GOYA_ASYNC_EVENT_ID_MME_CMDQ:
  3896. case GOYA_ASYNC_EVENT_ID_DMA0_QM ... GOYA_ASYNC_EVENT_ID_DMA4_QM:
  3897. case GOYA_ASYNC_EVENT_ID_DMA0_CH ... GOYA_ASYNC_EVENT_ID_DMA4_CH:
  3898. goya_print_irq_info(hdev, event_type, true);
  3899. goya_unmask_irq(hdev, event_type);
  3900. break;
  3901. case GOYA_ASYNC_EVENT_ID_PSOC_GPIO_10_VRHOT_ICRIT:
  3902. case GOYA_ASYNC_EVENT_ID_TPC0_BMON_SPMU:
  3903. case GOYA_ASYNC_EVENT_ID_TPC1_BMON_SPMU:
  3904. case GOYA_ASYNC_EVENT_ID_TPC2_BMON_SPMU:
  3905. case GOYA_ASYNC_EVENT_ID_TPC3_BMON_SPMU:
  3906. case GOYA_ASYNC_EVENT_ID_TPC4_BMON_SPMU:
  3907. case GOYA_ASYNC_EVENT_ID_TPC5_BMON_SPMU:
  3908. case GOYA_ASYNC_EVENT_ID_TPC6_BMON_SPMU:
  3909. case GOYA_ASYNC_EVENT_ID_TPC7_BMON_SPMU:
  3910. case GOYA_ASYNC_EVENT_ID_DMA_BM_CH0 ... GOYA_ASYNC_EVENT_ID_DMA_BM_CH4:
  3911. goya_print_irq_info(hdev, event_type, false);
  3912. goya_unmask_irq(hdev, event_type);
  3913. break;
  3914. case GOYA_ASYNC_EVENT_ID_FIX_POWER_ENV_S:
  3915. case GOYA_ASYNC_EVENT_ID_FIX_POWER_ENV_E:
  3916. case GOYA_ASYNC_EVENT_ID_FIX_THERMAL_ENV_S:
  3917. case GOYA_ASYNC_EVENT_ID_FIX_THERMAL_ENV_E:
  3918. goya_print_clk_change_info(hdev, event_type);
  3919. goya_unmask_irq(hdev, event_type);
  3920. break;
  3921. case GOYA_ASYNC_EVENT_PKT_QUEUE_OUT_SYNC:
  3922. goya_print_irq_info(hdev, event_type, false);
  3923. goya_print_out_of_sync_info(hdev, &eq_entry->pkt_sync_err);
  3924. if (hdev->hard_reset_on_fw_events)
  3925. hl_device_reset(hdev, HL_DRV_RESET_HARD);
  3926. else
  3927. hl_fw_unmask_irq(hdev, event_type);
  3928. break;
  3929. default:
  3930. dev_err(hdev->dev, "Received invalid H/W interrupt %d\n",
  3931. event_type);
  3932. break;
  3933. }
  3934. }
  3935. void *goya_get_events_stat(struct hl_device *hdev, bool aggregate, u32 *size)
  3936. {
  3937. struct goya_device *goya = hdev->asic_specific;
  3938. if (aggregate) {
  3939. *size = (u32) sizeof(goya->events_stat_aggregate);
  3940. return goya->events_stat_aggregate;
  3941. }
  3942. *size = (u32) sizeof(goya->events_stat);
  3943. return goya->events_stat;
  3944. }
  3945. static int goya_memset_device_memory(struct hl_device *hdev, u64 addr, u64 size,
  3946. u64 val, bool is_dram)
  3947. {
  3948. struct packet_lin_dma *lin_dma_pkt;
  3949. struct hl_cs_job *job;
  3950. u32 cb_size, ctl;
  3951. struct hl_cb *cb;
  3952. int rc, lin_dma_pkts_cnt;
  3953. lin_dma_pkts_cnt = DIV_ROUND_UP_ULL(size, SZ_2G);
  3954. cb_size = lin_dma_pkts_cnt * sizeof(struct packet_lin_dma) +
  3955. sizeof(struct packet_msg_prot);
  3956. cb = hl_cb_kernel_create(hdev, cb_size, false);
  3957. if (!cb)
  3958. return -ENOMEM;
  3959. lin_dma_pkt = cb->kernel_address;
  3960. do {
  3961. memset(lin_dma_pkt, 0, sizeof(*lin_dma_pkt));
  3962. ctl = ((PACKET_LIN_DMA << GOYA_PKT_CTL_OPCODE_SHIFT) |
  3963. (1 << GOYA_PKT_LIN_DMA_CTL_MEMSET_SHIFT) |
  3964. (1 << GOYA_PKT_LIN_DMA_CTL_WO_SHIFT) |
  3965. (1 << GOYA_PKT_CTL_RB_SHIFT) |
  3966. (1 << GOYA_PKT_CTL_MB_SHIFT));
  3967. ctl |= (is_dram ? HL_DMA_HOST_TO_DRAM : HL_DMA_HOST_TO_SRAM) <<
  3968. GOYA_PKT_LIN_DMA_CTL_DMA_DIR_SHIFT;
  3969. lin_dma_pkt->ctl = cpu_to_le32(ctl);
  3970. lin_dma_pkt->src_addr = cpu_to_le64(val);
  3971. lin_dma_pkt->dst_addr = cpu_to_le64(addr);
  3972. if (lin_dma_pkts_cnt > 1)
  3973. lin_dma_pkt->tsize = cpu_to_le32(SZ_2G);
  3974. else
  3975. lin_dma_pkt->tsize = cpu_to_le32(size);
  3976. size -= SZ_2G;
  3977. addr += SZ_2G;
  3978. lin_dma_pkt++;
  3979. } while (--lin_dma_pkts_cnt);
  3980. job = hl_cs_allocate_job(hdev, QUEUE_TYPE_EXT, true);
  3981. if (!job) {
  3982. dev_err(hdev->dev, "Failed to allocate a new job\n");
  3983. rc = -ENOMEM;
  3984. goto release_cb;
  3985. }
  3986. job->id = 0;
  3987. job->user_cb = cb;
  3988. atomic_inc(&job->user_cb->cs_cnt);
  3989. job->user_cb_size = cb_size;
  3990. job->hw_queue_id = GOYA_QUEUE_ID_DMA_0;
  3991. job->patched_cb = job->user_cb;
  3992. job->job_cb_size = job->user_cb_size;
  3993. hl_debugfs_add_job(hdev, job);
  3994. rc = goya_send_job_on_qman0(hdev, job);
  3995. hl_debugfs_remove_job(hdev, job);
  3996. kfree(job);
  3997. atomic_dec(&cb->cs_cnt);
  3998. release_cb:
  3999. hl_cb_put(cb);
  4000. hl_cb_destroy(&hdev->kernel_mem_mgr, cb->buf->handle);
  4001. return rc;
  4002. }
  4003. int goya_context_switch(struct hl_device *hdev, u32 asid)
  4004. {
  4005. struct asic_fixed_properties *prop = &hdev->asic_prop;
  4006. u64 addr = prop->sram_base_address, sob_addr;
  4007. u32 size = hdev->pldm ? 0x10000 : prop->sram_size;
  4008. u64 val = 0x7777777777777777ull;
  4009. int rc, dma_id;
  4010. u32 channel_off = mmDMA_CH_1_WR_COMP_ADDR_LO -
  4011. mmDMA_CH_0_WR_COMP_ADDR_LO;
  4012. rc = goya_memset_device_memory(hdev, addr, size, val, false);
  4013. if (rc) {
  4014. dev_err(hdev->dev, "Failed to clear SRAM in context switch\n");
  4015. return rc;
  4016. }
  4017. /* we need to reset registers that the user is allowed to change */
  4018. sob_addr = CFG_BASE + mmSYNC_MNGR_SOB_OBJ_1007;
  4019. WREG32(mmDMA_CH_0_WR_COMP_ADDR_LO, lower_32_bits(sob_addr));
  4020. for (dma_id = 1 ; dma_id < NUMBER_OF_EXT_HW_QUEUES ; dma_id++) {
  4021. sob_addr = CFG_BASE + mmSYNC_MNGR_SOB_OBJ_1000 +
  4022. (dma_id - 1) * 4;
  4023. WREG32(mmDMA_CH_0_WR_COMP_ADDR_LO + channel_off * dma_id,
  4024. lower_32_bits(sob_addr));
  4025. }
  4026. WREG32(mmTPC_PLL_CLK_RLX_0, 0x200020);
  4027. goya_clear_sm_regs(hdev);
  4028. return 0;
  4029. }
  4030. static int goya_mmu_clear_pgt_range(struct hl_device *hdev)
  4031. {
  4032. struct asic_fixed_properties *prop = &hdev->asic_prop;
  4033. struct goya_device *goya = hdev->asic_specific;
  4034. u64 addr = prop->mmu_pgt_addr;
  4035. u32 size = prop->mmu_pgt_size + MMU_DRAM_DEFAULT_PAGE_SIZE +
  4036. MMU_CACHE_MNG_SIZE;
  4037. if (!(goya->hw_cap_initialized & HW_CAP_MMU))
  4038. return 0;
  4039. return goya_memset_device_memory(hdev, addr, size, 0, true);
  4040. }
  4041. static int goya_mmu_set_dram_default_page(struct hl_device *hdev)
  4042. {
  4043. struct goya_device *goya = hdev->asic_specific;
  4044. u64 addr = hdev->asic_prop.mmu_dram_default_page_addr;
  4045. u32 size = MMU_DRAM_DEFAULT_PAGE_SIZE;
  4046. u64 val = 0x9999999999999999ull;
  4047. if (!(goya->hw_cap_initialized & HW_CAP_MMU))
  4048. return 0;
  4049. return goya_memset_device_memory(hdev, addr, size, val, true);
  4050. }
  4051. static int goya_mmu_add_mappings_for_device_cpu(struct hl_device *hdev)
  4052. {
  4053. struct asic_fixed_properties *prop = &hdev->asic_prop;
  4054. struct goya_device *goya = hdev->asic_specific;
  4055. s64 off, cpu_off;
  4056. int rc;
  4057. if (!(goya->hw_cap_initialized & HW_CAP_MMU))
  4058. return 0;
  4059. for (off = 0 ; off < CPU_FW_IMAGE_SIZE ; off += PAGE_SIZE_2MB) {
  4060. rc = hl_mmu_map_page(hdev->kernel_ctx,
  4061. prop->dram_base_address + off,
  4062. prop->dram_base_address + off, PAGE_SIZE_2MB,
  4063. (off + PAGE_SIZE_2MB) == CPU_FW_IMAGE_SIZE);
  4064. if (rc) {
  4065. dev_err(hdev->dev, "Map failed for address 0x%llx\n",
  4066. prop->dram_base_address + off);
  4067. goto unmap;
  4068. }
  4069. }
  4070. if (!(hdev->cpu_accessible_dma_address & (PAGE_SIZE_2MB - 1))) {
  4071. rc = hl_mmu_map_page(hdev->kernel_ctx,
  4072. VA_CPU_ACCESSIBLE_MEM_ADDR,
  4073. hdev->cpu_accessible_dma_address,
  4074. PAGE_SIZE_2MB, true);
  4075. if (rc) {
  4076. dev_err(hdev->dev,
  4077. "Map failed for CPU accessible memory\n");
  4078. off -= PAGE_SIZE_2MB;
  4079. goto unmap;
  4080. }
  4081. } else {
  4082. for (cpu_off = 0 ; cpu_off < SZ_2M ; cpu_off += PAGE_SIZE_4KB) {
  4083. rc = hl_mmu_map_page(hdev->kernel_ctx,
  4084. VA_CPU_ACCESSIBLE_MEM_ADDR + cpu_off,
  4085. hdev->cpu_accessible_dma_address + cpu_off,
  4086. PAGE_SIZE_4KB, true);
  4087. if (rc) {
  4088. dev_err(hdev->dev,
  4089. "Map failed for CPU accessible memory\n");
  4090. cpu_off -= PAGE_SIZE_4KB;
  4091. goto unmap_cpu;
  4092. }
  4093. }
  4094. }
  4095. goya_mmu_prepare_reg(hdev, mmCPU_IF_ARUSER_OVR, HL_KERNEL_ASID_ID);
  4096. goya_mmu_prepare_reg(hdev, mmCPU_IF_AWUSER_OVR, HL_KERNEL_ASID_ID);
  4097. WREG32(mmCPU_IF_ARUSER_OVR_EN, 0x7FF);
  4098. WREG32(mmCPU_IF_AWUSER_OVR_EN, 0x7FF);
  4099. /* Make sure configuration is flushed to device */
  4100. RREG32(mmCPU_IF_AWUSER_OVR_EN);
  4101. goya->device_cpu_mmu_mappings_done = true;
  4102. return 0;
  4103. unmap_cpu:
  4104. for (; cpu_off >= 0 ; cpu_off -= PAGE_SIZE_4KB)
  4105. if (hl_mmu_unmap_page(hdev->kernel_ctx,
  4106. VA_CPU_ACCESSIBLE_MEM_ADDR + cpu_off,
  4107. PAGE_SIZE_4KB, true))
  4108. dev_warn_ratelimited(hdev->dev,
  4109. "failed to unmap address 0x%llx\n",
  4110. VA_CPU_ACCESSIBLE_MEM_ADDR + cpu_off);
  4111. unmap:
  4112. for (; off >= 0 ; off -= PAGE_SIZE_2MB)
  4113. if (hl_mmu_unmap_page(hdev->kernel_ctx,
  4114. prop->dram_base_address + off, PAGE_SIZE_2MB,
  4115. true))
  4116. dev_warn_ratelimited(hdev->dev,
  4117. "failed to unmap address 0x%llx\n",
  4118. prop->dram_base_address + off);
  4119. return rc;
  4120. }
  4121. void goya_mmu_remove_device_cpu_mappings(struct hl_device *hdev)
  4122. {
  4123. struct asic_fixed_properties *prop = &hdev->asic_prop;
  4124. struct goya_device *goya = hdev->asic_specific;
  4125. u32 off, cpu_off;
  4126. if (!(goya->hw_cap_initialized & HW_CAP_MMU))
  4127. return;
  4128. if (!goya->device_cpu_mmu_mappings_done)
  4129. return;
  4130. WREG32(mmCPU_IF_ARUSER_OVR_EN, 0);
  4131. WREG32(mmCPU_IF_AWUSER_OVR_EN, 0);
  4132. if (!(hdev->cpu_accessible_dma_address & (PAGE_SIZE_2MB - 1))) {
  4133. if (hl_mmu_unmap_page(hdev->kernel_ctx,
  4134. VA_CPU_ACCESSIBLE_MEM_ADDR,
  4135. PAGE_SIZE_2MB, true))
  4136. dev_warn(hdev->dev,
  4137. "Failed to unmap CPU accessible memory\n");
  4138. } else {
  4139. for (cpu_off = 0 ; cpu_off < SZ_2M ; cpu_off += PAGE_SIZE_4KB)
  4140. if (hl_mmu_unmap_page(hdev->kernel_ctx,
  4141. VA_CPU_ACCESSIBLE_MEM_ADDR + cpu_off,
  4142. PAGE_SIZE_4KB,
  4143. (cpu_off + PAGE_SIZE_4KB) >= SZ_2M))
  4144. dev_warn_ratelimited(hdev->dev,
  4145. "failed to unmap address 0x%llx\n",
  4146. VA_CPU_ACCESSIBLE_MEM_ADDR + cpu_off);
  4147. }
  4148. for (off = 0 ; off < CPU_FW_IMAGE_SIZE ; off += PAGE_SIZE_2MB)
  4149. if (hl_mmu_unmap_page(hdev->kernel_ctx,
  4150. prop->dram_base_address + off, PAGE_SIZE_2MB,
  4151. (off + PAGE_SIZE_2MB) >= CPU_FW_IMAGE_SIZE))
  4152. dev_warn_ratelimited(hdev->dev,
  4153. "Failed to unmap address 0x%llx\n",
  4154. prop->dram_base_address + off);
  4155. goya->device_cpu_mmu_mappings_done = false;
  4156. }
  4157. static void goya_mmu_prepare(struct hl_device *hdev, u32 asid)
  4158. {
  4159. struct goya_device *goya = hdev->asic_specific;
  4160. int i;
  4161. if (!(goya->hw_cap_initialized & HW_CAP_MMU))
  4162. return;
  4163. if (asid & ~MME_QM_GLBL_SECURE_PROPS_ASID_MASK) {
  4164. dev_crit(hdev->dev, "asid %u is too big\n", asid);
  4165. return;
  4166. }
  4167. /* zero the MMBP and ASID bits and then set the ASID */
  4168. for (i = 0 ; i < GOYA_MMU_REGS_NUM ; i++)
  4169. goya_mmu_prepare_reg(hdev, goya_mmu_regs[i], asid);
  4170. }
  4171. static int goya_mmu_invalidate_cache(struct hl_device *hdev, bool is_hard,
  4172. u32 flags)
  4173. {
  4174. struct goya_device *goya = hdev->asic_specific;
  4175. u32 status, timeout_usec;
  4176. int rc;
  4177. if (!(goya->hw_cap_initialized & HW_CAP_MMU) ||
  4178. hdev->reset_info.hard_reset_pending)
  4179. return 0;
  4180. /* no need in L1 only invalidation in Goya */
  4181. if (!is_hard)
  4182. return 0;
  4183. if (hdev->pldm)
  4184. timeout_usec = GOYA_PLDM_MMU_TIMEOUT_USEC;
  4185. else
  4186. timeout_usec = MMU_CONFIG_TIMEOUT_USEC;
  4187. /* L0 & L1 invalidation */
  4188. WREG32(mmSTLB_INV_ALL_START, 1);
  4189. rc = hl_poll_timeout(
  4190. hdev,
  4191. mmSTLB_INV_ALL_START,
  4192. status,
  4193. !status,
  4194. 1000,
  4195. timeout_usec);
  4196. return rc;
  4197. }
  4198. static int goya_mmu_invalidate_cache_range(struct hl_device *hdev,
  4199. bool is_hard, u32 flags,
  4200. u32 asid, u64 va, u64 size)
  4201. {
  4202. /* Treat as invalidate all because there is no range invalidation
  4203. * in Goya
  4204. */
  4205. return hl_mmu_invalidate_cache(hdev, is_hard, flags);
  4206. }
  4207. int goya_send_heartbeat(struct hl_device *hdev)
  4208. {
  4209. struct goya_device *goya = hdev->asic_specific;
  4210. if (!(goya->hw_cap_initialized & HW_CAP_CPU_Q))
  4211. return 0;
  4212. return hl_fw_send_heartbeat(hdev);
  4213. }
  4214. int goya_cpucp_info_get(struct hl_device *hdev)
  4215. {
  4216. struct goya_device *goya = hdev->asic_specific;
  4217. struct asic_fixed_properties *prop = &hdev->asic_prop;
  4218. u64 dram_size;
  4219. int rc;
  4220. if (!(goya->hw_cap_initialized & HW_CAP_CPU_Q))
  4221. return 0;
  4222. rc = hl_fw_cpucp_handshake(hdev, mmCPU_BOOT_DEV_STS0,
  4223. mmCPU_BOOT_DEV_STS1, mmCPU_BOOT_ERR0,
  4224. mmCPU_BOOT_ERR1);
  4225. if (rc)
  4226. return rc;
  4227. dram_size = le64_to_cpu(prop->cpucp_info.dram_size);
  4228. if (dram_size) {
  4229. if ((!is_power_of_2(dram_size)) ||
  4230. (dram_size < DRAM_PHYS_DEFAULT_SIZE)) {
  4231. dev_err(hdev->dev,
  4232. "F/W reported invalid DRAM size %llu. Trying to use default size\n",
  4233. dram_size);
  4234. dram_size = DRAM_PHYS_DEFAULT_SIZE;
  4235. }
  4236. prop->dram_size = dram_size;
  4237. prop->dram_end_address = prop->dram_base_address + dram_size;
  4238. }
  4239. if (!strlen(prop->cpucp_info.card_name))
  4240. strncpy(prop->cpucp_info.card_name, GOYA_DEFAULT_CARD_NAME,
  4241. CARD_NAME_MAX_LEN);
  4242. return 0;
  4243. }
  4244. static bool goya_is_device_idle(struct hl_device *hdev, u64 *mask_arr, u8 mask_len,
  4245. struct engines_data *e)
  4246. {
  4247. const char *fmt = "%-5d%-9s%#-14x%#-16x%#x\n";
  4248. const char *dma_fmt = "%-5d%-9s%#-14x%#x\n";
  4249. unsigned long *mask = (unsigned long *)mask_arr;
  4250. u32 qm_glbl_sts0, cmdq_glbl_sts0, dma_core_sts0, tpc_cfg_sts,
  4251. mme_arch_sts;
  4252. bool is_idle = true, is_eng_idle;
  4253. u64 offset;
  4254. int i;
  4255. if (e)
  4256. hl_engine_data_sprintf(e, "\nDMA is_idle QM_GLBL_STS0 DMA_CORE_STS0\n"
  4257. "--- ------- ------------ -------------\n");
  4258. offset = mmDMA_QM_1_GLBL_STS0 - mmDMA_QM_0_GLBL_STS0;
  4259. for (i = 0 ; i < DMA_MAX_NUM ; i++) {
  4260. qm_glbl_sts0 = RREG32(mmDMA_QM_0_GLBL_STS0 + i * offset);
  4261. dma_core_sts0 = RREG32(mmDMA_CH_0_STS0 + i * offset);
  4262. is_eng_idle = IS_DMA_QM_IDLE(qm_glbl_sts0) &&
  4263. IS_DMA_IDLE(dma_core_sts0);
  4264. is_idle &= is_eng_idle;
  4265. if (mask && !is_eng_idle)
  4266. set_bit(GOYA_ENGINE_ID_DMA_0 + i, mask);
  4267. if (e)
  4268. hl_engine_data_sprintf(e, dma_fmt, i, is_eng_idle ? "Y" : "N",
  4269. qm_glbl_sts0, dma_core_sts0);
  4270. }
  4271. if (e)
  4272. hl_engine_data_sprintf(e,
  4273. "\nTPC is_idle QM_GLBL_STS0 CMDQ_GLBL_STS0 CFG_STATUS\n"
  4274. "--- ------- ------------ -------------- ----------\n");
  4275. offset = mmTPC1_QM_GLBL_STS0 - mmTPC0_QM_GLBL_STS0;
  4276. for (i = 0 ; i < TPC_MAX_NUM ; i++) {
  4277. qm_glbl_sts0 = RREG32(mmTPC0_QM_GLBL_STS0 + i * offset);
  4278. cmdq_glbl_sts0 = RREG32(mmTPC0_CMDQ_GLBL_STS0 + i * offset);
  4279. tpc_cfg_sts = RREG32(mmTPC0_CFG_STATUS + i * offset);
  4280. is_eng_idle = IS_TPC_QM_IDLE(qm_glbl_sts0) &&
  4281. IS_TPC_CMDQ_IDLE(cmdq_glbl_sts0) &&
  4282. IS_TPC_IDLE(tpc_cfg_sts);
  4283. is_idle &= is_eng_idle;
  4284. if (mask && !is_eng_idle)
  4285. set_bit(GOYA_ENGINE_ID_TPC_0 + i, mask);
  4286. if (e)
  4287. hl_engine_data_sprintf(e, fmt, i, is_eng_idle ? "Y" : "N",
  4288. qm_glbl_sts0, cmdq_glbl_sts0, tpc_cfg_sts);
  4289. }
  4290. if (e)
  4291. hl_engine_data_sprintf(e,
  4292. "\nMME is_idle QM_GLBL_STS0 CMDQ_GLBL_STS0 ARCH_STATUS\n"
  4293. "--- ------- ------------ -------------- -----------\n");
  4294. qm_glbl_sts0 = RREG32(mmMME_QM_GLBL_STS0);
  4295. cmdq_glbl_sts0 = RREG32(mmMME_CMDQ_GLBL_STS0);
  4296. mme_arch_sts = RREG32(mmMME_ARCH_STATUS);
  4297. is_eng_idle = IS_MME_QM_IDLE(qm_glbl_sts0) &&
  4298. IS_MME_CMDQ_IDLE(cmdq_glbl_sts0) &&
  4299. IS_MME_IDLE(mme_arch_sts);
  4300. is_idle &= is_eng_idle;
  4301. if (mask && !is_eng_idle)
  4302. set_bit(GOYA_ENGINE_ID_MME_0, mask);
  4303. if (e) {
  4304. hl_engine_data_sprintf(e, fmt, 0, is_eng_idle ? "Y" : "N", qm_glbl_sts0,
  4305. cmdq_glbl_sts0, mme_arch_sts);
  4306. hl_engine_data_sprintf(e, "\n");
  4307. }
  4308. return is_idle;
  4309. }
  4310. static void goya_hw_queues_lock(struct hl_device *hdev)
  4311. __acquires(&goya->hw_queues_lock)
  4312. {
  4313. struct goya_device *goya = hdev->asic_specific;
  4314. spin_lock(&goya->hw_queues_lock);
  4315. }
  4316. static void goya_hw_queues_unlock(struct hl_device *hdev)
  4317. __releases(&goya->hw_queues_lock)
  4318. {
  4319. struct goya_device *goya = hdev->asic_specific;
  4320. spin_unlock(&goya->hw_queues_lock);
  4321. }
  4322. static u32 goya_get_pci_id(struct hl_device *hdev)
  4323. {
  4324. return hdev->pdev->device;
  4325. }
  4326. static int goya_get_eeprom_data(struct hl_device *hdev, void *data,
  4327. size_t max_size)
  4328. {
  4329. struct goya_device *goya = hdev->asic_specific;
  4330. if (!(goya->hw_cap_initialized & HW_CAP_CPU_Q))
  4331. return 0;
  4332. return hl_fw_get_eeprom_data(hdev, data, max_size);
  4333. }
  4334. static void goya_cpu_init_scrambler_dram(struct hl_device *hdev)
  4335. {
  4336. }
  4337. static int goya_ctx_init(struct hl_ctx *ctx)
  4338. {
  4339. if (ctx->asid != HL_KERNEL_ASID_ID)
  4340. goya_mmu_prepare(ctx->hdev, ctx->asid);
  4341. return 0;
  4342. }
  4343. static int goya_pre_schedule_cs(struct hl_cs *cs)
  4344. {
  4345. return 0;
  4346. }
  4347. u32 goya_get_queue_id_for_cq(struct hl_device *hdev, u32 cq_idx)
  4348. {
  4349. return cq_idx;
  4350. }
  4351. static u32 goya_get_signal_cb_size(struct hl_device *hdev)
  4352. {
  4353. return 0;
  4354. }
  4355. static u32 goya_get_wait_cb_size(struct hl_device *hdev)
  4356. {
  4357. return 0;
  4358. }
  4359. static u32 goya_gen_signal_cb(struct hl_device *hdev, void *data, u16 sob_id,
  4360. u32 size, bool eb)
  4361. {
  4362. return 0;
  4363. }
  4364. static u32 goya_gen_wait_cb(struct hl_device *hdev,
  4365. struct hl_gen_wait_properties *prop)
  4366. {
  4367. return 0;
  4368. }
  4369. static void goya_reset_sob(struct hl_device *hdev, void *data)
  4370. {
  4371. }
  4372. static void goya_reset_sob_group(struct hl_device *hdev, u16 sob_group)
  4373. {
  4374. }
  4375. u64 goya_get_device_time(struct hl_device *hdev)
  4376. {
  4377. u64 device_time = ((u64) RREG32(mmPSOC_TIMESTAMP_CNTCVU)) << 32;
  4378. return device_time | RREG32(mmPSOC_TIMESTAMP_CNTCVL);
  4379. }
  4380. static int goya_collective_wait_init_cs(struct hl_cs *cs)
  4381. {
  4382. return 0;
  4383. }
  4384. static int goya_collective_wait_create_jobs(struct hl_device *hdev,
  4385. struct hl_ctx *ctx, struct hl_cs *cs, u32 wait_queue_id,
  4386. u32 collective_engine_id, u32 encaps_signal_offset)
  4387. {
  4388. return -EINVAL;
  4389. }
  4390. static void goya_ctx_fini(struct hl_ctx *ctx)
  4391. {
  4392. }
  4393. static int goya_get_hw_block_id(struct hl_device *hdev, u64 block_addr,
  4394. u32 *block_size, u32 *block_id)
  4395. {
  4396. return -EPERM;
  4397. }
  4398. static int goya_block_mmap(struct hl_device *hdev, struct vm_area_struct *vma,
  4399. u32 block_id, u32 block_size)
  4400. {
  4401. return -EPERM;
  4402. }
  4403. static void goya_enable_events_from_fw(struct hl_device *hdev)
  4404. {
  4405. WREG32(mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR,
  4406. GOYA_ASYNC_EVENT_ID_INTS_REGISTER);
  4407. }
  4408. static int goya_ack_mmu_page_fault_or_access_error(struct hl_device *hdev, u64 mmu_cap_mask)
  4409. {
  4410. return -EINVAL;
  4411. }
  4412. static int goya_map_pll_idx_to_fw_idx(u32 pll_idx)
  4413. {
  4414. switch (pll_idx) {
  4415. case HL_GOYA_CPU_PLL: return CPU_PLL;
  4416. case HL_GOYA_PCI_PLL: return PCI_PLL;
  4417. case HL_GOYA_MME_PLL: return MME_PLL;
  4418. case HL_GOYA_TPC_PLL: return TPC_PLL;
  4419. case HL_GOYA_IC_PLL: return IC_PLL;
  4420. case HL_GOYA_MC_PLL: return MC_PLL;
  4421. case HL_GOYA_EMMC_PLL: return EMMC_PLL;
  4422. default: return -EINVAL;
  4423. }
  4424. }
  4425. static int goya_gen_sync_to_engine_map(struct hl_device *hdev,
  4426. struct hl_sync_to_engine_map *map)
  4427. {
  4428. /* Not implemented */
  4429. return 0;
  4430. }
  4431. static int goya_monitor_valid(struct hl_mon_state_dump *mon)
  4432. {
  4433. /* Not implemented */
  4434. return 0;
  4435. }
  4436. static int goya_print_single_monitor(char **buf, size_t *size, size_t *offset,
  4437. struct hl_device *hdev,
  4438. struct hl_mon_state_dump *mon)
  4439. {
  4440. /* Not implemented */
  4441. return 0;
  4442. }
  4443. static int goya_print_fences_single_engine(
  4444. struct hl_device *hdev, u64 base_offset, u64 status_base_offset,
  4445. enum hl_sync_engine_type engine_type, u32 engine_id, char **buf,
  4446. size_t *size, size_t *offset)
  4447. {
  4448. /* Not implemented */
  4449. return 0;
  4450. }
  4451. static struct hl_state_dump_specs_funcs goya_state_dump_funcs = {
  4452. .monitor_valid = goya_monitor_valid,
  4453. .print_single_monitor = goya_print_single_monitor,
  4454. .gen_sync_to_engine_map = goya_gen_sync_to_engine_map,
  4455. .print_fences_single_engine = goya_print_fences_single_engine,
  4456. };
  4457. static void goya_state_dump_init(struct hl_device *hdev)
  4458. {
  4459. /* Not implemented */
  4460. hdev->state_dump_specs.props = goya_state_dump_specs_props;
  4461. hdev->state_dump_specs.funcs = goya_state_dump_funcs;
  4462. }
  4463. static u32 goya_get_sob_addr(struct hl_device *hdev, u32 sob_id)
  4464. {
  4465. return 0;
  4466. }
  4467. static u32 *goya_get_stream_master_qid_arr(void)
  4468. {
  4469. return NULL;
  4470. }
  4471. static int goya_get_monitor_dump(struct hl_device *hdev, void *data)
  4472. {
  4473. return -EOPNOTSUPP;
  4474. }
  4475. static void goya_check_if_razwi_happened(struct hl_device *hdev)
  4476. {
  4477. }
  4478. static int goya_scrub_device_dram(struct hl_device *hdev, u64 val)
  4479. {
  4480. return -EOPNOTSUPP;
  4481. }
  4482. static int goya_send_device_activity(struct hl_device *hdev, bool open)
  4483. {
  4484. return 0;
  4485. }
  4486. static const struct hl_asic_funcs goya_funcs = {
  4487. .early_init = goya_early_init,
  4488. .early_fini = goya_early_fini,
  4489. .late_init = goya_late_init,
  4490. .late_fini = goya_late_fini,
  4491. .sw_init = goya_sw_init,
  4492. .sw_fini = goya_sw_fini,
  4493. .hw_init = goya_hw_init,
  4494. .hw_fini = goya_hw_fini,
  4495. .halt_engines = goya_halt_engines,
  4496. .suspend = goya_suspend,
  4497. .resume = goya_resume,
  4498. .mmap = goya_mmap,
  4499. .ring_doorbell = goya_ring_doorbell,
  4500. .pqe_write = goya_pqe_write,
  4501. .asic_dma_alloc_coherent = goya_dma_alloc_coherent,
  4502. .asic_dma_free_coherent = goya_dma_free_coherent,
  4503. .scrub_device_mem = goya_scrub_device_mem,
  4504. .scrub_device_dram = goya_scrub_device_dram,
  4505. .get_int_queue_base = goya_get_int_queue_base,
  4506. .test_queues = goya_test_queues,
  4507. .asic_dma_pool_zalloc = goya_dma_pool_zalloc,
  4508. .asic_dma_pool_free = goya_dma_pool_free,
  4509. .cpu_accessible_dma_pool_alloc = goya_cpu_accessible_dma_pool_alloc,
  4510. .cpu_accessible_dma_pool_free = goya_cpu_accessible_dma_pool_free,
  4511. .hl_dma_unmap_sgtable = hl_dma_unmap_sgtable,
  4512. .cs_parser = goya_cs_parser,
  4513. .asic_dma_map_sgtable = hl_dma_map_sgtable,
  4514. .add_end_of_cb_packets = goya_add_end_of_cb_packets,
  4515. .update_eq_ci = goya_update_eq_ci,
  4516. .context_switch = goya_context_switch,
  4517. .restore_phase_topology = goya_restore_phase_topology,
  4518. .debugfs_read_dma = goya_debugfs_read_dma,
  4519. .add_device_attr = goya_add_device_attr,
  4520. .handle_eqe = goya_handle_eqe,
  4521. .get_events_stat = goya_get_events_stat,
  4522. .read_pte = goya_read_pte,
  4523. .write_pte = goya_write_pte,
  4524. .mmu_invalidate_cache = goya_mmu_invalidate_cache,
  4525. .mmu_invalidate_cache_range = goya_mmu_invalidate_cache_range,
  4526. .mmu_prefetch_cache_range = NULL,
  4527. .send_heartbeat = goya_send_heartbeat,
  4528. .debug_coresight = goya_debug_coresight,
  4529. .is_device_idle = goya_is_device_idle,
  4530. .compute_reset_late_init = goya_compute_reset_late_init,
  4531. .hw_queues_lock = goya_hw_queues_lock,
  4532. .hw_queues_unlock = goya_hw_queues_unlock,
  4533. .get_pci_id = goya_get_pci_id,
  4534. .get_eeprom_data = goya_get_eeprom_data,
  4535. .get_monitor_dump = goya_get_monitor_dump,
  4536. .send_cpu_message = goya_send_cpu_message,
  4537. .pci_bars_map = goya_pci_bars_map,
  4538. .init_iatu = goya_init_iatu,
  4539. .rreg = hl_rreg,
  4540. .wreg = hl_wreg,
  4541. .halt_coresight = goya_halt_coresight,
  4542. .ctx_init = goya_ctx_init,
  4543. .ctx_fini = goya_ctx_fini,
  4544. .pre_schedule_cs = goya_pre_schedule_cs,
  4545. .get_queue_id_for_cq = goya_get_queue_id_for_cq,
  4546. .load_firmware_to_device = goya_load_firmware_to_device,
  4547. .load_boot_fit_to_device = goya_load_boot_fit_to_device,
  4548. .get_signal_cb_size = goya_get_signal_cb_size,
  4549. .get_wait_cb_size = goya_get_wait_cb_size,
  4550. .gen_signal_cb = goya_gen_signal_cb,
  4551. .gen_wait_cb = goya_gen_wait_cb,
  4552. .reset_sob = goya_reset_sob,
  4553. .reset_sob_group = goya_reset_sob_group,
  4554. .get_device_time = goya_get_device_time,
  4555. .pb_print_security_errors = NULL,
  4556. .collective_wait_init_cs = goya_collective_wait_init_cs,
  4557. .collective_wait_create_jobs = goya_collective_wait_create_jobs,
  4558. .get_dec_base_addr = NULL,
  4559. .scramble_addr = hl_mmu_scramble_addr,
  4560. .descramble_addr = hl_mmu_descramble_addr,
  4561. .ack_protection_bits_errors = goya_ack_protection_bits_errors,
  4562. .get_hw_block_id = goya_get_hw_block_id,
  4563. .hw_block_mmap = goya_block_mmap,
  4564. .enable_events_from_fw = goya_enable_events_from_fw,
  4565. .ack_mmu_errors = goya_ack_mmu_page_fault_or_access_error,
  4566. .map_pll_idx_to_fw_idx = goya_map_pll_idx_to_fw_idx,
  4567. .init_firmware_preload_params = goya_init_firmware_preload_params,
  4568. .init_firmware_loader = goya_init_firmware_loader,
  4569. .init_cpu_scrambler_dram = goya_cpu_init_scrambler_dram,
  4570. .state_dump_init = goya_state_dump_init,
  4571. .get_sob_addr = &goya_get_sob_addr,
  4572. .set_pci_memory_regions = goya_set_pci_memory_regions,
  4573. .get_stream_master_qid_arr = goya_get_stream_master_qid_arr,
  4574. .check_if_razwi_happened = goya_check_if_razwi_happened,
  4575. .mmu_get_real_page_size = hl_mmu_get_real_page_size,
  4576. .access_dev_mem = hl_access_dev_mem,
  4577. .set_dram_bar_base = goya_set_ddr_bar_base,
  4578. .send_device_activity = goya_send_device_activity,
  4579. };
  4580. /*
  4581. * goya_set_asic_funcs - set Goya function pointers
  4582. *
  4583. * @*hdev: pointer to hl_device structure
  4584. *
  4585. */
  4586. void goya_set_asic_funcs(struct hl_device *hdev)
  4587. {
  4588. hdev->asic_funcs = &goya_funcs;
  4589. }