rohm-bd71828.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. //
  3. // Copyright (C) 2019 ROHM Semiconductors
  4. //
  5. // ROHM BD71828/BD71815 PMIC driver
  6. #include <linux/gpio_keys.h>
  7. #include <linux/i2c.h>
  8. #include <linux/input.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/ioport.h>
  11. #include <linux/irq.h>
  12. #include <linux/mfd/core.h>
  13. #include <linux/mfd/rohm-bd71815.h>
  14. #include <linux/mfd/rohm-bd71828.h>
  15. #include <linux/mfd/rohm-generic.h>
  16. #include <linux/module.h>
  17. #include <linux/of_device.h>
  18. #include <linux/regmap.h>
  19. #include <linux/types.h>
  20. static struct gpio_keys_button button = {
  21. .code = KEY_POWER,
  22. .gpio = -1,
  23. .type = EV_KEY,
  24. };
  25. static struct gpio_keys_platform_data bd71828_powerkey_data = {
  26. .buttons = &button,
  27. .nbuttons = 1,
  28. .name = "bd71828-pwrkey",
  29. };
  30. static const struct resource bd71815_rtc_irqs[] = {
  31. DEFINE_RES_IRQ_NAMED(BD71815_INT_RTC0, "bd71815-rtc-alm-0"),
  32. DEFINE_RES_IRQ_NAMED(BD71815_INT_RTC1, "bd71815-rtc-alm-1"),
  33. DEFINE_RES_IRQ_NAMED(BD71815_INT_RTC2, "bd71815-rtc-alm-2"),
  34. };
  35. static const struct resource bd71828_rtc_irqs[] = {
  36. DEFINE_RES_IRQ_NAMED(BD71828_INT_RTC0, "bd71828-rtc-alm-0"),
  37. DEFINE_RES_IRQ_NAMED(BD71828_INT_RTC1, "bd71828-rtc-alm-1"),
  38. DEFINE_RES_IRQ_NAMED(BD71828_INT_RTC2, "bd71828-rtc-alm-2"),
  39. };
  40. static struct resource bd71815_power_irqs[] = {
  41. DEFINE_RES_IRQ_NAMED(BD71815_INT_DCIN_RMV, "bd71815-dcin-rmv"),
  42. DEFINE_RES_IRQ_NAMED(BD71815_INT_CLPS_OUT, "bd71815-clps-out"),
  43. DEFINE_RES_IRQ_NAMED(BD71815_INT_CLPS_IN, "bd71815-clps-in"),
  44. DEFINE_RES_IRQ_NAMED(BD71815_INT_DCIN_OVP_RES, "bd71815-dcin-ovp-res"),
  45. DEFINE_RES_IRQ_NAMED(BD71815_INT_DCIN_OVP_DET, "bd71815-dcin-ovp-det"),
  46. DEFINE_RES_IRQ_NAMED(BD71815_INT_DCIN_MON_RES, "bd71815-dcin-mon-res"),
  47. DEFINE_RES_IRQ_NAMED(BD71815_INT_DCIN_MON_DET, "bd71815-dcin-mon-det"),
  48. DEFINE_RES_IRQ_NAMED(BD71815_INT_VSYS_UV_RES, "bd71815-vsys-uv-res"),
  49. DEFINE_RES_IRQ_NAMED(BD71815_INT_VSYS_UV_DET, "bd71815-vsys-uv-det"),
  50. DEFINE_RES_IRQ_NAMED(BD71815_INT_VSYS_LOW_RES, "bd71815-vsys-low-res"),
  51. DEFINE_RES_IRQ_NAMED(BD71815_INT_VSYS_LOW_DET, "bd71815-vsys-low-det"),
  52. DEFINE_RES_IRQ_NAMED(BD71815_INT_VSYS_MON_RES, "bd71815-vsys-mon-res"),
  53. DEFINE_RES_IRQ_NAMED(BD71815_INT_VSYS_MON_RES, "bd71815-vsys-mon-det"),
  54. DEFINE_RES_IRQ_NAMED(BD71815_INT_CHG_WDG_TEMP, "bd71815-chg-wdg-temp"),
  55. DEFINE_RES_IRQ_NAMED(BD71815_INT_CHG_WDG_TIME, "bd71815-chg-wdg"),
  56. DEFINE_RES_IRQ_NAMED(BD71815_INT_CHG_RECHARGE_RES, "bd71815-rechg-res"),
  57. DEFINE_RES_IRQ_NAMED(BD71815_INT_CHG_RECHARGE_DET, "bd71815-rechg-det"),
  58. DEFINE_RES_IRQ_NAMED(BD71815_INT_CHG_RANGED_TEMP_TRANSITION, "bd71815-ranged-temp-transit"),
  59. DEFINE_RES_IRQ_NAMED(BD71815_INT_CHG_STATE_TRANSITION, "bd71815-chg-state-change"),
  60. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_TEMP_NORMAL, "bd71815-bat-temp-normal"),
  61. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_TEMP_ERANGE, "bd71815-bat-temp-erange"),
  62. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_REMOVED, "bd71815-bat-rmv"),
  63. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_DETECTED, "bd71815-bat-det"),
  64. DEFINE_RES_IRQ_NAMED(BD71815_INT_THERM_REMOVED, "bd71815-therm-rmv"),
  65. DEFINE_RES_IRQ_NAMED(BD71815_INT_THERM_DETECTED, "bd71815-therm-det"),
  66. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_DEAD, "bd71815-bat-dead"),
  67. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_SHORTC_RES, "bd71815-bat-short-res"),
  68. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_SHORTC_DET, "bd71815-bat-short-det"),
  69. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_LOW_VOLT_RES, "bd71815-bat-low-res"),
  70. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_LOW_VOLT_DET, "bd71815-bat-low-det"),
  71. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_OVER_VOLT_RES, "bd71815-bat-over-res"),
  72. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_OVER_VOLT_DET, "bd71815-bat-over-det"),
  73. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_MON_RES, "bd71815-bat-mon-res"),
  74. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_MON_DET, "bd71815-bat-mon-det"),
  75. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_CC_MON1, "bd71815-bat-cc-mon1"),
  76. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_CC_MON2, "bd71815-bat-cc-mon2"),
  77. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_CC_MON3, "bd71815-bat-cc-mon3"),
  78. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_OVER_CURR_1_RES, "bd71815-bat-oc1-res"),
  79. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_OVER_CURR_1_DET, "bd71815-bat-oc1-det"),
  80. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_OVER_CURR_2_RES, "bd71815-bat-oc2-res"),
  81. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_OVER_CURR_2_DET, "bd71815-bat-oc2-det"),
  82. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_OVER_CURR_3_RES, "bd71815-bat-oc3-res"),
  83. DEFINE_RES_IRQ_NAMED(BD71815_INT_BAT_OVER_CURR_3_DET, "bd71815-bat-oc3-det"),
  84. DEFINE_RES_IRQ_NAMED(BD71815_INT_TEMP_BAT_LOW_RES, "bd71815-bat-low-res"),
  85. DEFINE_RES_IRQ_NAMED(BD71815_INT_TEMP_BAT_LOW_DET, "bd71815-bat-low-det"),
  86. DEFINE_RES_IRQ_NAMED(BD71815_INT_TEMP_BAT_HI_RES, "bd71815-bat-hi-res"),
  87. DEFINE_RES_IRQ_NAMED(BD71815_INT_TEMP_BAT_HI_DET, "bd71815-bat-hi-det"),
  88. };
  89. static struct mfd_cell bd71815_mfd_cells[] = {
  90. { .name = "bd71815-pmic", },
  91. { .name = "bd71815-clk", },
  92. { .name = "bd71815-gpo", },
  93. {
  94. .name = "bd71815-power",
  95. .num_resources = ARRAY_SIZE(bd71815_power_irqs),
  96. .resources = &bd71815_power_irqs[0],
  97. },
  98. {
  99. .name = "bd71815-rtc",
  100. .num_resources = ARRAY_SIZE(bd71815_rtc_irqs),
  101. .resources = &bd71815_rtc_irqs[0],
  102. },
  103. };
  104. static struct mfd_cell bd71828_mfd_cells[] = {
  105. { .name = "bd71828-pmic", },
  106. { .name = "bd71828-gpio", },
  107. { .name = "bd71828-led", .of_compatible = "rohm,bd71828-leds" },
  108. /*
  109. * We use BD71837 driver to drive the clock block. Only differences to
  110. * BD70528 clock gate are the register address and mask.
  111. */
  112. { .name = "bd71828-clk", },
  113. { .name = "bd71827-power", },
  114. {
  115. .name = "bd71828-rtc",
  116. .resources = bd71828_rtc_irqs,
  117. .num_resources = ARRAY_SIZE(bd71828_rtc_irqs),
  118. }, {
  119. .name = "gpio-keys",
  120. .platform_data = &bd71828_powerkey_data,
  121. .pdata_size = sizeof(bd71828_powerkey_data),
  122. },
  123. };
  124. static const struct regmap_range bd71815_volatile_ranges[] = {
  125. {
  126. .range_min = BD71815_REG_SEC,
  127. .range_max = BD71815_REG_YEAR,
  128. }, {
  129. .range_min = BD71815_REG_CONF,
  130. .range_max = BD71815_REG_BAT_TEMP,
  131. }, {
  132. .range_min = BD71815_REG_VM_IBAT_U,
  133. .range_max = BD71815_REG_CC_CTRL,
  134. }, {
  135. .range_min = BD71815_REG_CC_STAT,
  136. .range_max = BD71815_REG_CC_CURCD_L,
  137. }, {
  138. .range_min = BD71815_REG_VM_BTMP_MON,
  139. .range_max = BD71815_REG_VM_BTMP_MON,
  140. }, {
  141. .range_min = BD71815_REG_INT_STAT,
  142. .range_max = BD71815_REG_INT_UPDATE,
  143. }, {
  144. .range_min = BD71815_REG_VM_VSYS_U,
  145. .range_max = BD71815_REG_REX_CTRL_1,
  146. }, {
  147. .range_min = BD71815_REG_FULL_CCNTD_3,
  148. .range_max = BD71815_REG_CCNTD_CHG_2,
  149. },
  150. };
  151. static const struct regmap_range bd71828_volatile_ranges[] = {
  152. {
  153. .range_min = BD71828_REG_PS_CTRL_1,
  154. .range_max = BD71828_REG_PS_CTRL_1,
  155. }, {
  156. .range_min = BD71828_REG_PS_CTRL_3,
  157. .range_max = BD71828_REG_PS_CTRL_3,
  158. }, {
  159. .range_min = BD71828_REG_RTC_SEC,
  160. .range_max = BD71828_REG_RTC_YEAR,
  161. }, {
  162. /*
  163. * For now make all charger registers volatile because many
  164. * needs to be and because the charger block is not that
  165. * performance critical.
  166. */
  167. .range_min = BD71828_REG_CHG_STATE,
  168. .range_max = BD71828_REG_CHG_FULL,
  169. }, {
  170. .range_min = BD71828_REG_INT_MAIN,
  171. .range_max = BD71828_REG_IO_STAT,
  172. },
  173. };
  174. static const struct regmap_access_table bd71815_volatile_regs = {
  175. .yes_ranges = &bd71815_volatile_ranges[0],
  176. .n_yes_ranges = ARRAY_SIZE(bd71815_volatile_ranges),
  177. };
  178. static const struct regmap_access_table bd71828_volatile_regs = {
  179. .yes_ranges = &bd71828_volatile_ranges[0],
  180. .n_yes_ranges = ARRAY_SIZE(bd71828_volatile_ranges),
  181. };
  182. static const struct regmap_config bd71815_regmap = {
  183. .reg_bits = 8,
  184. .val_bits = 8,
  185. .volatile_table = &bd71815_volatile_regs,
  186. .max_register = BD71815_MAX_REGISTER - 1,
  187. .cache_type = REGCACHE_RBTREE,
  188. };
  189. static const struct regmap_config bd71828_regmap = {
  190. .reg_bits = 8,
  191. .val_bits = 8,
  192. .volatile_table = &bd71828_volatile_regs,
  193. .max_register = BD71828_MAX_REGISTER,
  194. .cache_type = REGCACHE_RBTREE,
  195. };
  196. /*
  197. * Mapping of main IRQ register bits to sub-IRQ register offsets so that we can
  198. * access corect sub-IRQ registers based on bits that are set in main IRQ
  199. * register. BD71815 and BD71828 have same sub-register-block offests.
  200. */
  201. static unsigned int bit0_offsets[] = {11}; /* RTC IRQ */
  202. static unsigned int bit1_offsets[] = {10}; /* TEMP IRQ */
  203. static unsigned int bit2_offsets[] = {6, 7, 8, 9}; /* BAT MON IRQ */
  204. static unsigned int bit3_offsets[] = {5}; /* BAT IRQ */
  205. static unsigned int bit4_offsets[] = {4}; /* CHG IRQ */
  206. static unsigned int bit5_offsets[] = {3}; /* VSYS IRQ */
  207. static unsigned int bit6_offsets[] = {1, 2}; /* DCIN IRQ */
  208. static unsigned int bit7_offsets[] = {0}; /* BUCK IRQ */
  209. static struct regmap_irq_sub_irq_map bd718xx_sub_irq_offsets[] = {
  210. REGMAP_IRQ_MAIN_REG_OFFSET(bit0_offsets),
  211. REGMAP_IRQ_MAIN_REG_OFFSET(bit1_offsets),
  212. REGMAP_IRQ_MAIN_REG_OFFSET(bit2_offsets),
  213. REGMAP_IRQ_MAIN_REG_OFFSET(bit3_offsets),
  214. REGMAP_IRQ_MAIN_REG_OFFSET(bit4_offsets),
  215. REGMAP_IRQ_MAIN_REG_OFFSET(bit5_offsets),
  216. REGMAP_IRQ_MAIN_REG_OFFSET(bit6_offsets),
  217. REGMAP_IRQ_MAIN_REG_OFFSET(bit7_offsets),
  218. };
  219. static const struct regmap_irq bd71815_irqs[] = {
  220. REGMAP_IRQ_REG(BD71815_INT_BUCK1_OCP, 0, BD71815_INT_BUCK1_OCP_MASK),
  221. REGMAP_IRQ_REG(BD71815_INT_BUCK2_OCP, 0, BD71815_INT_BUCK2_OCP_MASK),
  222. REGMAP_IRQ_REG(BD71815_INT_BUCK3_OCP, 0, BD71815_INT_BUCK3_OCP_MASK),
  223. REGMAP_IRQ_REG(BD71815_INT_BUCK4_OCP, 0, BD71815_INT_BUCK4_OCP_MASK),
  224. REGMAP_IRQ_REG(BD71815_INT_BUCK5_OCP, 0, BD71815_INT_BUCK5_OCP_MASK),
  225. REGMAP_IRQ_REG(BD71815_INT_LED_OVP, 0, BD71815_INT_LED_OVP_MASK),
  226. REGMAP_IRQ_REG(BD71815_INT_LED_OCP, 0, BD71815_INT_LED_OCP_MASK),
  227. REGMAP_IRQ_REG(BD71815_INT_LED_SCP, 0, BD71815_INT_LED_SCP_MASK),
  228. /* DCIN1 interrupts */
  229. REGMAP_IRQ_REG(BD71815_INT_DCIN_RMV, 1, BD71815_INT_DCIN_RMV_MASK),
  230. REGMAP_IRQ_REG(BD71815_INT_CLPS_OUT, 1, BD71815_INT_CLPS_OUT_MASK),
  231. REGMAP_IRQ_REG(BD71815_INT_CLPS_IN, 1, BD71815_INT_CLPS_IN_MASK),
  232. REGMAP_IRQ_REG(BD71815_INT_DCIN_OVP_RES, 1, BD71815_INT_DCIN_OVP_RES_MASK),
  233. REGMAP_IRQ_REG(BD71815_INT_DCIN_OVP_DET, 1, BD71815_INT_DCIN_OVP_DET_MASK),
  234. /* DCIN2 interrupts */
  235. REGMAP_IRQ_REG(BD71815_INT_DCIN_MON_RES, 2, BD71815_INT_DCIN_MON_RES_MASK),
  236. REGMAP_IRQ_REG(BD71815_INT_DCIN_MON_DET, 2, BD71815_INT_DCIN_MON_DET_MASK),
  237. REGMAP_IRQ_REG(BD71815_INT_WDOG, 2, BD71815_INT_WDOG_MASK),
  238. /* Vsys */
  239. REGMAP_IRQ_REG(BD71815_INT_VSYS_UV_RES, 3, BD71815_INT_VSYS_UV_RES_MASK),
  240. REGMAP_IRQ_REG(BD71815_INT_VSYS_UV_DET, 3, BD71815_INT_VSYS_UV_DET_MASK),
  241. REGMAP_IRQ_REG(BD71815_INT_VSYS_LOW_RES, 3, BD71815_INT_VSYS_LOW_RES_MASK),
  242. REGMAP_IRQ_REG(BD71815_INT_VSYS_LOW_DET, 3, BD71815_INT_VSYS_LOW_DET_MASK),
  243. REGMAP_IRQ_REG(BD71815_INT_VSYS_MON_RES, 3, BD71815_INT_VSYS_MON_RES_MASK),
  244. REGMAP_IRQ_REG(BD71815_INT_VSYS_MON_DET, 3, BD71815_INT_VSYS_MON_DET_MASK),
  245. /* Charger */
  246. REGMAP_IRQ_REG(BD71815_INT_CHG_WDG_TEMP, 4, BD71815_INT_CHG_WDG_TEMP_MASK),
  247. REGMAP_IRQ_REG(BD71815_INT_CHG_WDG_TIME, 4, BD71815_INT_CHG_WDG_TIME_MASK),
  248. REGMAP_IRQ_REG(BD71815_INT_CHG_RECHARGE_RES, 4, BD71815_INT_CHG_RECHARGE_RES_MASK),
  249. REGMAP_IRQ_REG(BD71815_INT_CHG_RECHARGE_DET, 4, BD71815_INT_CHG_RECHARGE_DET_MASK),
  250. REGMAP_IRQ_REG(BD71815_INT_CHG_RANGED_TEMP_TRANSITION, 4,
  251. BD71815_INT_CHG_RANGED_TEMP_TRANSITION_MASK),
  252. REGMAP_IRQ_REG(BD71815_INT_CHG_STATE_TRANSITION, 4, BD71815_INT_CHG_STATE_TRANSITION_MASK),
  253. /* Battery */
  254. REGMAP_IRQ_REG(BD71815_INT_BAT_TEMP_NORMAL, 5, BD71815_INT_BAT_TEMP_NORMAL_MASK),
  255. REGMAP_IRQ_REG(BD71815_INT_BAT_TEMP_ERANGE, 5, BD71815_INT_BAT_TEMP_ERANGE_MASK),
  256. REGMAP_IRQ_REG(BD71815_INT_BAT_REMOVED, 5, BD71815_INT_BAT_REMOVED_MASK),
  257. REGMAP_IRQ_REG(BD71815_INT_BAT_DETECTED, 5, BD71815_INT_BAT_DETECTED_MASK),
  258. REGMAP_IRQ_REG(BD71815_INT_THERM_REMOVED, 5, BD71815_INT_THERM_REMOVED_MASK),
  259. REGMAP_IRQ_REG(BD71815_INT_THERM_DETECTED, 5, BD71815_INT_THERM_DETECTED_MASK),
  260. /* Battery Mon 1 */
  261. REGMAP_IRQ_REG(BD71815_INT_BAT_DEAD, 6, BD71815_INT_BAT_DEAD_MASK),
  262. REGMAP_IRQ_REG(BD71815_INT_BAT_SHORTC_RES, 6, BD71815_INT_BAT_SHORTC_RES_MASK),
  263. REGMAP_IRQ_REG(BD71815_INT_BAT_SHORTC_DET, 6, BD71815_INT_BAT_SHORTC_DET_MASK),
  264. REGMAP_IRQ_REG(BD71815_INT_BAT_LOW_VOLT_RES, 6, BD71815_INT_BAT_LOW_VOLT_RES_MASK),
  265. REGMAP_IRQ_REG(BD71815_INT_BAT_LOW_VOLT_DET, 6, BD71815_INT_BAT_LOW_VOLT_DET_MASK),
  266. REGMAP_IRQ_REG(BD71815_INT_BAT_OVER_VOLT_RES, 6, BD71815_INT_BAT_OVER_VOLT_RES_MASK),
  267. REGMAP_IRQ_REG(BD71815_INT_BAT_OVER_VOLT_DET, 6, BD71815_INT_BAT_OVER_VOLT_DET_MASK),
  268. /* Battery Mon 2 */
  269. REGMAP_IRQ_REG(BD71815_INT_BAT_MON_RES, 7, BD71815_INT_BAT_MON_RES_MASK),
  270. REGMAP_IRQ_REG(BD71815_INT_BAT_MON_DET, 7, BD71815_INT_BAT_MON_DET_MASK),
  271. /* Battery Mon 3 (Coulomb counter) */
  272. REGMAP_IRQ_REG(BD71815_INT_BAT_CC_MON1, 8, BD71815_INT_BAT_CC_MON1_MASK),
  273. REGMAP_IRQ_REG(BD71815_INT_BAT_CC_MON2, 8, BD71815_INT_BAT_CC_MON2_MASK),
  274. REGMAP_IRQ_REG(BD71815_INT_BAT_CC_MON3, 8, BD71815_INT_BAT_CC_MON3_MASK),
  275. /* Battery Mon 4 */
  276. REGMAP_IRQ_REG(BD71815_INT_BAT_OVER_CURR_1_RES, 9, BD71815_INT_BAT_OVER_CURR_1_RES_MASK),
  277. REGMAP_IRQ_REG(BD71815_INT_BAT_OVER_CURR_1_DET, 9, BD71815_INT_BAT_OVER_CURR_1_DET_MASK),
  278. REGMAP_IRQ_REG(BD71815_INT_BAT_OVER_CURR_2_RES, 9, BD71815_INT_BAT_OVER_CURR_2_RES_MASK),
  279. REGMAP_IRQ_REG(BD71815_INT_BAT_OVER_CURR_2_DET, 9, BD71815_INT_BAT_OVER_CURR_2_DET_MASK),
  280. REGMAP_IRQ_REG(BD71815_INT_BAT_OVER_CURR_3_RES, 9, BD71815_INT_BAT_OVER_CURR_3_RES_MASK),
  281. REGMAP_IRQ_REG(BD71815_INT_BAT_OVER_CURR_3_DET, 9, BD71815_INT_BAT_OVER_CURR_3_DET_MASK),
  282. /* Temperature */
  283. REGMAP_IRQ_REG(BD71815_INT_TEMP_BAT_LOW_RES, 10, BD71815_INT_TEMP_BAT_LOW_RES_MASK),
  284. REGMAP_IRQ_REG(BD71815_INT_TEMP_BAT_LOW_DET, 10, BD71815_INT_TEMP_BAT_LOW_DET_MASK),
  285. REGMAP_IRQ_REG(BD71815_INT_TEMP_BAT_HI_RES, 10, BD71815_INT_TEMP_BAT_HI_RES_MASK),
  286. REGMAP_IRQ_REG(BD71815_INT_TEMP_BAT_HI_DET, 10, BD71815_INT_TEMP_BAT_HI_DET_MASK),
  287. REGMAP_IRQ_REG(BD71815_INT_TEMP_CHIP_OVER_125_RES, 10,
  288. BD71815_INT_TEMP_CHIP_OVER_125_RES_MASK),
  289. REGMAP_IRQ_REG(BD71815_INT_TEMP_CHIP_OVER_125_DET, 10,
  290. BD71815_INT_TEMP_CHIP_OVER_125_DET_MASK),
  291. REGMAP_IRQ_REG(BD71815_INT_TEMP_CHIP_OVER_VF_RES, 10,
  292. BD71815_INT_TEMP_CHIP_OVER_VF_RES_MASK),
  293. REGMAP_IRQ_REG(BD71815_INT_TEMP_CHIP_OVER_VF_DET, 10,
  294. BD71815_INT_TEMP_CHIP_OVER_VF_DET_MASK),
  295. /* RTC Alarm */
  296. REGMAP_IRQ_REG(BD71815_INT_RTC0, 11, BD71815_INT_RTC0_MASK),
  297. REGMAP_IRQ_REG(BD71815_INT_RTC1, 11, BD71815_INT_RTC1_MASK),
  298. REGMAP_IRQ_REG(BD71815_INT_RTC2, 11, BD71815_INT_RTC2_MASK),
  299. };
  300. static struct regmap_irq bd71828_irqs[] = {
  301. REGMAP_IRQ_REG(BD71828_INT_BUCK1_OCP, 0, BD71828_INT_BUCK1_OCP_MASK),
  302. REGMAP_IRQ_REG(BD71828_INT_BUCK2_OCP, 0, BD71828_INT_BUCK2_OCP_MASK),
  303. REGMAP_IRQ_REG(BD71828_INT_BUCK3_OCP, 0, BD71828_INT_BUCK3_OCP_MASK),
  304. REGMAP_IRQ_REG(BD71828_INT_BUCK4_OCP, 0, BD71828_INT_BUCK4_OCP_MASK),
  305. REGMAP_IRQ_REG(BD71828_INT_BUCK5_OCP, 0, BD71828_INT_BUCK5_OCP_MASK),
  306. REGMAP_IRQ_REG(BD71828_INT_BUCK6_OCP, 0, BD71828_INT_BUCK6_OCP_MASK),
  307. REGMAP_IRQ_REG(BD71828_INT_BUCK7_OCP, 0, BD71828_INT_BUCK7_OCP_MASK),
  308. REGMAP_IRQ_REG(BD71828_INT_PGFAULT, 0, BD71828_INT_PGFAULT_MASK),
  309. /* DCIN1 interrupts */
  310. REGMAP_IRQ_REG(BD71828_INT_DCIN_DET, 1, BD71828_INT_DCIN_DET_MASK),
  311. REGMAP_IRQ_REG(BD71828_INT_DCIN_RMV, 1, BD71828_INT_DCIN_RMV_MASK),
  312. REGMAP_IRQ_REG(BD71828_INT_CLPS_OUT, 1, BD71828_INT_CLPS_OUT_MASK),
  313. REGMAP_IRQ_REG(BD71828_INT_CLPS_IN, 1, BD71828_INT_CLPS_IN_MASK),
  314. /* DCIN2 interrupts */
  315. REGMAP_IRQ_REG(BD71828_INT_DCIN_MON_RES, 2, BD71828_INT_DCIN_MON_RES_MASK),
  316. REGMAP_IRQ_REG(BD71828_INT_DCIN_MON_DET, 2, BD71828_INT_DCIN_MON_DET_MASK),
  317. REGMAP_IRQ_REG(BD71828_INT_LONGPUSH, 2, BD71828_INT_LONGPUSH_MASK),
  318. REGMAP_IRQ_REG(BD71828_INT_MIDPUSH, 2, BD71828_INT_MIDPUSH_MASK),
  319. REGMAP_IRQ_REG(BD71828_INT_SHORTPUSH, 2, BD71828_INT_SHORTPUSH_MASK),
  320. REGMAP_IRQ_REG(BD71828_INT_PUSH, 2, BD71828_INT_PUSH_MASK),
  321. REGMAP_IRQ_REG(BD71828_INT_WDOG, 2, BD71828_INT_WDOG_MASK),
  322. REGMAP_IRQ_REG(BD71828_INT_SWRESET, 2, BD71828_INT_SWRESET_MASK),
  323. /* Vsys */
  324. REGMAP_IRQ_REG(BD71828_INT_VSYS_UV_RES, 3, BD71828_INT_VSYS_UV_RES_MASK),
  325. REGMAP_IRQ_REG(BD71828_INT_VSYS_UV_DET, 3, BD71828_INT_VSYS_UV_DET_MASK),
  326. REGMAP_IRQ_REG(BD71828_INT_VSYS_LOW_RES, 3, BD71828_INT_VSYS_LOW_RES_MASK),
  327. REGMAP_IRQ_REG(BD71828_INT_VSYS_LOW_DET, 3, BD71828_INT_VSYS_LOW_DET_MASK),
  328. REGMAP_IRQ_REG(BD71828_INT_VSYS_HALL_IN, 3, BD71828_INT_VSYS_HALL_IN_MASK),
  329. REGMAP_IRQ_REG(BD71828_INT_VSYS_HALL_TOGGLE, 3, BD71828_INT_VSYS_HALL_TOGGLE_MASK),
  330. REGMAP_IRQ_REG(BD71828_INT_VSYS_MON_RES, 3, BD71828_INT_VSYS_MON_RES_MASK),
  331. REGMAP_IRQ_REG(BD71828_INT_VSYS_MON_DET, 3, BD71828_INT_VSYS_MON_DET_MASK),
  332. /* Charger */
  333. REGMAP_IRQ_REG(BD71828_INT_CHG_DCIN_ILIM, 4, BD71828_INT_CHG_DCIN_ILIM_MASK),
  334. REGMAP_IRQ_REG(BD71828_INT_CHG_TOPOFF_TO_DONE, 4, BD71828_INT_CHG_TOPOFF_TO_DONE_MASK),
  335. REGMAP_IRQ_REG(BD71828_INT_CHG_WDG_TEMP, 4, BD71828_INT_CHG_WDG_TEMP_MASK),
  336. REGMAP_IRQ_REG(BD71828_INT_CHG_WDG_TIME, 4, BD71828_INT_CHG_WDG_TIME_MASK),
  337. REGMAP_IRQ_REG(BD71828_INT_CHG_RECHARGE_RES, 4, BD71828_INT_CHG_RECHARGE_RES_MASK),
  338. REGMAP_IRQ_REG(BD71828_INT_CHG_RECHARGE_DET, 4, BD71828_INT_CHG_RECHARGE_DET_MASK),
  339. REGMAP_IRQ_REG(BD71828_INT_CHG_RANGED_TEMP_TRANSITION, 4,
  340. BD71828_INT_CHG_RANGED_TEMP_TRANSITION_MASK),
  341. REGMAP_IRQ_REG(BD71828_INT_CHG_STATE_TRANSITION, 4, BD71828_INT_CHG_STATE_TRANSITION_MASK),
  342. /* Battery */
  343. REGMAP_IRQ_REG(BD71828_INT_BAT_TEMP_NORMAL, 5, BD71828_INT_BAT_TEMP_NORMAL_MASK),
  344. REGMAP_IRQ_REG(BD71828_INT_BAT_TEMP_ERANGE, 5, BD71828_INT_BAT_TEMP_ERANGE_MASK),
  345. REGMAP_IRQ_REG(BD71828_INT_BAT_TEMP_WARN, 5, BD71828_INT_BAT_TEMP_WARN_MASK),
  346. REGMAP_IRQ_REG(BD71828_INT_BAT_REMOVED, 5, BD71828_INT_BAT_REMOVED_MASK),
  347. REGMAP_IRQ_REG(BD71828_INT_BAT_DETECTED, 5, BD71828_INT_BAT_DETECTED_MASK),
  348. REGMAP_IRQ_REG(BD71828_INT_THERM_REMOVED, 5, BD71828_INT_THERM_REMOVED_MASK),
  349. REGMAP_IRQ_REG(BD71828_INT_THERM_DETECTED, 5, BD71828_INT_THERM_DETECTED_MASK),
  350. /* Battery Mon 1 */
  351. REGMAP_IRQ_REG(BD71828_INT_BAT_DEAD, 6, BD71828_INT_BAT_DEAD_MASK),
  352. REGMAP_IRQ_REG(BD71828_INT_BAT_SHORTC_RES, 6, BD71828_INT_BAT_SHORTC_RES_MASK),
  353. REGMAP_IRQ_REG(BD71828_INT_BAT_SHORTC_DET, 6, BD71828_INT_BAT_SHORTC_DET_MASK),
  354. REGMAP_IRQ_REG(BD71828_INT_BAT_LOW_VOLT_RES, 6, BD71828_INT_BAT_LOW_VOLT_RES_MASK),
  355. REGMAP_IRQ_REG(BD71828_INT_BAT_LOW_VOLT_DET, 6, BD71828_INT_BAT_LOW_VOLT_DET_MASK),
  356. REGMAP_IRQ_REG(BD71828_INT_BAT_OVER_VOLT_RES, 6, BD71828_INT_BAT_OVER_VOLT_RES_MASK),
  357. REGMAP_IRQ_REG(BD71828_INT_BAT_OVER_VOLT_DET, 6, BD71828_INT_BAT_OVER_VOLT_DET_MASK),
  358. /* Battery Mon 2 */
  359. REGMAP_IRQ_REG(BD71828_INT_BAT_MON_RES, 7, BD71828_INT_BAT_MON_RES_MASK),
  360. REGMAP_IRQ_REG(BD71828_INT_BAT_MON_DET, 7, BD71828_INT_BAT_MON_DET_MASK),
  361. /* Battery Mon 3 (Coulomb counter) */
  362. REGMAP_IRQ_REG(BD71828_INT_BAT_CC_MON1, 8, BD71828_INT_BAT_CC_MON1_MASK),
  363. REGMAP_IRQ_REG(BD71828_INT_BAT_CC_MON2, 8, BD71828_INT_BAT_CC_MON2_MASK),
  364. REGMAP_IRQ_REG(BD71828_INT_BAT_CC_MON3, 8, BD71828_INT_BAT_CC_MON3_MASK),
  365. /* Battery Mon 4 */
  366. REGMAP_IRQ_REG(BD71828_INT_BAT_OVER_CURR_1_RES, 9, BD71828_INT_BAT_OVER_CURR_1_RES_MASK),
  367. REGMAP_IRQ_REG(BD71828_INT_BAT_OVER_CURR_1_DET, 9, BD71828_INT_BAT_OVER_CURR_1_DET_MASK),
  368. REGMAP_IRQ_REG(BD71828_INT_BAT_OVER_CURR_2_RES, 9, BD71828_INT_BAT_OVER_CURR_2_RES_MASK),
  369. REGMAP_IRQ_REG(BD71828_INT_BAT_OVER_CURR_2_DET, 9, BD71828_INT_BAT_OVER_CURR_2_DET_MASK),
  370. REGMAP_IRQ_REG(BD71828_INT_BAT_OVER_CURR_3_RES, 9, BD71828_INT_BAT_OVER_CURR_3_RES_MASK),
  371. REGMAP_IRQ_REG(BD71828_INT_BAT_OVER_CURR_3_DET, 9, BD71828_INT_BAT_OVER_CURR_3_DET_MASK),
  372. /* Temperature */
  373. REGMAP_IRQ_REG(BD71828_INT_TEMP_BAT_LOW_RES, 10, BD71828_INT_TEMP_BAT_LOW_RES_MASK),
  374. REGMAP_IRQ_REG(BD71828_INT_TEMP_BAT_LOW_DET, 10, BD71828_INT_TEMP_BAT_LOW_DET_MASK),
  375. REGMAP_IRQ_REG(BD71828_INT_TEMP_BAT_HI_RES, 10, BD71828_INT_TEMP_BAT_HI_RES_MASK),
  376. REGMAP_IRQ_REG(BD71828_INT_TEMP_BAT_HI_DET, 10, BD71828_INT_TEMP_BAT_HI_DET_MASK),
  377. REGMAP_IRQ_REG(BD71828_INT_TEMP_CHIP_OVER_125_RES, 10,
  378. BD71828_INT_TEMP_CHIP_OVER_125_RES_MASK),
  379. REGMAP_IRQ_REG(BD71828_INT_TEMP_CHIP_OVER_125_DET, 10,
  380. BD71828_INT_TEMP_CHIP_OVER_125_DET_MASK),
  381. REGMAP_IRQ_REG(BD71828_INT_TEMP_CHIP_OVER_VF_DET, 10,
  382. BD71828_INT_TEMP_CHIP_OVER_VF_DET_MASK),
  383. REGMAP_IRQ_REG(BD71828_INT_TEMP_CHIP_OVER_VF_RES, 10,
  384. BD71828_INT_TEMP_CHIP_OVER_VF_RES_MASK),
  385. /* RTC Alarm */
  386. REGMAP_IRQ_REG(BD71828_INT_RTC0, 11, BD71828_INT_RTC0_MASK),
  387. REGMAP_IRQ_REG(BD71828_INT_RTC1, 11, BD71828_INT_RTC1_MASK),
  388. REGMAP_IRQ_REG(BD71828_INT_RTC2, 11, BD71828_INT_RTC2_MASK),
  389. };
  390. static struct regmap_irq_chip bd71828_irq_chip = {
  391. .name = "bd71828_irq",
  392. .main_status = BD71828_REG_INT_MAIN,
  393. .irqs = &bd71828_irqs[0],
  394. .num_irqs = ARRAY_SIZE(bd71828_irqs),
  395. .status_base = BD71828_REG_INT_BUCK,
  396. .mask_base = BD71828_REG_INT_MASK_BUCK,
  397. .ack_base = BD71828_REG_INT_BUCK,
  398. .mask_invert = true,
  399. .init_ack_masked = true,
  400. .num_regs = 12,
  401. .num_main_regs = 1,
  402. .sub_reg_offsets = &bd718xx_sub_irq_offsets[0],
  403. .num_main_status_bits = 8,
  404. .irq_reg_stride = 1,
  405. };
  406. static struct regmap_irq_chip bd71815_irq_chip = {
  407. .name = "bd71815_irq",
  408. .main_status = BD71815_REG_INT_STAT,
  409. .irqs = &bd71815_irqs[0],
  410. .num_irqs = ARRAY_SIZE(bd71815_irqs),
  411. .status_base = BD71815_REG_INT_STAT_01,
  412. .mask_base = BD71815_REG_INT_EN_01,
  413. .ack_base = BD71815_REG_INT_STAT_01,
  414. .mask_invert = true,
  415. .init_ack_masked = true,
  416. .num_regs = 12,
  417. .num_main_regs = 1,
  418. .sub_reg_offsets = &bd718xx_sub_irq_offsets[0],
  419. .num_main_status_bits = 8,
  420. .irq_reg_stride = 1,
  421. };
  422. static int set_clk_mode(struct device *dev, struct regmap *regmap,
  423. int clkmode_reg)
  424. {
  425. int ret;
  426. unsigned int open_drain;
  427. ret = of_property_read_u32(dev->of_node, "rohm,clkout-open-drain", &open_drain);
  428. if (ret) {
  429. if (ret == -EINVAL)
  430. return 0;
  431. return ret;
  432. }
  433. if (open_drain > 1) {
  434. dev_err(dev, "bad clk32kout mode configuration");
  435. return -EINVAL;
  436. }
  437. if (open_drain)
  438. return regmap_update_bits(regmap, clkmode_reg, OUT32K_MODE,
  439. OUT32K_MODE_OPEN_DRAIN);
  440. return regmap_update_bits(regmap, clkmode_reg, OUT32K_MODE,
  441. OUT32K_MODE_CMOS);
  442. }
  443. static int bd71828_i2c_probe(struct i2c_client *i2c)
  444. {
  445. struct regmap_irq_chip_data *irq_data;
  446. int ret;
  447. struct regmap *regmap;
  448. const struct regmap_config *regmap_config;
  449. struct regmap_irq_chip *irqchip;
  450. unsigned int chip_type;
  451. struct mfd_cell *mfd;
  452. int cells;
  453. int button_irq;
  454. int clkmode_reg;
  455. if (!i2c->irq) {
  456. dev_err(&i2c->dev, "No IRQ configured\n");
  457. return -EINVAL;
  458. }
  459. chip_type = (unsigned int)(uintptr_t)
  460. of_device_get_match_data(&i2c->dev);
  461. switch (chip_type) {
  462. case ROHM_CHIP_TYPE_BD71828:
  463. mfd = bd71828_mfd_cells;
  464. cells = ARRAY_SIZE(bd71828_mfd_cells);
  465. regmap_config = &bd71828_regmap;
  466. irqchip = &bd71828_irq_chip;
  467. clkmode_reg = BD71828_REG_OUT32K;
  468. button_irq = BD71828_INT_SHORTPUSH;
  469. break;
  470. case ROHM_CHIP_TYPE_BD71815:
  471. mfd = bd71815_mfd_cells;
  472. cells = ARRAY_SIZE(bd71815_mfd_cells);
  473. regmap_config = &bd71815_regmap;
  474. irqchip = &bd71815_irq_chip;
  475. clkmode_reg = BD71815_REG_OUT32K;
  476. /*
  477. * If BD71817 support is needed we should be able to handle it
  478. * with proper DT configs + BD71815 drivers + power-button.
  479. * BD71815 data-sheet does not list the power-button IRQ so we
  480. * don't use it.
  481. */
  482. button_irq = 0;
  483. break;
  484. default:
  485. dev_err(&i2c->dev, "Unknown device type");
  486. return -EINVAL;
  487. }
  488. regmap = devm_regmap_init_i2c(i2c, regmap_config);
  489. if (IS_ERR(regmap)) {
  490. dev_err(&i2c->dev, "Failed to initialize Regmap\n");
  491. return PTR_ERR(regmap);
  492. }
  493. ret = devm_regmap_add_irq_chip(&i2c->dev, regmap, i2c->irq,
  494. IRQF_ONESHOT, 0, irqchip, &irq_data);
  495. if (ret) {
  496. dev_err(&i2c->dev, "Failed to add IRQ chip\n");
  497. return ret;
  498. }
  499. dev_dbg(&i2c->dev, "Registered %d IRQs for chip\n",
  500. irqchip->num_irqs);
  501. if (button_irq) {
  502. ret = regmap_irq_get_virq(irq_data, button_irq);
  503. if (ret < 0) {
  504. dev_err(&i2c->dev, "Failed to get the power-key IRQ\n");
  505. return ret;
  506. }
  507. button.irq = ret;
  508. }
  509. ret = set_clk_mode(&i2c->dev, regmap, clkmode_reg);
  510. if (ret)
  511. return ret;
  512. ret = devm_mfd_add_devices(&i2c->dev, PLATFORM_DEVID_AUTO, mfd, cells,
  513. NULL, 0, regmap_irq_get_domain(irq_data));
  514. if (ret)
  515. dev_err(&i2c->dev, "Failed to create subdevices\n");
  516. return ret;
  517. }
  518. static const struct of_device_id bd71828_of_match[] = {
  519. {
  520. .compatible = "rohm,bd71828",
  521. .data = (void *)ROHM_CHIP_TYPE_BD71828,
  522. }, {
  523. .compatible = "rohm,bd71815",
  524. .data = (void *)ROHM_CHIP_TYPE_BD71815,
  525. },
  526. { },
  527. };
  528. MODULE_DEVICE_TABLE(of, bd71828_of_match);
  529. static struct i2c_driver bd71828_drv = {
  530. .driver = {
  531. .name = "rohm-bd71828",
  532. .of_match_table = bd71828_of_match,
  533. },
  534. .probe_new = &bd71828_i2c_probe,
  535. };
  536. module_i2c_driver(bd71828_drv);
  537. MODULE_AUTHOR("Matti Vaittinen <[email protected]>");
  538. MODULE_DESCRIPTION("ROHM BD71828 Power Management IC driver");
  539. MODULE_LICENSE("GPL");