gpio-mxs.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. // SPDX-License-Identifier: GPL-2.0+
  2. //
  3. // MXS GPIO support. (c) 2008 Daniel Mack <[email protected]>
  4. // Copyright 2008 Juergen Beisert, [email protected]
  5. //
  6. // Based on code from Freescale,
  7. // Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  8. #include <linux/err.h>
  9. #include <linux/init.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/io.h>
  12. #include <linux/irq.h>
  13. #include <linux/irqdomain.h>
  14. #include <linux/of.h>
  15. #include <linux/of_address.h>
  16. #include <linux/of_device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/slab.h>
  19. #include <linux/gpio/driver.h>
  20. #include <linux/module.h>
  21. #define MXS_SET 0x4
  22. #define MXS_CLR 0x8
  23. #define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10)
  24. #define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10)
  25. #define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10)
  26. #define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10)
  27. #define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10)
  28. #define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10)
  29. #define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10)
  30. #define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10)
  31. #define GPIO_INT_FALL_EDGE 0x0
  32. #define GPIO_INT_LOW_LEV 0x1
  33. #define GPIO_INT_RISE_EDGE 0x2
  34. #define GPIO_INT_HIGH_LEV 0x3
  35. #define GPIO_INT_LEV_MASK (1 << 0)
  36. #define GPIO_INT_POL_MASK (1 << 1)
  37. enum mxs_gpio_id {
  38. IMX23_GPIO,
  39. IMX28_GPIO,
  40. };
  41. struct mxs_gpio_port {
  42. void __iomem *base;
  43. int id;
  44. int irq;
  45. struct irq_domain *domain;
  46. struct gpio_chip gc;
  47. struct device *dev;
  48. enum mxs_gpio_id devid;
  49. u32 both_edges;
  50. };
  51. static inline int is_imx23_gpio(struct mxs_gpio_port *port)
  52. {
  53. return port->devid == IMX23_GPIO;
  54. }
  55. /* Note: This driver assumes 32 GPIOs are handled in one register */
  56. static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type)
  57. {
  58. u32 val;
  59. u32 pin_mask = 1 << d->hwirq;
  60. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  61. struct irq_chip_type *ct = irq_data_get_chip_type(d);
  62. struct mxs_gpio_port *port = gc->private;
  63. void __iomem *pin_addr;
  64. int edge;
  65. if (!(ct->type & type))
  66. if (irq_setup_alt_chip(d, type))
  67. return -EINVAL;
  68. port->both_edges &= ~pin_mask;
  69. switch (type) {
  70. case IRQ_TYPE_EDGE_BOTH:
  71. val = readl(port->base + PINCTRL_DIN(port)) & pin_mask;
  72. if (val)
  73. edge = GPIO_INT_FALL_EDGE;
  74. else
  75. edge = GPIO_INT_RISE_EDGE;
  76. port->both_edges |= pin_mask;
  77. break;
  78. case IRQ_TYPE_EDGE_RISING:
  79. edge = GPIO_INT_RISE_EDGE;
  80. break;
  81. case IRQ_TYPE_EDGE_FALLING:
  82. edge = GPIO_INT_FALL_EDGE;
  83. break;
  84. case IRQ_TYPE_LEVEL_LOW:
  85. edge = GPIO_INT_LOW_LEV;
  86. break;
  87. case IRQ_TYPE_LEVEL_HIGH:
  88. edge = GPIO_INT_HIGH_LEV;
  89. break;
  90. default:
  91. return -EINVAL;
  92. }
  93. /* set level or edge */
  94. pin_addr = port->base + PINCTRL_IRQLEV(port);
  95. if (edge & GPIO_INT_LEV_MASK) {
  96. writel(pin_mask, pin_addr + MXS_SET);
  97. writel(pin_mask, port->base + PINCTRL_IRQEN(port) + MXS_SET);
  98. } else {
  99. writel(pin_mask, pin_addr + MXS_CLR);
  100. writel(pin_mask, port->base + PINCTRL_PIN2IRQ(port) + MXS_SET);
  101. }
  102. /* set polarity */
  103. pin_addr = port->base + PINCTRL_IRQPOL(port);
  104. if (edge & GPIO_INT_POL_MASK)
  105. writel(pin_mask, pin_addr + MXS_SET);
  106. else
  107. writel(pin_mask, pin_addr + MXS_CLR);
  108. writel(pin_mask, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
  109. return 0;
  110. }
  111. static void mxs_flip_edge(struct mxs_gpio_port *port, u32 gpio)
  112. {
  113. u32 bit, val, edge;
  114. void __iomem *pin_addr;
  115. bit = 1 << gpio;
  116. pin_addr = port->base + PINCTRL_IRQPOL(port);
  117. val = readl(pin_addr);
  118. edge = val & bit;
  119. if (edge)
  120. writel(bit, pin_addr + MXS_CLR);
  121. else
  122. writel(bit, pin_addr + MXS_SET);
  123. }
  124. /* MXS has one interrupt *per* gpio port */
  125. static void mxs_gpio_irq_handler(struct irq_desc *desc)
  126. {
  127. u32 irq_stat;
  128. struct mxs_gpio_port *port = irq_desc_get_handler_data(desc);
  129. desc->irq_data.chip->irq_ack(&desc->irq_data);
  130. irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) &
  131. readl(port->base + PINCTRL_IRQEN(port));
  132. while (irq_stat != 0) {
  133. int irqoffset = fls(irq_stat) - 1;
  134. if (port->both_edges & (1 << irqoffset))
  135. mxs_flip_edge(port, irqoffset);
  136. generic_handle_domain_irq(port->domain, irqoffset);
  137. irq_stat &= ~(1 << irqoffset);
  138. }
  139. }
  140. /*
  141. * Set interrupt number "irq" in the GPIO as a wake-up source.
  142. * While system is running, all registered GPIO interrupts need to have
  143. * wake-up enabled. When system is suspended, only selected GPIO interrupts
  144. * need to have wake-up enabled.
  145. * @param irq interrupt source number
  146. * @param enable enable as wake-up if equal to non-zero
  147. * @return This function returns 0 on success.
  148. */
  149. static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable)
  150. {
  151. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  152. struct mxs_gpio_port *port = gc->private;
  153. if (enable)
  154. enable_irq_wake(port->irq);
  155. else
  156. disable_irq_wake(port->irq);
  157. return 0;
  158. }
  159. static int mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base)
  160. {
  161. struct irq_chip_generic *gc;
  162. struct irq_chip_type *ct;
  163. int rv;
  164. gc = devm_irq_alloc_generic_chip(port->dev, "gpio-mxs", 2, irq_base,
  165. port->base, handle_level_irq);
  166. if (!gc)
  167. return -ENOMEM;
  168. gc->private = port;
  169. ct = &gc->chip_types[0];
  170. ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
  171. ct->chip.irq_ack = irq_gc_ack_set_bit;
  172. ct->chip.irq_mask = irq_gc_mask_disable_reg;
  173. ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
  174. ct->chip.irq_set_type = mxs_gpio_set_irq_type;
  175. ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
  176. ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
  177. ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
  178. ct->regs.enable = PINCTRL_PIN2IRQ(port) + MXS_SET;
  179. ct->regs.disable = PINCTRL_PIN2IRQ(port) + MXS_CLR;
  180. ct = &gc->chip_types[1];
  181. ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
  182. ct->chip.irq_ack = irq_gc_ack_set_bit;
  183. ct->chip.irq_mask = irq_gc_mask_disable_reg;
  184. ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
  185. ct->chip.irq_set_type = mxs_gpio_set_irq_type;
  186. ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
  187. ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
  188. ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
  189. ct->regs.enable = PINCTRL_IRQEN(port) + MXS_SET;
  190. ct->regs.disable = PINCTRL_IRQEN(port) + MXS_CLR;
  191. ct->handler = handle_level_irq;
  192. rv = devm_irq_setup_generic_chip(port->dev, gc, IRQ_MSK(32),
  193. IRQ_GC_INIT_NESTED_LOCK,
  194. IRQ_NOREQUEST, 0);
  195. return rv;
  196. }
  197. static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned int offset)
  198. {
  199. struct mxs_gpio_port *port = gpiochip_get_data(gc);
  200. return irq_find_mapping(port->domain, offset);
  201. }
  202. static int mxs_gpio_get_direction(struct gpio_chip *gc, unsigned int offset)
  203. {
  204. struct mxs_gpio_port *port = gpiochip_get_data(gc);
  205. u32 mask = 1 << offset;
  206. u32 dir;
  207. dir = readl(port->base + PINCTRL_DOE(port));
  208. if (dir & mask)
  209. return GPIO_LINE_DIRECTION_OUT;
  210. return GPIO_LINE_DIRECTION_IN;
  211. }
  212. static const struct of_device_id mxs_gpio_dt_ids[] = {
  213. { .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, },
  214. { .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, },
  215. { /* sentinel */ }
  216. };
  217. MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids);
  218. static int mxs_gpio_probe(struct platform_device *pdev)
  219. {
  220. struct device_node *np = pdev->dev.of_node;
  221. struct device_node *parent;
  222. static void __iomem *base;
  223. struct mxs_gpio_port *port;
  224. int irq_base;
  225. int err;
  226. port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL);
  227. if (!port)
  228. return -ENOMEM;
  229. port->id = of_alias_get_id(np, "gpio");
  230. if (port->id < 0)
  231. return port->id;
  232. port->devid = (enum mxs_gpio_id)of_device_get_match_data(&pdev->dev);
  233. port->dev = &pdev->dev;
  234. port->irq = platform_get_irq(pdev, 0);
  235. if (port->irq < 0)
  236. return port->irq;
  237. /*
  238. * map memory region only once, as all the gpio ports
  239. * share the same one
  240. */
  241. if (!base) {
  242. parent = of_get_parent(np);
  243. base = of_iomap(parent, 0);
  244. of_node_put(parent);
  245. if (!base)
  246. return -EADDRNOTAVAIL;
  247. }
  248. port->base = base;
  249. /* initially disable the interrupts */
  250. writel(0, port->base + PINCTRL_PIN2IRQ(port));
  251. writel(0, port->base + PINCTRL_IRQEN(port));
  252. /* clear address has to be used to clear IRQSTAT bits */
  253. writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
  254. irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0, 32, numa_node_id());
  255. if (irq_base < 0) {
  256. err = irq_base;
  257. goto out_iounmap;
  258. }
  259. port->domain = irq_domain_add_legacy(np, 32, irq_base, 0,
  260. &irq_domain_simple_ops, NULL);
  261. if (!port->domain) {
  262. err = -ENODEV;
  263. goto out_iounmap;
  264. }
  265. /* gpio-mxs can be a generic irq chip */
  266. err = mxs_gpio_init_gc(port, irq_base);
  267. if (err < 0)
  268. goto out_irqdomain_remove;
  269. /* setup one handler for each entry */
  270. irq_set_chained_handler_and_data(port->irq, mxs_gpio_irq_handler,
  271. port);
  272. err = bgpio_init(&port->gc, &pdev->dev, 4,
  273. port->base + PINCTRL_DIN(port),
  274. port->base + PINCTRL_DOUT(port) + MXS_SET,
  275. port->base + PINCTRL_DOUT(port) + MXS_CLR,
  276. port->base + PINCTRL_DOE(port), NULL, 0);
  277. if (err)
  278. goto out_irqdomain_remove;
  279. port->gc.to_irq = mxs_gpio_to_irq;
  280. port->gc.get_direction = mxs_gpio_get_direction;
  281. port->gc.base = port->id * 32;
  282. err = gpiochip_add_data(&port->gc, port);
  283. if (err)
  284. goto out_irqdomain_remove;
  285. return 0;
  286. out_irqdomain_remove:
  287. irq_domain_remove(port->domain);
  288. out_iounmap:
  289. iounmap(port->base);
  290. return err;
  291. }
  292. static struct platform_driver mxs_gpio_driver = {
  293. .driver = {
  294. .name = "gpio-mxs",
  295. .of_match_table = mxs_gpio_dt_ids,
  296. .suppress_bind_attrs = true,
  297. },
  298. .probe = mxs_gpio_probe,
  299. };
  300. static int __init mxs_gpio_init(void)
  301. {
  302. return platform_driver_register(&mxs_gpio_driver);
  303. }
  304. postcore_initcall(mxs_gpio_init);
  305. MODULE_AUTHOR("Freescale Semiconductor, "
  306. "Daniel Mack <danielncaiaq.de>, "
  307. "Juergen Beisert <[email protected]>");
  308. MODULE_DESCRIPTION("Freescale MXS GPIO");
  309. MODULE_LICENSE("GPL");