gpio-hisi.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2020 HiSilicon Limited. */
  3. #include <linux/gpio/driver.h>
  4. #include <linux/module.h>
  5. #include <linux/mod_devicetable.h>
  6. #include <linux/platform_device.h>
  7. #include <linux/property.h>
  8. #define HISI_GPIO_SWPORT_DR_SET_WX 0x000
  9. #define HISI_GPIO_SWPORT_DR_CLR_WX 0x004
  10. #define HISI_GPIO_SWPORT_DDR_SET_WX 0x010
  11. #define HISI_GPIO_SWPORT_DDR_CLR_WX 0x014
  12. #define HISI_GPIO_SWPORT_DDR_ST_WX 0x018
  13. #define HISI_GPIO_INTEN_SET_WX 0x020
  14. #define HISI_GPIO_INTEN_CLR_WX 0x024
  15. #define HISI_GPIO_INTMASK_SET_WX 0x030
  16. #define HISI_GPIO_INTMASK_CLR_WX 0x034
  17. #define HISI_GPIO_INTTYPE_EDGE_SET_WX 0x040
  18. #define HISI_GPIO_INTTYPE_EDGE_CLR_WX 0x044
  19. #define HISI_GPIO_INT_POLARITY_SET_WX 0x050
  20. #define HISI_GPIO_INT_POLARITY_CLR_WX 0x054
  21. #define HISI_GPIO_DEBOUNCE_SET_WX 0x060
  22. #define HISI_GPIO_DEBOUNCE_CLR_WX 0x064
  23. #define HISI_GPIO_INTSTATUS_WX 0x070
  24. #define HISI_GPIO_PORTA_EOI_WX 0x078
  25. #define HISI_GPIO_EXT_PORT_WX 0x080
  26. #define HISI_GPIO_INTCOMB_MASK_WX 0x0a0
  27. #define HISI_GPIO_INT_DEDGE_SET 0x0b0
  28. #define HISI_GPIO_INT_DEDGE_CLR 0x0b4
  29. #define HISI_GPIO_INT_DEDGE_ST 0x0b8
  30. #define HISI_GPIO_LINE_NUM_MAX 32
  31. #define HISI_GPIO_DRIVER_NAME "gpio-hisi"
  32. struct hisi_gpio {
  33. struct gpio_chip chip;
  34. struct device *dev;
  35. void __iomem *reg_base;
  36. unsigned int line_num;
  37. struct irq_chip irq_chip;
  38. int irq;
  39. };
  40. static inline u32 hisi_gpio_read_reg(struct gpio_chip *chip,
  41. unsigned int off)
  42. {
  43. struct hisi_gpio *hisi_gpio =
  44. container_of(chip, struct hisi_gpio, chip);
  45. void __iomem *reg = hisi_gpio->reg_base + off;
  46. return readl(reg);
  47. }
  48. static inline void hisi_gpio_write_reg(struct gpio_chip *chip,
  49. unsigned int off, u32 val)
  50. {
  51. struct hisi_gpio *hisi_gpio =
  52. container_of(chip, struct hisi_gpio, chip);
  53. void __iomem *reg = hisi_gpio->reg_base + off;
  54. writel(val, reg);
  55. }
  56. static void hisi_gpio_set_debounce(struct gpio_chip *chip, unsigned int off,
  57. u32 debounce)
  58. {
  59. if (debounce)
  60. hisi_gpio_write_reg(chip, HISI_GPIO_DEBOUNCE_SET_WX, BIT(off));
  61. else
  62. hisi_gpio_write_reg(chip, HISI_GPIO_DEBOUNCE_CLR_WX, BIT(off));
  63. }
  64. static int hisi_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
  65. unsigned long config)
  66. {
  67. u32 config_para = pinconf_to_config_param(config);
  68. u32 config_arg;
  69. switch (config_para) {
  70. case PIN_CONFIG_INPUT_DEBOUNCE:
  71. config_arg = pinconf_to_config_argument(config);
  72. hisi_gpio_set_debounce(chip, offset, config_arg);
  73. break;
  74. default:
  75. return -ENOTSUPP;
  76. }
  77. return 0;
  78. }
  79. static void hisi_gpio_set_ack(struct irq_data *d)
  80. {
  81. struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
  82. hisi_gpio_write_reg(chip, HISI_GPIO_PORTA_EOI_WX, BIT(irqd_to_hwirq(d)));
  83. }
  84. static void hisi_gpio_irq_set_mask(struct irq_data *d)
  85. {
  86. struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
  87. hisi_gpio_write_reg(chip, HISI_GPIO_INTMASK_SET_WX, BIT(irqd_to_hwirq(d)));
  88. }
  89. static void hisi_gpio_irq_clr_mask(struct irq_data *d)
  90. {
  91. struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
  92. hisi_gpio_write_reg(chip, HISI_GPIO_INTMASK_CLR_WX, BIT(irqd_to_hwirq(d)));
  93. }
  94. static int hisi_gpio_irq_set_type(struct irq_data *d, u32 type)
  95. {
  96. struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
  97. unsigned int mask = BIT(irqd_to_hwirq(d));
  98. switch (type) {
  99. case IRQ_TYPE_EDGE_BOTH:
  100. hisi_gpio_write_reg(chip, HISI_GPIO_INT_DEDGE_SET, mask);
  101. break;
  102. case IRQ_TYPE_EDGE_RISING:
  103. hisi_gpio_write_reg(chip, HISI_GPIO_INTTYPE_EDGE_SET_WX, mask);
  104. hisi_gpio_write_reg(chip, HISI_GPIO_INT_POLARITY_SET_WX, mask);
  105. break;
  106. case IRQ_TYPE_EDGE_FALLING:
  107. hisi_gpio_write_reg(chip, HISI_GPIO_INTTYPE_EDGE_SET_WX, mask);
  108. hisi_gpio_write_reg(chip, HISI_GPIO_INT_POLARITY_CLR_WX, mask);
  109. break;
  110. case IRQ_TYPE_LEVEL_HIGH:
  111. hisi_gpio_write_reg(chip, HISI_GPIO_INTTYPE_EDGE_CLR_WX, mask);
  112. hisi_gpio_write_reg(chip, HISI_GPIO_INT_POLARITY_SET_WX, mask);
  113. break;
  114. case IRQ_TYPE_LEVEL_LOW:
  115. hisi_gpio_write_reg(chip, HISI_GPIO_INTTYPE_EDGE_CLR_WX, mask);
  116. hisi_gpio_write_reg(chip, HISI_GPIO_INT_POLARITY_CLR_WX, mask);
  117. break;
  118. default:
  119. return -EINVAL;
  120. }
  121. /*
  122. * The dual-edge interrupt and other interrupt's registers do not
  123. * take effect at the same time. The registers of the two-edge
  124. * interrupts have higher priorities, the configuration of
  125. * the dual-edge interrupts must be disabled before the configuration
  126. * of other kind of interrupts.
  127. */
  128. if (type != IRQ_TYPE_EDGE_BOTH) {
  129. unsigned int both = hisi_gpio_read_reg(chip, HISI_GPIO_INT_DEDGE_ST);
  130. if (both & mask)
  131. hisi_gpio_write_reg(chip, HISI_GPIO_INT_DEDGE_CLR, mask);
  132. }
  133. if (type & IRQ_TYPE_LEVEL_MASK)
  134. irq_set_handler_locked(d, handle_level_irq);
  135. else if (type & IRQ_TYPE_EDGE_BOTH)
  136. irq_set_handler_locked(d, handle_edge_irq);
  137. return 0;
  138. }
  139. static void hisi_gpio_irq_enable(struct irq_data *d)
  140. {
  141. struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
  142. hisi_gpio_irq_clr_mask(d);
  143. hisi_gpio_write_reg(chip, HISI_GPIO_INTEN_SET_WX, BIT(irqd_to_hwirq(d)));
  144. }
  145. static void hisi_gpio_irq_disable(struct irq_data *d)
  146. {
  147. struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
  148. hisi_gpio_irq_set_mask(d);
  149. hisi_gpio_write_reg(chip, HISI_GPIO_INTEN_CLR_WX, BIT(irqd_to_hwirq(d)));
  150. }
  151. static void hisi_gpio_irq_handler(struct irq_desc *desc)
  152. {
  153. struct hisi_gpio *hisi_gpio = irq_desc_get_handler_data(desc);
  154. unsigned long irq_msk = hisi_gpio_read_reg(&hisi_gpio->chip,
  155. HISI_GPIO_INTSTATUS_WX);
  156. struct irq_chip *irq_c = irq_desc_get_chip(desc);
  157. int hwirq;
  158. chained_irq_enter(irq_c, desc);
  159. for_each_set_bit(hwirq, &irq_msk, HISI_GPIO_LINE_NUM_MAX)
  160. generic_handle_domain_irq(hisi_gpio->chip.irq.domain,
  161. hwirq);
  162. chained_irq_exit(irq_c, desc);
  163. }
  164. static void hisi_gpio_init_irq(struct hisi_gpio *hisi_gpio)
  165. {
  166. struct gpio_chip *chip = &hisi_gpio->chip;
  167. struct gpio_irq_chip *girq_chip = &chip->irq;
  168. /* Set hooks for irq_chip */
  169. hisi_gpio->irq_chip.irq_ack = hisi_gpio_set_ack;
  170. hisi_gpio->irq_chip.irq_mask = hisi_gpio_irq_set_mask;
  171. hisi_gpio->irq_chip.irq_unmask = hisi_gpio_irq_clr_mask;
  172. hisi_gpio->irq_chip.irq_set_type = hisi_gpio_irq_set_type;
  173. hisi_gpio->irq_chip.irq_enable = hisi_gpio_irq_enable;
  174. hisi_gpio->irq_chip.irq_disable = hisi_gpio_irq_disable;
  175. girq_chip->chip = &hisi_gpio->irq_chip;
  176. girq_chip->default_type = IRQ_TYPE_NONE;
  177. girq_chip->num_parents = 1;
  178. girq_chip->parents = &hisi_gpio->irq;
  179. girq_chip->parent_handler = hisi_gpio_irq_handler;
  180. girq_chip->parent_handler_data = hisi_gpio;
  181. /* Clear Mask of GPIO controller combine IRQ */
  182. hisi_gpio_write_reg(chip, HISI_GPIO_INTCOMB_MASK_WX, 1);
  183. }
  184. static const struct acpi_device_id hisi_gpio_acpi_match[] = {
  185. {"HISI0184", 0},
  186. {}
  187. };
  188. MODULE_DEVICE_TABLE(acpi, hisi_gpio_acpi_match);
  189. static void hisi_gpio_get_pdata(struct device *dev,
  190. struct hisi_gpio *hisi_gpio)
  191. {
  192. struct platform_device *pdev = to_platform_device(dev);
  193. struct fwnode_handle *fwnode;
  194. int idx = 0;
  195. device_for_each_child_node(dev, fwnode) {
  196. /* Cycle for once, no need for an array to save line_num */
  197. if (fwnode_property_read_u32(fwnode, "ngpios",
  198. &hisi_gpio->line_num)) {
  199. dev_err(dev,
  200. "failed to get number of lines for port%d and use default value instead\n",
  201. idx);
  202. hisi_gpio->line_num = HISI_GPIO_LINE_NUM_MAX;
  203. }
  204. if (WARN_ON(hisi_gpio->line_num > HISI_GPIO_LINE_NUM_MAX))
  205. hisi_gpio->line_num = HISI_GPIO_LINE_NUM_MAX;
  206. hisi_gpio->irq = platform_get_irq(pdev, idx);
  207. dev_info(dev,
  208. "get hisi_gpio[%d] with %d lines\n", idx,
  209. hisi_gpio->line_num);
  210. idx++;
  211. }
  212. }
  213. static int hisi_gpio_probe(struct platform_device *pdev)
  214. {
  215. struct device *dev = &pdev->dev;
  216. struct hisi_gpio *hisi_gpio;
  217. int port_num;
  218. int ret;
  219. /*
  220. * One GPIO controller own one port currently,
  221. * if we get more from ACPI table, return error.
  222. */
  223. port_num = device_get_child_node_count(dev);
  224. if (WARN_ON(port_num != 1))
  225. return -ENODEV;
  226. hisi_gpio = devm_kzalloc(dev, sizeof(*hisi_gpio), GFP_KERNEL);
  227. if (!hisi_gpio)
  228. return -ENOMEM;
  229. hisi_gpio->reg_base = devm_platform_ioremap_resource(pdev, 0);
  230. if (IS_ERR(hisi_gpio->reg_base))
  231. return PTR_ERR(hisi_gpio->reg_base);
  232. hisi_gpio_get_pdata(dev, hisi_gpio);
  233. hisi_gpio->dev = dev;
  234. ret = bgpio_init(&hisi_gpio->chip, hisi_gpio->dev, 0x4,
  235. hisi_gpio->reg_base + HISI_GPIO_EXT_PORT_WX,
  236. hisi_gpio->reg_base + HISI_GPIO_SWPORT_DR_SET_WX,
  237. hisi_gpio->reg_base + HISI_GPIO_SWPORT_DR_CLR_WX,
  238. hisi_gpio->reg_base + HISI_GPIO_SWPORT_DDR_SET_WX,
  239. hisi_gpio->reg_base + HISI_GPIO_SWPORT_DDR_CLR_WX,
  240. BGPIOF_NO_SET_ON_INPUT);
  241. if (ret) {
  242. dev_err(dev, "failed to init, ret = %d\n", ret);
  243. return ret;
  244. }
  245. hisi_gpio->chip.set_config = hisi_gpio_set_config;
  246. hisi_gpio->chip.ngpio = hisi_gpio->line_num;
  247. hisi_gpio->chip.bgpio_dir_unreadable = 1;
  248. hisi_gpio->chip.base = -1;
  249. if (hisi_gpio->irq > 0)
  250. hisi_gpio_init_irq(hisi_gpio);
  251. ret = devm_gpiochip_add_data(dev, &hisi_gpio->chip, hisi_gpio);
  252. if (ret) {
  253. dev_err(dev, "failed to register gpiochip, ret = %d\n", ret);
  254. return ret;
  255. }
  256. return 0;
  257. }
  258. static struct platform_driver hisi_gpio_driver = {
  259. .driver = {
  260. .name = HISI_GPIO_DRIVER_NAME,
  261. .acpi_match_table = hisi_gpio_acpi_match,
  262. },
  263. .probe = hisi_gpio_probe,
  264. };
  265. module_platform_driver(hisi_gpio_driver);
  266. MODULE_LICENSE("GPL");
  267. MODULE_AUTHOR("Luo Jiaxing <[email protected]>");
  268. MODULE_DESCRIPTION("HiSilicon GPIO controller driver");
  269. MODULE_ALIAS("platform:" HISI_GPIO_DRIVER_NAME);