gpio-davinci.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * TI DaVinci GPIO Support
  4. *
  5. * Copyright (c) 2006-2007 David Brownell
  6. * Copyright (c) 2007, MontaVista Software, Inc. <[email protected]>
  7. */
  8. #include <linux/gpio/driver.h>
  9. #include <linux/errno.h>
  10. #include <linux/kernel.h>
  11. #include <linux/clk.h>
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/irq.h>
  15. #include <linux/irqdomain.h>
  16. #include <linux/module.h>
  17. #include <linux/of.h>
  18. #include <linux/of_device.h>
  19. #include <linux/pinctrl/consumer.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/platform_data/gpio-davinci.h>
  22. #include <linux/irqchip/chained_irq.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/pm_runtime.h>
  25. #include <asm-generic/gpio.h>
  26. #define MAX_REGS_BANKS 5
  27. #define MAX_INT_PER_BANK 32
  28. struct davinci_gpio_regs {
  29. u32 dir;
  30. u32 out_data;
  31. u32 set_data;
  32. u32 clr_data;
  33. u32 in_data;
  34. u32 set_rising;
  35. u32 clr_rising;
  36. u32 set_falling;
  37. u32 clr_falling;
  38. u32 intstat;
  39. };
  40. typedef struct irq_chip *(*gpio_get_irq_chip_cb_t)(unsigned int irq);
  41. #define BINTEN 0x8 /* GPIO Interrupt Per-Bank Enable Register */
  42. static void __iomem *gpio_base;
  43. static unsigned int offset_array[5] = {0x10, 0x38, 0x60, 0x88, 0xb0};
  44. struct davinci_gpio_irq_data {
  45. void __iomem *regs;
  46. struct davinci_gpio_controller *chip;
  47. int bank_num;
  48. };
  49. struct davinci_gpio_controller {
  50. struct gpio_chip chip;
  51. struct irq_domain *irq_domain;
  52. /* Serialize access to GPIO registers */
  53. spinlock_t lock;
  54. void __iomem *regs[MAX_REGS_BANKS];
  55. int gpio_unbanked;
  56. int irqs[MAX_INT_PER_BANK];
  57. struct davinci_gpio_regs context[MAX_REGS_BANKS];
  58. u32 binten_context;
  59. };
  60. static inline u32 __gpio_mask(unsigned gpio)
  61. {
  62. return 1 << (gpio % 32);
  63. }
  64. static inline struct davinci_gpio_regs __iomem *irq2regs(struct irq_data *d)
  65. {
  66. struct davinci_gpio_regs __iomem *g;
  67. g = (__force struct davinci_gpio_regs __iomem *)irq_data_get_irq_chip_data(d);
  68. return g;
  69. }
  70. static int davinci_gpio_irq_setup(struct platform_device *pdev);
  71. /*--------------------------------------------------------------------------*/
  72. /* board setup code *MUST* setup pinmux and enable the GPIO clock. */
  73. static inline int __davinci_direction(struct gpio_chip *chip,
  74. unsigned offset, bool out, int value)
  75. {
  76. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  77. struct davinci_gpio_regs __iomem *g;
  78. unsigned long flags;
  79. u32 temp;
  80. int bank = offset / 32;
  81. u32 mask = __gpio_mask(offset);
  82. g = d->regs[bank];
  83. spin_lock_irqsave(&d->lock, flags);
  84. temp = readl_relaxed(&g->dir);
  85. if (out) {
  86. temp &= ~mask;
  87. writel_relaxed(mask, value ? &g->set_data : &g->clr_data);
  88. } else {
  89. temp |= mask;
  90. }
  91. writel_relaxed(temp, &g->dir);
  92. spin_unlock_irqrestore(&d->lock, flags);
  93. return 0;
  94. }
  95. static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
  96. {
  97. return __davinci_direction(chip, offset, false, 0);
  98. }
  99. static int
  100. davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
  101. {
  102. return __davinci_direction(chip, offset, true, value);
  103. }
  104. /*
  105. * Read the pin's value (works even if it's set up as output);
  106. * returns zero/nonzero.
  107. *
  108. * Note that changes are synched to the GPIO clock, so reading values back
  109. * right after you've set them may give old values.
  110. */
  111. static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
  112. {
  113. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  114. struct davinci_gpio_regs __iomem *g;
  115. int bank = offset / 32;
  116. g = d->regs[bank];
  117. return !!(__gpio_mask(offset) & readl_relaxed(&g->in_data));
  118. }
  119. /*
  120. * Assuming the pin is muxed as a gpio output, set its output value.
  121. */
  122. static void
  123. davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  124. {
  125. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  126. struct davinci_gpio_regs __iomem *g;
  127. int bank = offset / 32;
  128. g = d->regs[bank];
  129. writel_relaxed(__gpio_mask(offset),
  130. value ? &g->set_data : &g->clr_data);
  131. }
  132. static struct davinci_gpio_platform_data *
  133. davinci_gpio_get_pdata(struct platform_device *pdev)
  134. {
  135. struct device_node *dn = pdev->dev.of_node;
  136. struct davinci_gpio_platform_data *pdata;
  137. int ret;
  138. u32 val;
  139. if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node)
  140. return dev_get_platdata(&pdev->dev);
  141. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  142. if (!pdata)
  143. return NULL;
  144. ret = of_property_read_u32(dn, "ti,ngpio", &val);
  145. if (ret)
  146. goto of_err;
  147. pdata->ngpio = val;
  148. ret = of_property_read_u32(dn, "ti,davinci-gpio-unbanked", &val);
  149. if (ret)
  150. goto of_err;
  151. pdata->gpio_unbanked = val;
  152. return pdata;
  153. of_err:
  154. dev_err(&pdev->dev, "Populating pdata from DT failed: err %d\n", ret);
  155. return NULL;
  156. }
  157. static int davinci_gpio_probe(struct platform_device *pdev)
  158. {
  159. int bank, i, ret = 0;
  160. unsigned int ngpio, nbank, nirq;
  161. struct davinci_gpio_controller *chips;
  162. struct davinci_gpio_platform_data *pdata;
  163. struct device *dev = &pdev->dev;
  164. pdata = davinci_gpio_get_pdata(pdev);
  165. if (!pdata) {
  166. dev_err(dev, "No platform data found\n");
  167. return -EINVAL;
  168. }
  169. dev->platform_data = pdata;
  170. /*
  171. * The gpio banks conceptually expose a segmented bitmap,
  172. * and "ngpio" is one more than the largest zero-based
  173. * bit index that's valid.
  174. */
  175. ngpio = pdata->ngpio;
  176. if (ngpio == 0) {
  177. dev_err(dev, "How many GPIOs?\n");
  178. return -EINVAL;
  179. }
  180. if (WARN_ON(ARCH_NR_GPIOS < ngpio))
  181. ngpio = ARCH_NR_GPIOS;
  182. /*
  183. * If there are unbanked interrupts then the number of
  184. * interrupts is equal to number of gpios else all are banked so
  185. * number of interrupts is equal to number of banks(each with 16 gpios)
  186. */
  187. if (pdata->gpio_unbanked)
  188. nirq = pdata->gpio_unbanked;
  189. else
  190. nirq = DIV_ROUND_UP(ngpio, 16);
  191. chips = devm_kzalloc(dev, sizeof(*chips), GFP_KERNEL);
  192. if (!chips)
  193. return -ENOMEM;
  194. gpio_base = devm_platform_ioremap_resource(pdev, 0);
  195. if (IS_ERR(gpio_base))
  196. return PTR_ERR(gpio_base);
  197. for (i = 0; i < nirq; i++) {
  198. chips->irqs[i] = platform_get_irq(pdev, i);
  199. if (chips->irqs[i] < 0)
  200. return dev_err_probe(dev, chips->irqs[i], "IRQ not populated\n");
  201. }
  202. chips->chip.label = dev_name(dev);
  203. chips->chip.direction_input = davinci_direction_in;
  204. chips->chip.get = davinci_gpio_get;
  205. chips->chip.direction_output = davinci_direction_out;
  206. chips->chip.set = davinci_gpio_set;
  207. chips->chip.ngpio = ngpio;
  208. chips->chip.base = pdata->no_auto_base ? pdata->base : -1;
  209. #ifdef CONFIG_OF_GPIO
  210. chips->chip.of_gpio_n_cells = 2;
  211. chips->chip.parent = dev;
  212. chips->chip.request = gpiochip_generic_request;
  213. chips->chip.free = gpiochip_generic_free;
  214. #endif
  215. spin_lock_init(&chips->lock);
  216. nbank = DIV_ROUND_UP(ngpio, 32);
  217. for (bank = 0; bank < nbank; bank++)
  218. chips->regs[bank] = gpio_base + offset_array[bank];
  219. ret = devm_gpiochip_add_data(dev, &chips->chip, chips);
  220. if (ret)
  221. return ret;
  222. platform_set_drvdata(pdev, chips);
  223. ret = davinci_gpio_irq_setup(pdev);
  224. if (ret)
  225. return ret;
  226. return 0;
  227. }
  228. /*--------------------------------------------------------------------------*/
  229. /*
  230. * We expect irqs will normally be set up as input pins, but they can also be
  231. * used as output pins ... which is convenient for testing.
  232. *
  233. * NOTE: The first few GPIOs also have direct INTC hookups in addition
  234. * to their GPIOBNK0 irq, with a bit less overhead.
  235. *
  236. * All those INTC hookups (direct, plus several IRQ banks) can also
  237. * serve as EDMA event triggers.
  238. */
  239. static void gpio_irq_disable(struct irq_data *d)
  240. {
  241. struct davinci_gpio_regs __iomem *g = irq2regs(d);
  242. uintptr_t mask = (uintptr_t)irq_data_get_irq_handler_data(d);
  243. writel_relaxed(mask, &g->clr_falling);
  244. writel_relaxed(mask, &g->clr_rising);
  245. }
  246. static void gpio_irq_enable(struct irq_data *d)
  247. {
  248. struct davinci_gpio_regs __iomem *g = irq2regs(d);
  249. uintptr_t mask = (uintptr_t)irq_data_get_irq_handler_data(d);
  250. unsigned status = irqd_get_trigger_type(d);
  251. status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  252. if (!status)
  253. status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  254. if (status & IRQ_TYPE_EDGE_FALLING)
  255. writel_relaxed(mask, &g->set_falling);
  256. if (status & IRQ_TYPE_EDGE_RISING)
  257. writel_relaxed(mask, &g->set_rising);
  258. }
  259. static int gpio_irq_type(struct irq_data *d, unsigned trigger)
  260. {
  261. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  262. return -EINVAL;
  263. return 0;
  264. }
  265. static struct irq_chip gpio_irqchip = {
  266. .name = "GPIO",
  267. .irq_enable = gpio_irq_enable,
  268. .irq_disable = gpio_irq_disable,
  269. .irq_set_type = gpio_irq_type,
  270. .flags = IRQCHIP_SET_TYPE_MASKED | IRQCHIP_SKIP_SET_WAKE,
  271. };
  272. static void gpio_irq_handler(struct irq_desc *desc)
  273. {
  274. struct davinci_gpio_regs __iomem *g;
  275. u32 mask = 0xffff;
  276. int bank_num;
  277. struct davinci_gpio_controller *d;
  278. struct davinci_gpio_irq_data *irqdata;
  279. irqdata = (struct davinci_gpio_irq_data *)irq_desc_get_handler_data(desc);
  280. bank_num = irqdata->bank_num;
  281. g = irqdata->regs;
  282. d = irqdata->chip;
  283. /* we only care about one bank */
  284. if ((bank_num % 2) == 1)
  285. mask <<= 16;
  286. /* temporarily mask (level sensitive) parent IRQ */
  287. chained_irq_enter(irq_desc_get_chip(desc), desc);
  288. while (1) {
  289. u32 status;
  290. int bit;
  291. irq_hw_number_t hw_irq;
  292. /* ack any irqs */
  293. status = readl_relaxed(&g->intstat) & mask;
  294. if (!status)
  295. break;
  296. writel_relaxed(status, &g->intstat);
  297. /* now demux them to the right lowlevel handler */
  298. while (status) {
  299. bit = __ffs(status);
  300. status &= ~BIT(bit);
  301. /* Max number of gpios per controller is 144 so
  302. * hw_irq will be in [0..143]
  303. */
  304. hw_irq = (bank_num / 2) * 32 + bit;
  305. generic_handle_domain_irq(d->irq_domain, hw_irq);
  306. }
  307. }
  308. chained_irq_exit(irq_desc_get_chip(desc), desc);
  309. /* now it may re-trigger */
  310. }
  311. static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
  312. {
  313. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  314. if (d->irq_domain)
  315. return irq_create_mapping(d->irq_domain, offset);
  316. else
  317. return -ENXIO;
  318. }
  319. static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
  320. {
  321. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  322. /*
  323. * NOTE: we assume for now that only irqs in the first gpio_chip
  324. * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
  325. */
  326. if (offset < d->gpio_unbanked)
  327. return d->irqs[offset];
  328. else
  329. return -ENODEV;
  330. }
  331. static int gpio_irq_type_unbanked(struct irq_data *data, unsigned trigger)
  332. {
  333. struct davinci_gpio_controller *d;
  334. struct davinci_gpio_regs __iomem *g;
  335. u32 mask, i;
  336. d = (struct davinci_gpio_controller *)irq_data_get_irq_handler_data(data);
  337. g = (struct davinci_gpio_regs __iomem *)d->regs[0];
  338. for (i = 0; i < MAX_INT_PER_BANK; i++)
  339. if (data->irq == d->irqs[i])
  340. break;
  341. if (i == MAX_INT_PER_BANK)
  342. return -EINVAL;
  343. mask = __gpio_mask(i);
  344. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  345. return -EINVAL;
  346. writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
  347. ? &g->set_falling : &g->clr_falling);
  348. writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_RISING)
  349. ? &g->set_rising : &g->clr_rising);
  350. return 0;
  351. }
  352. static int
  353. davinci_gpio_irq_map(struct irq_domain *d, unsigned int irq,
  354. irq_hw_number_t hw)
  355. {
  356. struct davinci_gpio_controller *chips =
  357. (struct davinci_gpio_controller *)d->host_data;
  358. struct davinci_gpio_regs __iomem *g = chips->regs[hw / 32];
  359. irq_set_chip_and_handler_name(irq, &gpio_irqchip, handle_simple_irq,
  360. "davinci_gpio");
  361. irq_set_irq_type(irq, IRQ_TYPE_NONE);
  362. irq_set_chip_data(irq, (__force void *)g);
  363. irq_set_handler_data(irq, (void *)(uintptr_t)__gpio_mask(hw));
  364. return 0;
  365. }
  366. static const struct irq_domain_ops davinci_gpio_irq_ops = {
  367. .map = davinci_gpio_irq_map,
  368. .xlate = irq_domain_xlate_onetwocell,
  369. };
  370. static struct irq_chip *davinci_gpio_get_irq_chip(unsigned int irq)
  371. {
  372. static struct irq_chip_type gpio_unbanked;
  373. gpio_unbanked = *irq_data_get_chip_type(irq_get_irq_data(irq));
  374. return &gpio_unbanked.chip;
  375. };
  376. static struct irq_chip *keystone_gpio_get_irq_chip(unsigned int irq)
  377. {
  378. static struct irq_chip gpio_unbanked;
  379. gpio_unbanked = *irq_get_chip(irq);
  380. return &gpio_unbanked;
  381. };
  382. static const struct of_device_id davinci_gpio_ids[];
  383. /*
  384. * NOTE: for suspend/resume, probably best to make a platform_device with
  385. * suspend_late/resume_resume calls hooking into results of the set_wake()
  386. * calls ... so if no gpios are wakeup events the clock can be disabled,
  387. * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
  388. * (dm6446) can be set appropriately for GPIOV33 pins.
  389. */
  390. static int davinci_gpio_irq_setup(struct platform_device *pdev)
  391. {
  392. unsigned gpio, bank;
  393. int irq;
  394. int ret;
  395. struct clk *clk;
  396. u32 binten = 0;
  397. unsigned ngpio;
  398. struct device *dev = &pdev->dev;
  399. struct davinci_gpio_controller *chips = platform_get_drvdata(pdev);
  400. struct davinci_gpio_platform_data *pdata = dev->platform_data;
  401. struct davinci_gpio_regs __iomem *g;
  402. struct irq_domain *irq_domain = NULL;
  403. const struct of_device_id *match;
  404. struct irq_chip *irq_chip;
  405. struct davinci_gpio_irq_data *irqdata;
  406. gpio_get_irq_chip_cb_t gpio_get_irq_chip;
  407. /*
  408. * Use davinci_gpio_get_irq_chip by default to handle non DT cases
  409. */
  410. gpio_get_irq_chip = davinci_gpio_get_irq_chip;
  411. match = of_match_device(of_match_ptr(davinci_gpio_ids),
  412. dev);
  413. if (match)
  414. gpio_get_irq_chip = (gpio_get_irq_chip_cb_t)match->data;
  415. ngpio = pdata->ngpio;
  416. clk = devm_clk_get(dev, "gpio");
  417. if (IS_ERR(clk)) {
  418. dev_err(dev, "Error %ld getting gpio clock\n", PTR_ERR(clk));
  419. return PTR_ERR(clk);
  420. }
  421. ret = clk_prepare_enable(clk);
  422. if (ret)
  423. return ret;
  424. if (!pdata->gpio_unbanked) {
  425. irq = devm_irq_alloc_descs(dev, -1, 0, ngpio, 0);
  426. if (irq < 0) {
  427. dev_err(dev, "Couldn't allocate IRQ numbers\n");
  428. clk_disable_unprepare(clk);
  429. return irq;
  430. }
  431. irq_domain = irq_domain_add_legacy(dev->of_node, ngpio, irq, 0,
  432. &davinci_gpio_irq_ops,
  433. chips);
  434. if (!irq_domain) {
  435. dev_err(dev, "Couldn't register an IRQ domain\n");
  436. clk_disable_unprepare(clk);
  437. return -ENODEV;
  438. }
  439. }
  440. /*
  441. * Arrange gpio_to_irq() support, handling either direct IRQs or
  442. * banked IRQs. Having GPIOs in the first GPIO bank use direct
  443. * IRQs, while the others use banked IRQs, would need some setup
  444. * tweaks to recognize hardware which can do that.
  445. */
  446. chips->chip.to_irq = gpio_to_irq_banked;
  447. chips->irq_domain = irq_domain;
  448. /*
  449. * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
  450. * controller only handling trigger modes. We currently assume no
  451. * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
  452. */
  453. if (pdata->gpio_unbanked) {
  454. /* pass "bank 0" GPIO IRQs to AINTC */
  455. chips->chip.to_irq = gpio_to_irq_unbanked;
  456. chips->gpio_unbanked = pdata->gpio_unbanked;
  457. binten = GENMASK(pdata->gpio_unbanked / 16, 0);
  458. /* AINTC handles mask/unmask; GPIO handles triggering */
  459. irq = chips->irqs[0];
  460. irq_chip = gpio_get_irq_chip(irq);
  461. irq_chip->name = "GPIO-AINTC";
  462. irq_chip->irq_set_type = gpio_irq_type_unbanked;
  463. /* default trigger: both edges */
  464. g = chips->regs[0];
  465. writel_relaxed(~0, &g->set_falling);
  466. writel_relaxed(~0, &g->set_rising);
  467. /* set the direct IRQs up to use that irqchip */
  468. for (gpio = 0; gpio < pdata->gpio_unbanked; gpio++) {
  469. irq_set_chip(chips->irqs[gpio], irq_chip);
  470. irq_set_handler_data(chips->irqs[gpio], chips);
  471. irq_set_status_flags(chips->irqs[gpio],
  472. IRQ_TYPE_EDGE_BOTH);
  473. }
  474. goto done;
  475. }
  476. /*
  477. * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
  478. * then chain through our own handler.
  479. */
  480. for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 16) {
  481. /* disabled by default, enabled only as needed
  482. * There are register sets for 32 GPIOs. 2 banks of 16
  483. * GPIOs are covered by each set of registers hence divide by 2
  484. */
  485. g = chips->regs[bank / 2];
  486. writel_relaxed(~0, &g->clr_falling);
  487. writel_relaxed(~0, &g->clr_rising);
  488. /*
  489. * Each chip handles 32 gpios, and each irq bank consists of 16
  490. * gpio irqs. Pass the irq bank's corresponding controller to
  491. * the chained irq handler.
  492. */
  493. irqdata = devm_kzalloc(&pdev->dev,
  494. sizeof(struct
  495. davinci_gpio_irq_data),
  496. GFP_KERNEL);
  497. if (!irqdata) {
  498. clk_disable_unprepare(clk);
  499. return -ENOMEM;
  500. }
  501. irqdata->regs = g;
  502. irqdata->bank_num = bank;
  503. irqdata->chip = chips;
  504. irq_set_chained_handler_and_data(chips->irqs[bank],
  505. gpio_irq_handler, irqdata);
  506. binten |= BIT(bank);
  507. }
  508. done:
  509. /*
  510. * BINTEN -- per-bank interrupt enable. genirq would also let these
  511. * bits be set/cleared dynamically.
  512. */
  513. writel_relaxed(binten, gpio_base + BINTEN);
  514. return 0;
  515. }
  516. static void davinci_gpio_save_context(struct davinci_gpio_controller *chips,
  517. u32 nbank)
  518. {
  519. struct davinci_gpio_regs __iomem *g;
  520. struct davinci_gpio_regs *context;
  521. u32 bank;
  522. void __iomem *base;
  523. base = chips->regs[0] - offset_array[0];
  524. chips->binten_context = readl_relaxed(base + BINTEN);
  525. for (bank = 0; bank < nbank; bank++) {
  526. g = chips->regs[bank];
  527. context = &chips->context[bank];
  528. context->dir = readl_relaxed(&g->dir);
  529. context->set_data = readl_relaxed(&g->set_data);
  530. context->set_rising = readl_relaxed(&g->set_rising);
  531. context->set_falling = readl_relaxed(&g->set_falling);
  532. }
  533. /* Clear all interrupt status registers */
  534. writel_relaxed(GENMASK(31, 0), &g->intstat);
  535. }
  536. static void davinci_gpio_restore_context(struct davinci_gpio_controller *chips,
  537. u32 nbank)
  538. {
  539. struct davinci_gpio_regs __iomem *g;
  540. struct davinci_gpio_regs *context;
  541. u32 bank;
  542. void __iomem *base;
  543. base = chips->regs[0] - offset_array[0];
  544. if (readl_relaxed(base + BINTEN) != chips->binten_context)
  545. writel_relaxed(chips->binten_context, base + BINTEN);
  546. for (bank = 0; bank < nbank; bank++) {
  547. g = chips->regs[bank];
  548. context = &chips->context[bank];
  549. if (readl_relaxed(&g->dir) != context->dir)
  550. writel_relaxed(context->dir, &g->dir);
  551. if (readl_relaxed(&g->set_data) != context->set_data)
  552. writel_relaxed(context->set_data, &g->set_data);
  553. if (readl_relaxed(&g->set_rising) != context->set_rising)
  554. writel_relaxed(context->set_rising, &g->set_rising);
  555. if (readl_relaxed(&g->set_falling) != context->set_falling)
  556. writel_relaxed(context->set_falling, &g->set_falling);
  557. }
  558. }
  559. static int davinci_gpio_suspend(struct device *dev)
  560. {
  561. struct davinci_gpio_controller *chips = dev_get_drvdata(dev);
  562. struct davinci_gpio_platform_data *pdata = dev_get_platdata(dev);
  563. u32 nbank = DIV_ROUND_UP(pdata->ngpio, 32);
  564. davinci_gpio_save_context(chips, nbank);
  565. return 0;
  566. }
  567. static int davinci_gpio_resume(struct device *dev)
  568. {
  569. struct davinci_gpio_controller *chips = dev_get_drvdata(dev);
  570. struct davinci_gpio_platform_data *pdata = dev_get_platdata(dev);
  571. u32 nbank = DIV_ROUND_UP(pdata->ngpio, 32);
  572. davinci_gpio_restore_context(chips, nbank);
  573. return 0;
  574. }
  575. DEFINE_SIMPLE_DEV_PM_OPS(davinci_gpio_dev_pm_ops, davinci_gpio_suspend,
  576. davinci_gpio_resume);
  577. static const struct of_device_id davinci_gpio_ids[] = {
  578. { .compatible = "ti,keystone-gpio", keystone_gpio_get_irq_chip},
  579. { .compatible = "ti,am654-gpio", keystone_gpio_get_irq_chip},
  580. { .compatible = "ti,dm6441-gpio", davinci_gpio_get_irq_chip},
  581. { /* sentinel */ },
  582. };
  583. MODULE_DEVICE_TABLE(of, davinci_gpio_ids);
  584. static struct platform_driver davinci_gpio_driver = {
  585. .probe = davinci_gpio_probe,
  586. .driver = {
  587. .name = "davinci_gpio",
  588. .pm = pm_sleep_ptr(&davinci_gpio_dev_pm_ops),
  589. .of_match_table = of_match_ptr(davinci_gpio_ids),
  590. },
  591. };
  592. /**
  593. * GPIO driver registration needs to be done before machine_init functions
  594. * access GPIO. Hence davinci_gpio_drv_reg() is a postcore_initcall.
  595. */
  596. static int __init davinci_gpio_drv_reg(void)
  597. {
  598. return platform_driver_register(&davinci_gpio_driver);
  599. }
  600. postcore_initcall(davinci_gpio_drv_reg);