gpio-crystalcove.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Intel Crystal Cove GPIO Driver
  4. *
  5. * Copyright (C) 2012, 2014 Intel Corporation. All rights reserved.
  6. *
  7. * Author: Yang, Bin <[email protected]>
  8. */
  9. #include <linux/bitops.h>
  10. #include <linux/gpio/driver.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/mfd/intel_soc_pmic.h>
  13. #include <linux/module.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/regmap.h>
  16. #include <linux/seq_file.h>
  17. #include <linux/types.h>
  18. #define CRYSTALCOVE_GPIO_NUM 16
  19. #define CRYSTALCOVE_VGPIO_NUM 95
  20. #define UPDATE_IRQ_TYPE BIT(0)
  21. #define UPDATE_IRQ_MASK BIT(1)
  22. #define GPIO0IRQ 0x0b
  23. #define GPIO1IRQ 0x0c
  24. #define MGPIO0IRQS0 0x19
  25. #define MGPIO1IRQS0 0x1a
  26. #define MGPIO0IRQSX 0x1b
  27. #define MGPIO1IRQSX 0x1c
  28. #define GPIO0P0CTLO 0x2b
  29. #define GPIO0P0CTLI 0x33
  30. #define GPIO1P0CTLO 0x3b
  31. #define GPIO1P0CTLI 0x43
  32. #define GPIOPANELCTL 0x52
  33. #define CTLI_INTCNT_DIS (0)
  34. #define CTLI_INTCNT_NE (1 << 1)
  35. #define CTLI_INTCNT_PE (2 << 1)
  36. #define CTLI_INTCNT_BE (3 << 1)
  37. #define CTLO_DIR_IN (0)
  38. #define CTLO_DIR_OUT (1 << 5)
  39. #define CTLO_DRV_CMOS (0)
  40. #define CTLO_DRV_OD (1 << 4)
  41. #define CTLO_DRV_REN (1 << 3)
  42. #define CTLO_RVAL_2KDW (0)
  43. #define CTLO_RVAL_2KUP (1 << 1)
  44. #define CTLO_RVAL_50KDW (2 << 1)
  45. #define CTLO_RVAL_50KUP (3 << 1)
  46. #define CTLO_INPUT_SET (CTLO_DRV_CMOS | CTLO_DRV_REN | CTLO_RVAL_2KUP)
  47. #define CTLO_OUTPUT_SET (CTLO_DIR_OUT | CTLO_INPUT_SET)
  48. enum ctrl_register {
  49. CTRL_IN,
  50. CTRL_OUT,
  51. };
  52. /**
  53. * struct crystalcove_gpio - Crystal Cove GPIO controller
  54. * @buslock: for bus lock/sync and unlock.
  55. * @chip: the abstract gpio_chip structure.
  56. * @regmap: the regmap from the parent device.
  57. * @update: pending IRQ setting update, to be written to the chip upon unlock.
  58. * @intcnt_value: the Interrupt Detect value to be written.
  59. * @set_irq_mask: true if the IRQ mask needs to be set, false to clear.
  60. */
  61. struct crystalcove_gpio {
  62. struct mutex buslock; /* irq_bus_lock */
  63. struct gpio_chip chip;
  64. struct regmap *regmap;
  65. int update;
  66. int intcnt_value;
  67. bool set_irq_mask;
  68. };
  69. static inline int to_reg(int gpio, enum ctrl_register reg_type)
  70. {
  71. int reg;
  72. if (gpio >= CRYSTALCOVE_GPIO_NUM) {
  73. /*
  74. * Virtual GPIO called from ACPI, for now we only support
  75. * the panel ctl.
  76. */
  77. switch (gpio) {
  78. case 0x5e:
  79. return GPIOPANELCTL;
  80. default:
  81. return -EOPNOTSUPP;
  82. }
  83. }
  84. if (reg_type == CTRL_IN) {
  85. if (gpio < 8)
  86. reg = GPIO0P0CTLI;
  87. else
  88. reg = GPIO1P0CTLI;
  89. } else {
  90. if (gpio < 8)
  91. reg = GPIO0P0CTLO;
  92. else
  93. reg = GPIO1P0CTLO;
  94. }
  95. return reg + gpio % 8;
  96. }
  97. static void crystalcove_update_irq_mask(struct crystalcove_gpio *cg, int gpio)
  98. {
  99. u8 mirqs0 = gpio < 8 ? MGPIO0IRQS0 : MGPIO1IRQS0;
  100. int mask = BIT(gpio % 8);
  101. if (cg->set_irq_mask)
  102. regmap_update_bits(cg->regmap, mirqs0, mask, mask);
  103. else
  104. regmap_update_bits(cg->regmap, mirqs0, mask, 0);
  105. }
  106. static void crystalcove_update_irq_ctrl(struct crystalcove_gpio *cg, int gpio)
  107. {
  108. int reg = to_reg(gpio, CTRL_IN);
  109. regmap_update_bits(cg->regmap, reg, CTLI_INTCNT_BE, cg->intcnt_value);
  110. }
  111. static int crystalcove_gpio_dir_in(struct gpio_chip *chip, unsigned int gpio)
  112. {
  113. struct crystalcove_gpio *cg = gpiochip_get_data(chip);
  114. int reg = to_reg(gpio, CTRL_OUT);
  115. if (reg < 0)
  116. return 0;
  117. return regmap_write(cg->regmap, reg, CTLO_INPUT_SET);
  118. }
  119. static int crystalcove_gpio_dir_out(struct gpio_chip *chip, unsigned int gpio, int value)
  120. {
  121. struct crystalcove_gpio *cg = gpiochip_get_data(chip);
  122. int reg = to_reg(gpio, CTRL_OUT);
  123. if (reg < 0)
  124. return 0;
  125. return regmap_write(cg->regmap, reg, CTLO_OUTPUT_SET | value);
  126. }
  127. static int crystalcove_gpio_get(struct gpio_chip *chip, unsigned int gpio)
  128. {
  129. struct crystalcove_gpio *cg = gpiochip_get_data(chip);
  130. unsigned int val;
  131. int ret, reg = to_reg(gpio, CTRL_IN);
  132. if (reg < 0)
  133. return 0;
  134. ret = regmap_read(cg->regmap, reg, &val);
  135. if (ret)
  136. return ret;
  137. return val & 0x1;
  138. }
  139. static void crystalcove_gpio_set(struct gpio_chip *chip, unsigned int gpio, int value)
  140. {
  141. struct crystalcove_gpio *cg = gpiochip_get_data(chip);
  142. int reg = to_reg(gpio, CTRL_OUT);
  143. if (reg < 0)
  144. return;
  145. if (value)
  146. regmap_update_bits(cg->regmap, reg, 1, 1);
  147. else
  148. regmap_update_bits(cg->regmap, reg, 1, 0);
  149. }
  150. static int crystalcove_irq_type(struct irq_data *data, unsigned int type)
  151. {
  152. struct crystalcove_gpio *cg = gpiochip_get_data(irq_data_get_irq_chip_data(data));
  153. irq_hw_number_t hwirq = irqd_to_hwirq(data);
  154. if (hwirq >= CRYSTALCOVE_GPIO_NUM)
  155. return 0;
  156. switch (type) {
  157. case IRQ_TYPE_NONE:
  158. cg->intcnt_value = CTLI_INTCNT_DIS;
  159. break;
  160. case IRQ_TYPE_EDGE_BOTH:
  161. cg->intcnt_value = CTLI_INTCNT_BE;
  162. break;
  163. case IRQ_TYPE_EDGE_RISING:
  164. cg->intcnt_value = CTLI_INTCNT_PE;
  165. break;
  166. case IRQ_TYPE_EDGE_FALLING:
  167. cg->intcnt_value = CTLI_INTCNT_NE;
  168. break;
  169. default:
  170. return -EINVAL;
  171. }
  172. cg->update |= UPDATE_IRQ_TYPE;
  173. return 0;
  174. }
  175. static void crystalcove_bus_lock(struct irq_data *data)
  176. {
  177. struct crystalcove_gpio *cg = gpiochip_get_data(irq_data_get_irq_chip_data(data));
  178. mutex_lock(&cg->buslock);
  179. }
  180. static void crystalcove_bus_sync_unlock(struct irq_data *data)
  181. {
  182. struct crystalcove_gpio *cg = gpiochip_get_data(irq_data_get_irq_chip_data(data));
  183. irq_hw_number_t hwirq = irqd_to_hwirq(data);
  184. if (cg->update & UPDATE_IRQ_TYPE)
  185. crystalcove_update_irq_ctrl(cg, hwirq);
  186. if (cg->update & UPDATE_IRQ_MASK)
  187. crystalcove_update_irq_mask(cg, hwirq);
  188. cg->update = 0;
  189. mutex_unlock(&cg->buslock);
  190. }
  191. static void crystalcove_irq_unmask(struct irq_data *data)
  192. {
  193. struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
  194. struct crystalcove_gpio *cg = gpiochip_get_data(gc);
  195. irq_hw_number_t hwirq = irqd_to_hwirq(data);
  196. if (hwirq >= CRYSTALCOVE_GPIO_NUM)
  197. return;
  198. gpiochip_enable_irq(gc, hwirq);
  199. cg->set_irq_mask = false;
  200. cg->update |= UPDATE_IRQ_MASK;
  201. }
  202. static void crystalcove_irq_mask(struct irq_data *data)
  203. {
  204. struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
  205. struct crystalcove_gpio *cg = gpiochip_get_data(gc);
  206. irq_hw_number_t hwirq = irqd_to_hwirq(data);
  207. if (hwirq >= CRYSTALCOVE_GPIO_NUM)
  208. return;
  209. cg->set_irq_mask = true;
  210. cg->update |= UPDATE_IRQ_MASK;
  211. gpiochip_disable_irq(gc, hwirq);
  212. }
  213. static const struct irq_chip crystalcove_irqchip = {
  214. .name = "Crystal Cove",
  215. .irq_mask = crystalcove_irq_mask,
  216. .irq_unmask = crystalcove_irq_unmask,
  217. .irq_set_type = crystalcove_irq_type,
  218. .irq_bus_lock = crystalcove_bus_lock,
  219. .irq_bus_sync_unlock = crystalcove_bus_sync_unlock,
  220. .flags = IRQCHIP_SKIP_SET_WAKE | IRQCHIP_IMMUTABLE,
  221. GPIOCHIP_IRQ_RESOURCE_HELPERS,
  222. };
  223. static irqreturn_t crystalcove_gpio_irq_handler(int irq, void *data)
  224. {
  225. struct crystalcove_gpio *cg = data;
  226. unsigned long pending;
  227. unsigned int p0, p1;
  228. int gpio;
  229. unsigned int virq;
  230. if (regmap_read(cg->regmap, GPIO0IRQ, &p0) ||
  231. regmap_read(cg->regmap, GPIO1IRQ, &p1))
  232. return IRQ_NONE;
  233. regmap_write(cg->regmap, GPIO0IRQ, p0);
  234. regmap_write(cg->regmap, GPIO1IRQ, p1);
  235. pending = p0 | p1 << 8;
  236. for_each_set_bit(gpio, &pending, CRYSTALCOVE_GPIO_NUM) {
  237. virq = irq_find_mapping(cg->chip.irq.domain, gpio);
  238. handle_nested_irq(virq);
  239. }
  240. return IRQ_HANDLED;
  241. }
  242. static void crystalcove_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
  243. {
  244. struct crystalcove_gpio *cg = gpiochip_get_data(chip);
  245. int gpio, offset;
  246. unsigned int ctlo, ctli, mirqs0, mirqsx, irq;
  247. for (gpio = 0; gpio < CRYSTALCOVE_GPIO_NUM; gpio++) {
  248. regmap_read(cg->regmap, to_reg(gpio, CTRL_OUT), &ctlo);
  249. regmap_read(cg->regmap, to_reg(gpio, CTRL_IN), &ctli);
  250. regmap_read(cg->regmap, gpio < 8 ? MGPIO0IRQS0 : MGPIO1IRQS0,
  251. &mirqs0);
  252. regmap_read(cg->regmap, gpio < 8 ? MGPIO0IRQSX : MGPIO1IRQSX,
  253. &mirqsx);
  254. regmap_read(cg->regmap, gpio < 8 ? GPIO0IRQ : GPIO1IRQ,
  255. &irq);
  256. offset = gpio % 8;
  257. seq_printf(s, " gpio-%-2d %s %s %s %s ctlo=%2x,%s %s %s\n",
  258. gpio, ctlo & CTLO_DIR_OUT ? "out" : "in ",
  259. ctli & 0x1 ? "hi" : "lo",
  260. ctli & CTLI_INTCNT_NE ? "fall" : " ",
  261. ctli & CTLI_INTCNT_PE ? "rise" : " ",
  262. ctlo,
  263. mirqs0 & BIT(offset) ? "s0 mask " : "s0 unmask",
  264. mirqsx & BIT(offset) ? "sx mask " : "sx unmask",
  265. irq & BIT(offset) ? "pending" : " ");
  266. }
  267. }
  268. static int crystalcove_gpio_probe(struct platform_device *pdev)
  269. {
  270. int irq = platform_get_irq(pdev, 0);
  271. struct crystalcove_gpio *cg;
  272. int retval;
  273. struct device *dev = pdev->dev.parent;
  274. struct intel_soc_pmic *pmic = dev_get_drvdata(dev);
  275. struct gpio_irq_chip *girq;
  276. if (irq < 0)
  277. return irq;
  278. cg = devm_kzalloc(&pdev->dev, sizeof(*cg), GFP_KERNEL);
  279. if (!cg)
  280. return -ENOMEM;
  281. mutex_init(&cg->buslock);
  282. cg->chip.label = KBUILD_MODNAME;
  283. cg->chip.direction_input = crystalcove_gpio_dir_in;
  284. cg->chip.direction_output = crystalcove_gpio_dir_out;
  285. cg->chip.get = crystalcove_gpio_get;
  286. cg->chip.set = crystalcove_gpio_set;
  287. cg->chip.base = -1;
  288. cg->chip.ngpio = CRYSTALCOVE_VGPIO_NUM;
  289. cg->chip.can_sleep = true;
  290. cg->chip.parent = dev;
  291. cg->chip.dbg_show = crystalcove_gpio_dbg_show;
  292. cg->regmap = pmic->regmap;
  293. girq = &cg->chip.irq;
  294. gpio_irq_chip_set_chip(girq, &crystalcove_irqchip);
  295. /* This will let us handle the parent IRQ in the driver */
  296. girq->parent_handler = NULL;
  297. girq->num_parents = 0;
  298. girq->parents = NULL;
  299. girq->default_type = IRQ_TYPE_NONE;
  300. girq->handler = handle_simple_irq;
  301. girq->threaded = true;
  302. retval = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  303. crystalcove_gpio_irq_handler,
  304. IRQF_ONESHOT, KBUILD_MODNAME, cg);
  305. if (retval) {
  306. dev_warn(&pdev->dev, "request irq failed: %d\n", retval);
  307. return retval;
  308. }
  309. retval = devm_gpiochip_add_data(&pdev->dev, &cg->chip, cg);
  310. if (retval)
  311. return retval;
  312. /* Distuingish IRQ domain from others sharing (MFD) the same fwnode */
  313. irq_domain_update_bus_token(cg->chip.irq.domain, DOMAIN_BUS_WIRED);
  314. return 0;
  315. }
  316. static struct platform_driver crystalcove_gpio_driver = {
  317. .probe = crystalcove_gpio_probe,
  318. .driver = {
  319. .name = "crystal_cove_gpio",
  320. },
  321. };
  322. module_platform_driver(crystalcove_gpio_driver);
  323. MODULE_AUTHOR("Yang, Bin <[email protected]>");
  324. MODULE_DESCRIPTION("Intel Crystal Cove GPIO Driver");
  325. MODULE_LICENSE("GPL v2");