ts73xx-fpga.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Technologic Systems TS-73xx SBC FPGA loader
  4. *
  5. * Copyright (C) 2016 Florian Fainelli <[email protected]>
  6. *
  7. * FPGA Manager Driver for the on-board Altera Cyclone II FPGA found on
  8. * TS-7300, heavily based on load_fpga.c in their vendor tree.
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/string.h>
  15. #include <linux/iopoll.h>
  16. #include <linux/fpga/fpga-mgr.h>
  17. #define TS73XX_FPGA_DATA_REG 0
  18. #define TS73XX_FPGA_CONFIG_REG 1
  19. #define TS73XX_FPGA_WRITE_DONE 0x1
  20. #define TS73XX_FPGA_WRITE_DONE_TIMEOUT 1000 /* us */
  21. #define TS73XX_FPGA_RESET 0x2
  22. #define TS73XX_FPGA_RESET_LOW_DELAY 30 /* us */
  23. #define TS73XX_FPGA_RESET_HIGH_DELAY 80 /* us */
  24. #define TS73XX_FPGA_LOAD_OK 0x4
  25. #define TS73XX_FPGA_CONFIG_LOAD 0x8
  26. struct ts73xx_fpga_priv {
  27. void __iomem *io_base;
  28. struct device *dev;
  29. };
  30. static int ts73xx_fpga_write_init(struct fpga_manager *mgr,
  31. struct fpga_image_info *info,
  32. const char *buf, size_t count)
  33. {
  34. struct ts73xx_fpga_priv *priv = mgr->priv;
  35. /* Reset the FPGA */
  36. writeb(0, priv->io_base + TS73XX_FPGA_CONFIG_REG);
  37. udelay(TS73XX_FPGA_RESET_LOW_DELAY);
  38. writeb(TS73XX_FPGA_RESET, priv->io_base + TS73XX_FPGA_CONFIG_REG);
  39. udelay(TS73XX_FPGA_RESET_HIGH_DELAY);
  40. return 0;
  41. }
  42. static int ts73xx_fpga_write(struct fpga_manager *mgr, const char *buf,
  43. size_t count)
  44. {
  45. struct ts73xx_fpga_priv *priv = mgr->priv;
  46. size_t i = 0;
  47. int ret;
  48. u8 reg;
  49. while (count--) {
  50. ret = readb_poll_timeout(priv->io_base + TS73XX_FPGA_CONFIG_REG,
  51. reg, !(reg & TS73XX_FPGA_WRITE_DONE),
  52. 1, TS73XX_FPGA_WRITE_DONE_TIMEOUT);
  53. if (ret < 0)
  54. return ret;
  55. writeb(buf[i], priv->io_base + TS73XX_FPGA_DATA_REG);
  56. i++;
  57. }
  58. return 0;
  59. }
  60. static int ts73xx_fpga_write_complete(struct fpga_manager *mgr,
  61. struct fpga_image_info *info)
  62. {
  63. struct ts73xx_fpga_priv *priv = mgr->priv;
  64. u8 reg;
  65. usleep_range(1000, 2000);
  66. reg = readb(priv->io_base + TS73XX_FPGA_CONFIG_REG);
  67. reg |= TS73XX_FPGA_CONFIG_LOAD;
  68. writeb(reg, priv->io_base + TS73XX_FPGA_CONFIG_REG);
  69. usleep_range(1000, 2000);
  70. reg = readb(priv->io_base + TS73XX_FPGA_CONFIG_REG);
  71. reg &= ~TS73XX_FPGA_CONFIG_LOAD;
  72. writeb(reg, priv->io_base + TS73XX_FPGA_CONFIG_REG);
  73. reg = readb(priv->io_base + TS73XX_FPGA_CONFIG_REG);
  74. if ((reg & TS73XX_FPGA_LOAD_OK) != TS73XX_FPGA_LOAD_OK)
  75. return -ETIMEDOUT;
  76. return 0;
  77. }
  78. static const struct fpga_manager_ops ts73xx_fpga_ops = {
  79. .write_init = ts73xx_fpga_write_init,
  80. .write = ts73xx_fpga_write,
  81. .write_complete = ts73xx_fpga_write_complete,
  82. };
  83. static int ts73xx_fpga_probe(struct platform_device *pdev)
  84. {
  85. struct device *kdev = &pdev->dev;
  86. struct ts73xx_fpga_priv *priv;
  87. struct fpga_manager *mgr;
  88. struct resource *res;
  89. priv = devm_kzalloc(kdev, sizeof(*priv), GFP_KERNEL);
  90. if (!priv)
  91. return -ENOMEM;
  92. priv->dev = kdev;
  93. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  94. priv->io_base = devm_ioremap_resource(kdev, res);
  95. if (IS_ERR(priv->io_base))
  96. return PTR_ERR(priv->io_base);
  97. mgr = devm_fpga_mgr_register(kdev, "TS-73xx FPGA Manager",
  98. &ts73xx_fpga_ops, priv);
  99. return PTR_ERR_OR_ZERO(mgr);
  100. }
  101. static struct platform_driver ts73xx_fpga_driver = {
  102. .driver = {
  103. .name = "ts73xx-fpga-mgr",
  104. },
  105. .probe = ts73xx_fpga_probe,
  106. };
  107. module_platform_driver(ts73xx_fpga_driver);
  108. MODULE_AUTHOR("Florian Fainelli <[email protected]>");
  109. MODULE_DESCRIPTION("TS-73xx FPGA Manager driver");
  110. MODULE_LICENSE("GPL v2");