dfl-pci.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for FPGA Device Feature List (DFL) PCIe device
  4. *
  5. * Copyright (C) 2017-2018 Intel Corporation, Inc.
  6. *
  7. * Authors:
  8. * Zhang Yi <[email protected]>
  9. * Xiao Guangrong <[email protected]>
  10. * Joseph Grecco <[email protected]>
  11. * Enno Luebbers <[email protected]>
  12. * Tim Whisonant <[email protected]>
  13. * Ananda Ravuri <[email protected]>
  14. * Henry Mitchel <[email protected]>
  15. */
  16. #include <linux/pci.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/types.h>
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/stddef.h>
  22. #include <linux/errno.h>
  23. #include <linux/aer.h>
  24. #include "dfl.h"
  25. #define DRV_VERSION "0.8"
  26. #define DRV_NAME "dfl-pci"
  27. #define PCI_VSEC_ID_INTEL_DFLS 0x43
  28. #define PCI_VNDR_DFLS_CNT 0x8
  29. #define PCI_VNDR_DFLS_RES 0xc
  30. #define PCI_VNDR_DFLS_RES_BAR_MASK GENMASK(2, 0)
  31. #define PCI_VNDR_DFLS_RES_OFF_MASK GENMASK(31, 3)
  32. struct cci_drvdata {
  33. struct dfl_fpga_cdev *cdev; /* container device */
  34. };
  35. static void __iomem *cci_pci_ioremap_bar0(struct pci_dev *pcidev)
  36. {
  37. if (pcim_iomap_regions(pcidev, BIT(0), DRV_NAME))
  38. return NULL;
  39. return pcim_iomap_table(pcidev)[0];
  40. }
  41. static int cci_pci_alloc_irq(struct pci_dev *pcidev)
  42. {
  43. int ret, nvec = pci_msix_vec_count(pcidev);
  44. if (nvec <= 0) {
  45. dev_dbg(&pcidev->dev, "fpga interrupt not supported\n");
  46. return 0;
  47. }
  48. ret = pci_alloc_irq_vectors(pcidev, nvec, nvec, PCI_IRQ_MSIX);
  49. if (ret < 0)
  50. return ret;
  51. return nvec;
  52. }
  53. static void cci_pci_free_irq(struct pci_dev *pcidev)
  54. {
  55. pci_free_irq_vectors(pcidev);
  56. }
  57. /* PCI Device ID */
  58. #define PCIE_DEVICE_ID_PF_INT_5_X 0xBCBD
  59. #define PCIE_DEVICE_ID_PF_INT_6_X 0xBCC0
  60. #define PCIE_DEVICE_ID_PF_DSC_1_X 0x09C4
  61. #define PCIE_DEVICE_ID_INTEL_PAC_N3000 0x0B30
  62. #define PCIE_DEVICE_ID_INTEL_PAC_D5005 0x0B2B
  63. #define PCIE_DEVICE_ID_SILICOM_PAC_N5010 0x1000
  64. #define PCIE_DEVICE_ID_SILICOM_PAC_N5011 0x1001
  65. #define PCIE_DEVICE_ID_INTEL_DFL 0xbcce
  66. /* PCI Subdevice ID for PCIE_DEVICE_ID_INTEL_DFL */
  67. #define PCIE_SUBDEVICE_ID_INTEL_N6000 0x1770
  68. #define PCIE_SUBDEVICE_ID_INTEL_N6001 0x1771
  69. #define PCIE_SUBDEVICE_ID_INTEL_C6100 0x17d4
  70. /* VF Device */
  71. #define PCIE_DEVICE_ID_VF_INT_5_X 0xBCBF
  72. #define PCIE_DEVICE_ID_VF_INT_6_X 0xBCC1
  73. #define PCIE_DEVICE_ID_VF_DSC_1_X 0x09C5
  74. #define PCIE_DEVICE_ID_INTEL_PAC_D5005_VF 0x0B2C
  75. #define PCIE_DEVICE_ID_INTEL_DFL_VF 0xbccf
  76. static struct pci_device_id cci_pcie_id_tbl[] = {
  77. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_PF_INT_5_X),},
  78. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_VF_INT_5_X),},
  79. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_PF_INT_6_X),},
  80. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_VF_INT_6_X),},
  81. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_PF_DSC_1_X),},
  82. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_VF_DSC_1_X),},
  83. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_PAC_N3000),},
  84. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_PAC_D5005),},
  85. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_PAC_D5005_VF),},
  86. {PCI_DEVICE(PCI_VENDOR_ID_SILICOM_DENMARK, PCIE_DEVICE_ID_SILICOM_PAC_N5010),},
  87. {PCI_DEVICE(PCI_VENDOR_ID_SILICOM_DENMARK, PCIE_DEVICE_ID_SILICOM_PAC_N5011),},
  88. {PCI_DEVICE_SUB(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_DFL,
  89. PCI_VENDOR_ID_INTEL, PCIE_SUBDEVICE_ID_INTEL_N6000),},
  90. {PCI_DEVICE_SUB(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_DFL_VF,
  91. PCI_VENDOR_ID_INTEL, PCIE_SUBDEVICE_ID_INTEL_N6000),},
  92. {PCI_DEVICE_SUB(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_DFL,
  93. PCI_VENDOR_ID_INTEL, PCIE_SUBDEVICE_ID_INTEL_N6001),},
  94. {PCI_DEVICE_SUB(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_DFL_VF,
  95. PCI_VENDOR_ID_INTEL, PCIE_SUBDEVICE_ID_INTEL_N6001),},
  96. {PCI_DEVICE_SUB(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_DFL,
  97. PCI_VENDOR_ID_INTEL, PCIE_SUBDEVICE_ID_INTEL_C6100),},
  98. {PCI_DEVICE_SUB(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_DFL_VF,
  99. PCI_VENDOR_ID_INTEL, PCIE_SUBDEVICE_ID_INTEL_C6100),},
  100. {0,}
  101. };
  102. MODULE_DEVICE_TABLE(pci, cci_pcie_id_tbl);
  103. static int cci_init_drvdata(struct pci_dev *pcidev)
  104. {
  105. struct cci_drvdata *drvdata;
  106. drvdata = devm_kzalloc(&pcidev->dev, sizeof(*drvdata), GFP_KERNEL);
  107. if (!drvdata)
  108. return -ENOMEM;
  109. pci_set_drvdata(pcidev, drvdata);
  110. return 0;
  111. }
  112. static void cci_remove_feature_devs(struct pci_dev *pcidev)
  113. {
  114. struct cci_drvdata *drvdata = pci_get_drvdata(pcidev);
  115. /* remove all children feature devices */
  116. dfl_fpga_feature_devs_remove(drvdata->cdev);
  117. cci_pci_free_irq(pcidev);
  118. }
  119. static int *cci_pci_create_irq_table(struct pci_dev *pcidev, unsigned int nvec)
  120. {
  121. unsigned int i;
  122. int *table;
  123. table = kcalloc(nvec, sizeof(int), GFP_KERNEL);
  124. if (!table)
  125. return table;
  126. for (i = 0; i < nvec; i++)
  127. table[i] = pci_irq_vector(pcidev, i);
  128. return table;
  129. }
  130. static int find_dfls_by_vsec(struct pci_dev *pcidev, struct dfl_fpga_enum_info *info)
  131. {
  132. u32 bir, offset, vndr_hdr, dfl_cnt, dfl_res;
  133. int dfl_res_off, i, bars, voff = 0;
  134. resource_size_t start, len;
  135. while ((voff = pci_find_next_ext_capability(pcidev, voff, PCI_EXT_CAP_ID_VNDR))) {
  136. vndr_hdr = 0;
  137. pci_read_config_dword(pcidev, voff + PCI_VNDR_HEADER, &vndr_hdr);
  138. if (PCI_VNDR_HEADER_ID(vndr_hdr) == PCI_VSEC_ID_INTEL_DFLS &&
  139. pcidev->vendor == PCI_VENDOR_ID_INTEL)
  140. break;
  141. }
  142. if (!voff) {
  143. dev_dbg(&pcidev->dev, "%s no DFL VSEC found\n", __func__);
  144. return -ENODEV;
  145. }
  146. dfl_cnt = 0;
  147. pci_read_config_dword(pcidev, voff + PCI_VNDR_DFLS_CNT, &dfl_cnt);
  148. if (dfl_cnt > PCI_STD_NUM_BARS) {
  149. dev_err(&pcidev->dev, "%s too many DFLs %d > %d\n",
  150. __func__, dfl_cnt, PCI_STD_NUM_BARS);
  151. return -EINVAL;
  152. }
  153. dfl_res_off = voff + PCI_VNDR_DFLS_RES;
  154. if (dfl_res_off + (dfl_cnt * sizeof(u32)) > PCI_CFG_SPACE_EXP_SIZE) {
  155. dev_err(&pcidev->dev, "%s DFL VSEC too big for PCIe config space\n",
  156. __func__);
  157. return -EINVAL;
  158. }
  159. for (i = 0, bars = 0; i < dfl_cnt; i++, dfl_res_off += sizeof(u32)) {
  160. dfl_res = GENMASK(31, 0);
  161. pci_read_config_dword(pcidev, dfl_res_off, &dfl_res);
  162. bir = dfl_res & PCI_VNDR_DFLS_RES_BAR_MASK;
  163. if (bir >= PCI_STD_NUM_BARS) {
  164. dev_err(&pcidev->dev, "%s bad bir number %d\n",
  165. __func__, bir);
  166. return -EINVAL;
  167. }
  168. if (bars & BIT(bir)) {
  169. dev_err(&pcidev->dev, "%s DFL for BAR %d already specified\n",
  170. __func__, bir);
  171. return -EINVAL;
  172. }
  173. bars |= BIT(bir);
  174. len = pci_resource_len(pcidev, bir);
  175. offset = dfl_res & PCI_VNDR_DFLS_RES_OFF_MASK;
  176. if (offset >= len) {
  177. dev_err(&pcidev->dev, "%s bad offset %u >= %pa\n",
  178. __func__, offset, &len);
  179. return -EINVAL;
  180. }
  181. dev_dbg(&pcidev->dev, "%s BAR %d offset 0x%x\n", __func__, bir, offset);
  182. len -= offset;
  183. start = pci_resource_start(pcidev, bir) + offset;
  184. dfl_fpga_enum_info_add_dfl(info, start, len);
  185. }
  186. return 0;
  187. }
  188. /* default method of finding dfls starting at offset 0 of bar 0 */
  189. static int find_dfls_by_default(struct pci_dev *pcidev,
  190. struct dfl_fpga_enum_info *info)
  191. {
  192. int port_num, bar, i, ret = 0;
  193. resource_size_t start, len;
  194. void __iomem *base;
  195. u32 offset;
  196. u64 v;
  197. /* start to find Device Feature List from Bar 0 */
  198. base = cci_pci_ioremap_bar0(pcidev);
  199. if (!base)
  200. return -ENOMEM;
  201. /*
  202. * PF device has FME and Ports/AFUs, and VF device only has one
  203. * Port/AFU. Check them and add related "Device Feature List" info
  204. * for the next step enumeration.
  205. */
  206. if (dfl_feature_is_fme(base)) {
  207. start = pci_resource_start(pcidev, 0);
  208. len = pci_resource_len(pcidev, 0);
  209. dfl_fpga_enum_info_add_dfl(info, start, len);
  210. /*
  211. * find more Device Feature Lists (e.g. Ports) per information
  212. * indicated by FME module.
  213. */
  214. v = readq(base + FME_HDR_CAP);
  215. port_num = FIELD_GET(FME_CAP_NUM_PORTS, v);
  216. WARN_ON(port_num > MAX_DFL_FPGA_PORT_NUM);
  217. for (i = 0; i < port_num; i++) {
  218. v = readq(base + FME_HDR_PORT_OFST(i));
  219. /* skip ports which are not implemented. */
  220. if (!(v & FME_PORT_OFST_IMP))
  221. continue;
  222. /*
  223. * add Port's Device Feature List information for next
  224. * step enumeration.
  225. */
  226. bar = FIELD_GET(FME_PORT_OFST_BAR_ID, v);
  227. offset = FIELD_GET(FME_PORT_OFST_DFH_OFST, v);
  228. if (bar == FME_PORT_OFST_BAR_SKIP) {
  229. continue;
  230. } else if (bar >= PCI_STD_NUM_BARS) {
  231. dev_err(&pcidev->dev, "bad BAR %d for port %d\n",
  232. bar, i);
  233. ret = -EINVAL;
  234. break;
  235. }
  236. start = pci_resource_start(pcidev, bar) + offset;
  237. len = pci_resource_len(pcidev, bar) - offset;
  238. dfl_fpga_enum_info_add_dfl(info, start, len);
  239. }
  240. } else if (dfl_feature_is_port(base)) {
  241. start = pci_resource_start(pcidev, 0);
  242. len = pci_resource_len(pcidev, 0);
  243. dfl_fpga_enum_info_add_dfl(info, start, len);
  244. } else {
  245. ret = -ENODEV;
  246. }
  247. /* release I/O mappings for next step enumeration */
  248. pcim_iounmap_regions(pcidev, BIT(0));
  249. return ret;
  250. }
  251. /* enumerate feature devices under pci device */
  252. static int cci_enumerate_feature_devs(struct pci_dev *pcidev)
  253. {
  254. struct cci_drvdata *drvdata = pci_get_drvdata(pcidev);
  255. struct dfl_fpga_enum_info *info;
  256. struct dfl_fpga_cdev *cdev;
  257. int nvec, ret = 0;
  258. int *irq_table;
  259. /* allocate enumeration info via pci_dev */
  260. info = dfl_fpga_enum_info_alloc(&pcidev->dev);
  261. if (!info)
  262. return -ENOMEM;
  263. /* add irq info for enumeration if the device support irq */
  264. nvec = cci_pci_alloc_irq(pcidev);
  265. if (nvec < 0) {
  266. dev_err(&pcidev->dev, "Fail to alloc irq %d.\n", nvec);
  267. ret = nvec;
  268. goto enum_info_free_exit;
  269. } else if (nvec) {
  270. irq_table = cci_pci_create_irq_table(pcidev, nvec);
  271. if (!irq_table) {
  272. ret = -ENOMEM;
  273. goto irq_free_exit;
  274. }
  275. ret = dfl_fpga_enum_info_add_irq(info, nvec, irq_table);
  276. kfree(irq_table);
  277. if (ret)
  278. goto irq_free_exit;
  279. }
  280. ret = find_dfls_by_vsec(pcidev, info);
  281. if (ret == -ENODEV)
  282. ret = find_dfls_by_default(pcidev, info);
  283. if (ret)
  284. goto irq_free_exit;
  285. /* start enumeration with prepared enumeration information */
  286. cdev = dfl_fpga_feature_devs_enumerate(info);
  287. if (IS_ERR(cdev)) {
  288. dev_err(&pcidev->dev, "Enumeration failure\n");
  289. ret = PTR_ERR(cdev);
  290. goto irq_free_exit;
  291. }
  292. drvdata->cdev = cdev;
  293. irq_free_exit:
  294. if (ret)
  295. cci_pci_free_irq(pcidev);
  296. enum_info_free_exit:
  297. dfl_fpga_enum_info_free(info);
  298. return ret;
  299. }
  300. static
  301. int cci_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *pcidevid)
  302. {
  303. int ret;
  304. ret = pcim_enable_device(pcidev);
  305. if (ret < 0) {
  306. dev_err(&pcidev->dev, "Failed to enable device %d.\n", ret);
  307. return ret;
  308. }
  309. ret = pci_enable_pcie_error_reporting(pcidev);
  310. if (ret && ret != -EINVAL)
  311. dev_info(&pcidev->dev, "PCIE AER unavailable %d.\n", ret);
  312. pci_set_master(pcidev);
  313. ret = dma_set_mask_and_coherent(&pcidev->dev, DMA_BIT_MASK(64));
  314. if (ret)
  315. ret = dma_set_mask_and_coherent(&pcidev->dev, DMA_BIT_MASK(32));
  316. if (ret) {
  317. dev_err(&pcidev->dev, "No suitable DMA support available.\n");
  318. goto disable_error_report_exit;
  319. }
  320. ret = cci_init_drvdata(pcidev);
  321. if (ret) {
  322. dev_err(&pcidev->dev, "Fail to init drvdata %d.\n", ret);
  323. goto disable_error_report_exit;
  324. }
  325. ret = cci_enumerate_feature_devs(pcidev);
  326. if (!ret)
  327. return ret;
  328. dev_err(&pcidev->dev, "enumeration failure %d.\n", ret);
  329. disable_error_report_exit:
  330. pci_disable_pcie_error_reporting(pcidev);
  331. return ret;
  332. }
  333. static int cci_pci_sriov_configure(struct pci_dev *pcidev, int num_vfs)
  334. {
  335. struct cci_drvdata *drvdata = pci_get_drvdata(pcidev);
  336. struct dfl_fpga_cdev *cdev = drvdata->cdev;
  337. if (!num_vfs) {
  338. /*
  339. * disable SRIOV and then put released ports back to default
  340. * PF access mode.
  341. */
  342. pci_disable_sriov(pcidev);
  343. dfl_fpga_cdev_config_ports_pf(cdev);
  344. } else {
  345. int ret;
  346. /*
  347. * before enable SRIOV, put released ports into VF access mode
  348. * first of all.
  349. */
  350. ret = dfl_fpga_cdev_config_ports_vf(cdev, num_vfs);
  351. if (ret)
  352. return ret;
  353. ret = pci_enable_sriov(pcidev, num_vfs);
  354. if (ret) {
  355. dfl_fpga_cdev_config_ports_pf(cdev);
  356. return ret;
  357. }
  358. }
  359. return num_vfs;
  360. }
  361. static void cci_pci_remove(struct pci_dev *pcidev)
  362. {
  363. if (dev_is_pf(&pcidev->dev))
  364. cci_pci_sriov_configure(pcidev, 0);
  365. cci_remove_feature_devs(pcidev);
  366. pci_disable_pcie_error_reporting(pcidev);
  367. }
  368. static struct pci_driver cci_pci_driver = {
  369. .name = DRV_NAME,
  370. .id_table = cci_pcie_id_tbl,
  371. .probe = cci_pci_probe,
  372. .remove = cci_pci_remove,
  373. .sriov_configure = cci_pci_sriov_configure,
  374. };
  375. module_pci_driver(cci_pci_driver);
  376. MODULE_DESCRIPTION("FPGA DFL PCIe Device Driver");
  377. MODULE_AUTHOR("Intel Corporation");
  378. MODULE_LICENSE("GPL v2");