dfl-afu-main.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for FPGA Accelerated Function Unit (AFU)
  4. *
  5. * Copyright (C) 2017-2018 Intel Corporation, Inc.
  6. *
  7. * Authors:
  8. * Wu Hao <[email protected]>
  9. * Xiao Guangrong <[email protected]>
  10. * Joseph Grecco <[email protected]>
  11. * Enno Luebbers <[email protected]>
  12. * Tim Whisonant <[email protected]>
  13. * Ananda Ravuri <[email protected]>
  14. * Henry Mitchel <[email protected]>
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/uaccess.h>
  19. #include <linux/fpga-dfl.h>
  20. #include "dfl-afu.h"
  21. #define RST_POLL_INVL 10 /* us */
  22. #define RST_POLL_TIMEOUT 1000 /* us */
  23. /**
  24. * __afu_port_enable - enable a port by clear reset
  25. * @pdev: port platform device.
  26. *
  27. * Enable Port by clear the port soft reset bit, which is set by default.
  28. * The AFU is unable to respond to any MMIO access while in reset.
  29. * __afu_port_enable function should only be used after __afu_port_disable
  30. * function.
  31. *
  32. * The caller needs to hold lock for protection.
  33. */
  34. int __afu_port_enable(struct platform_device *pdev)
  35. {
  36. struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
  37. void __iomem *base;
  38. u64 v;
  39. WARN_ON(!pdata->disable_count);
  40. if (--pdata->disable_count != 0)
  41. return 0;
  42. base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
  43. /* Clear port soft reset */
  44. v = readq(base + PORT_HDR_CTRL);
  45. v &= ~PORT_CTRL_SFTRST;
  46. writeq(v, base + PORT_HDR_CTRL);
  47. /*
  48. * HW clears the ack bit to indicate that the port is fully out
  49. * of reset.
  50. */
  51. if (readq_poll_timeout(base + PORT_HDR_CTRL, v,
  52. !(v & PORT_CTRL_SFTRST_ACK),
  53. RST_POLL_INVL, RST_POLL_TIMEOUT)) {
  54. dev_err(&pdev->dev, "timeout, failure to enable device\n");
  55. return -ETIMEDOUT;
  56. }
  57. return 0;
  58. }
  59. /**
  60. * __afu_port_disable - disable a port by hold reset
  61. * @pdev: port platform device.
  62. *
  63. * Disable Port by setting the port soft reset bit, it puts the port into reset.
  64. *
  65. * The caller needs to hold lock for protection.
  66. */
  67. int __afu_port_disable(struct platform_device *pdev)
  68. {
  69. struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
  70. void __iomem *base;
  71. u64 v;
  72. if (pdata->disable_count++ != 0)
  73. return 0;
  74. base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
  75. /* Set port soft reset */
  76. v = readq(base + PORT_HDR_CTRL);
  77. v |= PORT_CTRL_SFTRST;
  78. writeq(v, base + PORT_HDR_CTRL);
  79. /*
  80. * HW sets ack bit to 1 when all outstanding requests have been drained
  81. * on this port and minimum soft reset pulse width has elapsed.
  82. * Driver polls port_soft_reset_ack to determine if reset done by HW.
  83. */
  84. if (readq_poll_timeout(base + PORT_HDR_CTRL, v,
  85. v & PORT_CTRL_SFTRST_ACK,
  86. RST_POLL_INVL, RST_POLL_TIMEOUT)) {
  87. dev_err(&pdev->dev, "timeout, failure to disable device\n");
  88. return -ETIMEDOUT;
  89. }
  90. return 0;
  91. }
  92. /*
  93. * This function resets the FPGA Port and its accelerator (AFU) by function
  94. * __port_disable and __port_enable (set port soft reset bit and then clear
  95. * it). Userspace can do Port reset at any time, e.g. during DMA or Partial
  96. * Reconfiguration. But it should never cause any system level issue, only
  97. * functional failure (e.g. DMA or PR operation failure) and be recoverable
  98. * from the failure.
  99. *
  100. * Note: the accelerator (AFU) is not accessible when its port is in reset
  101. * (disabled). Any attempts on MMIO access to AFU while in reset, will
  102. * result errors reported via port error reporting sub feature (if present).
  103. */
  104. static int __port_reset(struct platform_device *pdev)
  105. {
  106. int ret;
  107. ret = __afu_port_disable(pdev);
  108. if (ret)
  109. return ret;
  110. return __afu_port_enable(pdev);
  111. }
  112. static int port_reset(struct platform_device *pdev)
  113. {
  114. struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
  115. int ret;
  116. mutex_lock(&pdata->lock);
  117. ret = __port_reset(pdev);
  118. mutex_unlock(&pdata->lock);
  119. return ret;
  120. }
  121. static int port_get_id(struct platform_device *pdev)
  122. {
  123. void __iomem *base;
  124. base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
  125. return FIELD_GET(PORT_CAP_PORT_NUM, readq(base + PORT_HDR_CAP));
  126. }
  127. static ssize_t
  128. id_show(struct device *dev, struct device_attribute *attr, char *buf)
  129. {
  130. int id = port_get_id(to_platform_device(dev));
  131. return scnprintf(buf, PAGE_SIZE, "%d\n", id);
  132. }
  133. static DEVICE_ATTR_RO(id);
  134. static ssize_t
  135. ltr_show(struct device *dev, struct device_attribute *attr, char *buf)
  136. {
  137. struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
  138. void __iomem *base;
  139. u64 v;
  140. base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
  141. mutex_lock(&pdata->lock);
  142. v = readq(base + PORT_HDR_CTRL);
  143. mutex_unlock(&pdata->lock);
  144. return sprintf(buf, "%x\n", (u8)FIELD_GET(PORT_CTRL_LATENCY, v));
  145. }
  146. static ssize_t
  147. ltr_store(struct device *dev, struct device_attribute *attr,
  148. const char *buf, size_t count)
  149. {
  150. struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
  151. void __iomem *base;
  152. bool ltr;
  153. u64 v;
  154. if (kstrtobool(buf, &ltr))
  155. return -EINVAL;
  156. base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
  157. mutex_lock(&pdata->lock);
  158. v = readq(base + PORT_HDR_CTRL);
  159. v &= ~PORT_CTRL_LATENCY;
  160. v |= FIELD_PREP(PORT_CTRL_LATENCY, ltr ? 1 : 0);
  161. writeq(v, base + PORT_HDR_CTRL);
  162. mutex_unlock(&pdata->lock);
  163. return count;
  164. }
  165. static DEVICE_ATTR_RW(ltr);
  166. static ssize_t
  167. ap1_event_show(struct device *dev, struct device_attribute *attr, char *buf)
  168. {
  169. struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
  170. void __iomem *base;
  171. u64 v;
  172. base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
  173. mutex_lock(&pdata->lock);
  174. v = readq(base + PORT_HDR_STS);
  175. mutex_unlock(&pdata->lock);
  176. return sprintf(buf, "%x\n", (u8)FIELD_GET(PORT_STS_AP1_EVT, v));
  177. }
  178. static ssize_t
  179. ap1_event_store(struct device *dev, struct device_attribute *attr,
  180. const char *buf, size_t count)
  181. {
  182. struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
  183. void __iomem *base;
  184. bool clear;
  185. if (kstrtobool(buf, &clear) || !clear)
  186. return -EINVAL;
  187. base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
  188. mutex_lock(&pdata->lock);
  189. writeq(PORT_STS_AP1_EVT, base + PORT_HDR_STS);
  190. mutex_unlock(&pdata->lock);
  191. return count;
  192. }
  193. static DEVICE_ATTR_RW(ap1_event);
  194. static ssize_t
  195. ap2_event_show(struct device *dev, struct device_attribute *attr,
  196. char *buf)
  197. {
  198. struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
  199. void __iomem *base;
  200. u64 v;
  201. base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
  202. mutex_lock(&pdata->lock);
  203. v = readq(base + PORT_HDR_STS);
  204. mutex_unlock(&pdata->lock);
  205. return sprintf(buf, "%x\n", (u8)FIELD_GET(PORT_STS_AP2_EVT, v));
  206. }
  207. static ssize_t
  208. ap2_event_store(struct device *dev, struct device_attribute *attr,
  209. const char *buf, size_t count)
  210. {
  211. struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
  212. void __iomem *base;
  213. bool clear;
  214. if (kstrtobool(buf, &clear) || !clear)
  215. return -EINVAL;
  216. base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
  217. mutex_lock(&pdata->lock);
  218. writeq(PORT_STS_AP2_EVT, base + PORT_HDR_STS);
  219. mutex_unlock(&pdata->lock);
  220. return count;
  221. }
  222. static DEVICE_ATTR_RW(ap2_event);
  223. static ssize_t
  224. power_state_show(struct device *dev, struct device_attribute *attr, char *buf)
  225. {
  226. struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
  227. void __iomem *base;
  228. u64 v;
  229. base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
  230. mutex_lock(&pdata->lock);
  231. v = readq(base + PORT_HDR_STS);
  232. mutex_unlock(&pdata->lock);
  233. return sprintf(buf, "0x%x\n", (u8)FIELD_GET(PORT_STS_PWR_STATE, v));
  234. }
  235. static DEVICE_ATTR_RO(power_state);
  236. static ssize_t
  237. userclk_freqcmd_store(struct device *dev, struct device_attribute *attr,
  238. const char *buf, size_t count)
  239. {
  240. struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
  241. u64 userclk_freq_cmd;
  242. void __iomem *base;
  243. if (kstrtou64(buf, 0, &userclk_freq_cmd))
  244. return -EINVAL;
  245. base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
  246. mutex_lock(&pdata->lock);
  247. writeq(userclk_freq_cmd, base + PORT_HDR_USRCLK_CMD0);
  248. mutex_unlock(&pdata->lock);
  249. return count;
  250. }
  251. static DEVICE_ATTR_WO(userclk_freqcmd);
  252. static ssize_t
  253. userclk_freqcntrcmd_store(struct device *dev, struct device_attribute *attr,
  254. const char *buf, size_t count)
  255. {
  256. struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
  257. u64 userclk_freqcntr_cmd;
  258. void __iomem *base;
  259. if (kstrtou64(buf, 0, &userclk_freqcntr_cmd))
  260. return -EINVAL;
  261. base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
  262. mutex_lock(&pdata->lock);
  263. writeq(userclk_freqcntr_cmd, base + PORT_HDR_USRCLK_CMD1);
  264. mutex_unlock(&pdata->lock);
  265. return count;
  266. }
  267. static DEVICE_ATTR_WO(userclk_freqcntrcmd);
  268. static ssize_t
  269. userclk_freqsts_show(struct device *dev, struct device_attribute *attr,
  270. char *buf)
  271. {
  272. struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
  273. u64 userclk_freqsts;
  274. void __iomem *base;
  275. base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
  276. mutex_lock(&pdata->lock);
  277. userclk_freqsts = readq(base + PORT_HDR_USRCLK_STS0);
  278. mutex_unlock(&pdata->lock);
  279. return sprintf(buf, "0x%llx\n", (unsigned long long)userclk_freqsts);
  280. }
  281. static DEVICE_ATTR_RO(userclk_freqsts);
  282. static ssize_t
  283. userclk_freqcntrsts_show(struct device *dev, struct device_attribute *attr,
  284. char *buf)
  285. {
  286. struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
  287. u64 userclk_freqcntrsts;
  288. void __iomem *base;
  289. base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
  290. mutex_lock(&pdata->lock);
  291. userclk_freqcntrsts = readq(base + PORT_HDR_USRCLK_STS1);
  292. mutex_unlock(&pdata->lock);
  293. return sprintf(buf, "0x%llx\n",
  294. (unsigned long long)userclk_freqcntrsts);
  295. }
  296. static DEVICE_ATTR_RO(userclk_freqcntrsts);
  297. static struct attribute *port_hdr_attrs[] = {
  298. &dev_attr_id.attr,
  299. &dev_attr_ltr.attr,
  300. &dev_attr_ap1_event.attr,
  301. &dev_attr_ap2_event.attr,
  302. &dev_attr_power_state.attr,
  303. &dev_attr_userclk_freqcmd.attr,
  304. &dev_attr_userclk_freqcntrcmd.attr,
  305. &dev_attr_userclk_freqsts.attr,
  306. &dev_attr_userclk_freqcntrsts.attr,
  307. NULL,
  308. };
  309. static umode_t port_hdr_attrs_visible(struct kobject *kobj,
  310. struct attribute *attr, int n)
  311. {
  312. struct device *dev = kobj_to_dev(kobj);
  313. umode_t mode = attr->mode;
  314. void __iomem *base;
  315. base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
  316. if (dfl_feature_revision(base) > 0) {
  317. /*
  318. * userclk sysfs interfaces are only visible in case port
  319. * revision is 0, as hardware with revision >0 doesn't
  320. * support this.
  321. */
  322. if (attr == &dev_attr_userclk_freqcmd.attr ||
  323. attr == &dev_attr_userclk_freqcntrcmd.attr ||
  324. attr == &dev_attr_userclk_freqsts.attr ||
  325. attr == &dev_attr_userclk_freqcntrsts.attr)
  326. mode = 0;
  327. }
  328. return mode;
  329. }
  330. static const struct attribute_group port_hdr_group = {
  331. .attrs = port_hdr_attrs,
  332. .is_visible = port_hdr_attrs_visible,
  333. };
  334. static int port_hdr_init(struct platform_device *pdev,
  335. struct dfl_feature *feature)
  336. {
  337. port_reset(pdev);
  338. return 0;
  339. }
  340. static long
  341. port_hdr_ioctl(struct platform_device *pdev, struct dfl_feature *feature,
  342. unsigned int cmd, unsigned long arg)
  343. {
  344. long ret;
  345. switch (cmd) {
  346. case DFL_FPGA_PORT_RESET:
  347. if (!arg)
  348. ret = port_reset(pdev);
  349. else
  350. ret = -EINVAL;
  351. break;
  352. default:
  353. dev_dbg(&pdev->dev, "%x cmd not handled", cmd);
  354. ret = -ENODEV;
  355. }
  356. return ret;
  357. }
  358. static const struct dfl_feature_id port_hdr_id_table[] = {
  359. {.id = PORT_FEATURE_ID_HEADER,},
  360. {0,}
  361. };
  362. static const struct dfl_feature_ops port_hdr_ops = {
  363. .init = port_hdr_init,
  364. .ioctl = port_hdr_ioctl,
  365. };
  366. static ssize_t
  367. afu_id_show(struct device *dev, struct device_attribute *attr, char *buf)
  368. {
  369. struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
  370. void __iomem *base;
  371. u64 guidl, guidh;
  372. base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_AFU);
  373. mutex_lock(&pdata->lock);
  374. if (pdata->disable_count) {
  375. mutex_unlock(&pdata->lock);
  376. return -EBUSY;
  377. }
  378. guidl = readq(base + GUID_L);
  379. guidh = readq(base + GUID_H);
  380. mutex_unlock(&pdata->lock);
  381. return scnprintf(buf, PAGE_SIZE, "%016llx%016llx\n", guidh, guidl);
  382. }
  383. static DEVICE_ATTR_RO(afu_id);
  384. static struct attribute *port_afu_attrs[] = {
  385. &dev_attr_afu_id.attr,
  386. NULL
  387. };
  388. static umode_t port_afu_attrs_visible(struct kobject *kobj,
  389. struct attribute *attr, int n)
  390. {
  391. struct device *dev = kobj_to_dev(kobj);
  392. /*
  393. * sysfs entries are visible only if related private feature is
  394. * enumerated.
  395. */
  396. if (!dfl_get_feature_by_id(dev, PORT_FEATURE_ID_AFU))
  397. return 0;
  398. return attr->mode;
  399. }
  400. static const struct attribute_group port_afu_group = {
  401. .attrs = port_afu_attrs,
  402. .is_visible = port_afu_attrs_visible,
  403. };
  404. static int port_afu_init(struct platform_device *pdev,
  405. struct dfl_feature *feature)
  406. {
  407. struct resource *res = &pdev->resource[feature->resource_index];
  408. return afu_mmio_region_add(dev_get_platdata(&pdev->dev),
  409. DFL_PORT_REGION_INDEX_AFU,
  410. resource_size(res), res->start,
  411. DFL_PORT_REGION_MMAP | DFL_PORT_REGION_READ |
  412. DFL_PORT_REGION_WRITE);
  413. }
  414. static const struct dfl_feature_id port_afu_id_table[] = {
  415. {.id = PORT_FEATURE_ID_AFU,},
  416. {0,}
  417. };
  418. static const struct dfl_feature_ops port_afu_ops = {
  419. .init = port_afu_init,
  420. };
  421. static int port_stp_init(struct platform_device *pdev,
  422. struct dfl_feature *feature)
  423. {
  424. struct resource *res = &pdev->resource[feature->resource_index];
  425. return afu_mmio_region_add(dev_get_platdata(&pdev->dev),
  426. DFL_PORT_REGION_INDEX_STP,
  427. resource_size(res), res->start,
  428. DFL_PORT_REGION_MMAP | DFL_PORT_REGION_READ |
  429. DFL_PORT_REGION_WRITE);
  430. }
  431. static const struct dfl_feature_id port_stp_id_table[] = {
  432. {.id = PORT_FEATURE_ID_STP,},
  433. {0,}
  434. };
  435. static const struct dfl_feature_ops port_stp_ops = {
  436. .init = port_stp_init,
  437. };
  438. static long
  439. port_uint_ioctl(struct platform_device *pdev, struct dfl_feature *feature,
  440. unsigned int cmd, unsigned long arg)
  441. {
  442. switch (cmd) {
  443. case DFL_FPGA_PORT_UINT_GET_IRQ_NUM:
  444. return dfl_feature_ioctl_get_num_irqs(pdev, feature, arg);
  445. case DFL_FPGA_PORT_UINT_SET_IRQ:
  446. return dfl_feature_ioctl_set_irq(pdev, feature, arg);
  447. default:
  448. dev_dbg(&pdev->dev, "%x cmd not handled", cmd);
  449. return -ENODEV;
  450. }
  451. }
  452. static const struct dfl_feature_id port_uint_id_table[] = {
  453. {.id = PORT_FEATURE_ID_UINT,},
  454. {0,}
  455. };
  456. static const struct dfl_feature_ops port_uint_ops = {
  457. .ioctl = port_uint_ioctl,
  458. };
  459. static struct dfl_feature_driver port_feature_drvs[] = {
  460. {
  461. .id_table = port_hdr_id_table,
  462. .ops = &port_hdr_ops,
  463. },
  464. {
  465. .id_table = port_afu_id_table,
  466. .ops = &port_afu_ops,
  467. },
  468. {
  469. .id_table = port_err_id_table,
  470. .ops = &port_err_ops,
  471. },
  472. {
  473. .id_table = port_stp_id_table,
  474. .ops = &port_stp_ops,
  475. },
  476. {
  477. .id_table = port_uint_id_table,
  478. .ops = &port_uint_ops,
  479. },
  480. {
  481. .ops = NULL,
  482. }
  483. };
  484. static int afu_open(struct inode *inode, struct file *filp)
  485. {
  486. struct platform_device *fdev = dfl_fpga_inode_to_feature_dev(inode);
  487. struct dfl_feature_platform_data *pdata;
  488. int ret;
  489. pdata = dev_get_platdata(&fdev->dev);
  490. if (WARN_ON(!pdata))
  491. return -ENODEV;
  492. mutex_lock(&pdata->lock);
  493. ret = dfl_feature_dev_use_begin(pdata, filp->f_flags & O_EXCL);
  494. if (!ret) {
  495. dev_dbg(&fdev->dev, "Device File Opened %d Times\n",
  496. dfl_feature_dev_use_count(pdata));
  497. filp->private_data = fdev;
  498. }
  499. mutex_unlock(&pdata->lock);
  500. return ret;
  501. }
  502. static int afu_release(struct inode *inode, struct file *filp)
  503. {
  504. struct platform_device *pdev = filp->private_data;
  505. struct dfl_feature_platform_data *pdata;
  506. struct dfl_feature *feature;
  507. dev_dbg(&pdev->dev, "Device File Release\n");
  508. pdata = dev_get_platdata(&pdev->dev);
  509. mutex_lock(&pdata->lock);
  510. dfl_feature_dev_use_end(pdata);
  511. if (!dfl_feature_dev_use_count(pdata)) {
  512. dfl_fpga_dev_for_each_feature(pdata, feature)
  513. dfl_fpga_set_irq_triggers(feature, 0,
  514. feature->nr_irqs, NULL);
  515. __port_reset(pdev);
  516. afu_dma_region_destroy(pdata);
  517. }
  518. mutex_unlock(&pdata->lock);
  519. return 0;
  520. }
  521. static long afu_ioctl_check_extension(struct dfl_feature_platform_data *pdata,
  522. unsigned long arg)
  523. {
  524. /* No extension support for now */
  525. return 0;
  526. }
  527. static long
  528. afu_ioctl_get_info(struct dfl_feature_platform_data *pdata, void __user *arg)
  529. {
  530. struct dfl_fpga_port_info info;
  531. struct dfl_afu *afu;
  532. unsigned long minsz;
  533. minsz = offsetofend(struct dfl_fpga_port_info, num_umsgs);
  534. if (copy_from_user(&info, arg, minsz))
  535. return -EFAULT;
  536. if (info.argsz < minsz)
  537. return -EINVAL;
  538. mutex_lock(&pdata->lock);
  539. afu = dfl_fpga_pdata_get_private(pdata);
  540. info.flags = 0;
  541. info.num_regions = afu->num_regions;
  542. info.num_umsgs = afu->num_umsgs;
  543. mutex_unlock(&pdata->lock);
  544. if (copy_to_user(arg, &info, sizeof(info)))
  545. return -EFAULT;
  546. return 0;
  547. }
  548. static long afu_ioctl_get_region_info(struct dfl_feature_platform_data *pdata,
  549. void __user *arg)
  550. {
  551. struct dfl_fpga_port_region_info rinfo;
  552. struct dfl_afu_mmio_region region;
  553. unsigned long minsz;
  554. long ret;
  555. minsz = offsetofend(struct dfl_fpga_port_region_info, offset);
  556. if (copy_from_user(&rinfo, arg, minsz))
  557. return -EFAULT;
  558. if (rinfo.argsz < minsz || rinfo.padding)
  559. return -EINVAL;
  560. ret = afu_mmio_region_get_by_index(pdata, rinfo.index, &region);
  561. if (ret)
  562. return ret;
  563. rinfo.flags = region.flags;
  564. rinfo.size = region.size;
  565. rinfo.offset = region.offset;
  566. if (copy_to_user(arg, &rinfo, sizeof(rinfo)))
  567. return -EFAULT;
  568. return 0;
  569. }
  570. static long
  571. afu_ioctl_dma_map(struct dfl_feature_platform_data *pdata, void __user *arg)
  572. {
  573. struct dfl_fpga_port_dma_map map;
  574. unsigned long minsz;
  575. long ret;
  576. minsz = offsetofend(struct dfl_fpga_port_dma_map, iova);
  577. if (copy_from_user(&map, arg, minsz))
  578. return -EFAULT;
  579. if (map.argsz < minsz || map.flags)
  580. return -EINVAL;
  581. ret = afu_dma_map_region(pdata, map.user_addr, map.length, &map.iova);
  582. if (ret)
  583. return ret;
  584. if (copy_to_user(arg, &map, sizeof(map))) {
  585. afu_dma_unmap_region(pdata, map.iova);
  586. return -EFAULT;
  587. }
  588. dev_dbg(&pdata->dev->dev, "dma map: ua=%llx, len=%llx, iova=%llx\n",
  589. (unsigned long long)map.user_addr,
  590. (unsigned long long)map.length,
  591. (unsigned long long)map.iova);
  592. return 0;
  593. }
  594. static long
  595. afu_ioctl_dma_unmap(struct dfl_feature_platform_data *pdata, void __user *arg)
  596. {
  597. struct dfl_fpga_port_dma_unmap unmap;
  598. unsigned long minsz;
  599. minsz = offsetofend(struct dfl_fpga_port_dma_unmap, iova);
  600. if (copy_from_user(&unmap, arg, minsz))
  601. return -EFAULT;
  602. if (unmap.argsz < minsz || unmap.flags)
  603. return -EINVAL;
  604. return afu_dma_unmap_region(pdata, unmap.iova);
  605. }
  606. static long afu_ioctl(struct file *filp, unsigned int cmd, unsigned long arg)
  607. {
  608. struct platform_device *pdev = filp->private_data;
  609. struct dfl_feature_platform_data *pdata;
  610. struct dfl_feature *f;
  611. long ret;
  612. dev_dbg(&pdev->dev, "%s cmd 0x%x\n", __func__, cmd);
  613. pdata = dev_get_platdata(&pdev->dev);
  614. switch (cmd) {
  615. case DFL_FPGA_GET_API_VERSION:
  616. return DFL_FPGA_API_VERSION;
  617. case DFL_FPGA_CHECK_EXTENSION:
  618. return afu_ioctl_check_extension(pdata, arg);
  619. case DFL_FPGA_PORT_GET_INFO:
  620. return afu_ioctl_get_info(pdata, (void __user *)arg);
  621. case DFL_FPGA_PORT_GET_REGION_INFO:
  622. return afu_ioctl_get_region_info(pdata, (void __user *)arg);
  623. case DFL_FPGA_PORT_DMA_MAP:
  624. return afu_ioctl_dma_map(pdata, (void __user *)arg);
  625. case DFL_FPGA_PORT_DMA_UNMAP:
  626. return afu_ioctl_dma_unmap(pdata, (void __user *)arg);
  627. default:
  628. /*
  629. * Let sub-feature's ioctl function to handle the cmd
  630. * Sub-feature's ioctl returns -ENODEV when cmd is not
  631. * handled in this sub feature, and returns 0 and other
  632. * error code if cmd is handled.
  633. */
  634. dfl_fpga_dev_for_each_feature(pdata, f)
  635. if (f->ops && f->ops->ioctl) {
  636. ret = f->ops->ioctl(pdev, f, cmd, arg);
  637. if (ret != -ENODEV)
  638. return ret;
  639. }
  640. }
  641. return -EINVAL;
  642. }
  643. static const struct vm_operations_struct afu_vma_ops = {
  644. #ifdef CONFIG_HAVE_IOREMAP_PROT
  645. .access = generic_access_phys,
  646. #endif
  647. };
  648. static int afu_mmap(struct file *filp, struct vm_area_struct *vma)
  649. {
  650. struct platform_device *pdev = filp->private_data;
  651. struct dfl_feature_platform_data *pdata;
  652. u64 size = vma->vm_end - vma->vm_start;
  653. struct dfl_afu_mmio_region region;
  654. u64 offset;
  655. int ret;
  656. if (!(vma->vm_flags & VM_SHARED))
  657. return -EINVAL;
  658. pdata = dev_get_platdata(&pdev->dev);
  659. offset = vma->vm_pgoff << PAGE_SHIFT;
  660. ret = afu_mmio_region_get_by_offset(pdata, offset, size, &region);
  661. if (ret)
  662. return ret;
  663. if (!(region.flags & DFL_PORT_REGION_MMAP))
  664. return -EINVAL;
  665. if ((vma->vm_flags & VM_READ) && !(region.flags & DFL_PORT_REGION_READ))
  666. return -EPERM;
  667. if ((vma->vm_flags & VM_WRITE) &&
  668. !(region.flags & DFL_PORT_REGION_WRITE))
  669. return -EPERM;
  670. /* Support debug access to the mapping */
  671. vma->vm_ops = &afu_vma_ops;
  672. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  673. return remap_pfn_range(vma, vma->vm_start,
  674. (region.phys + (offset - region.offset)) >> PAGE_SHIFT,
  675. size, vma->vm_page_prot);
  676. }
  677. static const struct file_operations afu_fops = {
  678. .owner = THIS_MODULE,
  679. .open = afu_open,
  680. .release = afu_release,
  681. .unlocked_ioctl = afu_ioctl,
  682. .mmap = afu_mmap,
  683. };
  684. static int afu_dev_init(struct platform_device *pdev)
  685. {
  686. struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
  687. struct dfl_afu *afu;
  688. afu = devm_kzalloc(&pdev->dev, sizeof(*afu), GFP_KERNEL);
  689. if (!afu)
  690. return -ENOMEM;
  691. afu->pdata = pdata;
  692. mutex_lock(&pdata->lock);
  693. dfl_fpga_pdata_set_private(pdata, afu);
  694. afu_mmio_region_init(pdata);
  695. afu_dma_region_init(pdata);
  696. mutex_unlock(&pdata->lock);
  697. return 0;
  698. }
  699. static int afu_dev_destroy(struct platform_device *pdev)
  700. {
  701. struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
  702. mutex_lock(&pdata->lock);
  703. afu_mmio_region_destroy(pdata);
  704. afu_dma_region_destroy(pdata);
  705. dfl_fpga_pdata_set_private(pdata, NULL);
  706. mutex_unlock(&pdata->lock);
  707. return 0;
  708. }
  709. static int port_enable_set(struct platform_device *pdev, bool enable)
  710. {
  711. struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
  712. int ret;
  713. mutex_lock(&pdata->lock);
  714. if (enable)
  715. ret = __afu_port_enable(pdev);
  716. else
  717. ret = __afu_port_disable(pdev);
  718. mutex_unlock(&pdata->lock);
  719. return ret;
  720. }
  721. static struct dfl_fpga_port_ops afu_port_ops = {
  722. .name = DFL_FPGA_FEATURE_DEV_PORT,
  723. .owner = THIS_MODULE,
  724. .get_id = port_get_id,
  725. .enable_set = port_enable_set,
  726. };
  727. static int afu_probe(struct platform_device *pdev)
  728. {
  729. int ret;
  730. dev_dbg(&pdev->dev, "%s\n", __func__);
  731. ret = afu_dev_init(pdev);
  732. if (ret)
  733. goto exit;
  734. ret = dfl_fpga_dev_feature_init(pdev, port_feature_drvs);
  735. if (ret)
  736. goto dev_destroy;
  737. ret = dfl_fpga_dev_ops_register(pdev, &afu_fops, THIS_MODULE);
  738. if (ret) {
  739. dfl_fpga_dev_feature_uinit(pdev);
  740. goto dev_destroy;
  741. }
  742. return 0;
  743. dev_destroy:
  744. afu_dev_destroy(pdev);
  745. exit:
  746. return ret;
  747. }
  748. static int afu_remove(struct platform_device *pdev)
  749. {
  750. dev_dbg(&pdev->dev, "%s\n", __func__);
  751. dfl_fpga_dev_ops_unregister(pdev);
  752. dfl_fpga_dev_feature_uinit(pdev);
  753. afu_dev_destroy(pdev);
  754. return 0;
  755. }
  756. static const struct attribute_group *afu_dev_groups[] = {
  757. &port_hdr_group,
  758. &port_afu_group,
  759. &port_err_group,
  760. NULL
  761. };
  762. static struct platform_driver afu_driver = {
  763. .driver = {
  764. .name = DFL_FPGA_FEATURE_DEV_PORT,
  765. .dev_groups = afu_dev_groups,
  766. },
  767. .probe = afu_probe,
  768. .remove = afu_remove,
  769. };
  770. static int __init afu_init(void)
  771. {
  772. int ret;
  773. dfl_fpga_port_ops_add(&afu_port_ops);
  774. ret = platform_driver_register(&afu_driver);
  775. if (ret)
  776. dfl_fpga_port_ops_del(&afu_port_ops);
  777. return ret;
  778. }
  779. static void __exit afu_exit(void)
  780. {
  781. platform_driver_unregister(&afu_driver);
  782. dfl_fpga_port_ops_del(&afu_port_ops);
  783. }
  784. module_init(afu_init);
  785. module_exit(afu_exit);
  786. MODULE_DESCRIPTION("FPGA Accelerated Function Unit driver");
  787. MODULE_AUTHOR("Intel Corporation");
  788. MODULE_LICENSE("GPL v2");
  789. MODULE_ALIAS("platform:dfl-port");