ti_edac.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2017 Texas Instruments Incorporated - https://www.ti.com/
  4. *
  5. * Texas Instruments DDR3 ECC error correction and detection driver
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/edac.h>
  21. #include <linux/io.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_device.h>
  25. #include <linux/module.h>
  26. #include "edac_module.h"
  27. /* EMIF controller registers */
  28. #define EMIF_SDRAM_CONFIG 0x008
  29. #define EMIF_IRQ_STATUS 0x0ac
  30. #define EMIF_IRQ_ENABLE_SET 0x0b4
  31. #define EMIF_ECC_CTRL 0x110
  32. #define EMIF_1B_ECC_ERR_CNT 0x130
  33. #define EMIF_1B_ECC_ERR_THRSH 0x134
  34. #define EMIF_1B_ECC_ERR_ADDR_LOG 0x13c
  35. #define EMIF_2B_ECC_ERR_ADDR_LOG 0x140
  36. /* Bit definitions for EMIF_SDRAM_CONFIG */
  37. #define SDRAM_TYPE_SHIFT 29
  38. #define SDRAM_TYPE_MASK GENMASK(31, 29)
  39. #define SDRAM_TYPE_DDR3 (3 << SDRAM_TYPE_SHIFT)
  40. #define SDRAM_TYPE_DDR2 (2 << SDRAM_TYPE_SHIFT)
  41. #define SDRAM_NARROW_MODE_MASK GENMASK(15, 14)
  42. #define SDRAM_K2_NARROW_MODE_SHIFT 12
  43. #define SDRAM_K2_NARROW_MODE_MASK GENMASK(13, 12)
  44. #define SDRAM_ROWSIZE_SHIFT 7
  45. #define SDRAM_ROWSIZE_MASK GENMASK(9, 7)
  46. #define SDRAM_IBANK_SHIFT 4
  47. #define SDRAM_IBANK_MASK GENMASK(6, 4)
  48. #define SDRAM_K2_IBANK_SHIFT 5
  49. #define SDRAM_K2_IBANK_MASK GENMASK(6, 5)
  50. #define SDRAM_K2_EBANK_SHIFT 3
  51. #define SDRAM_K2_EBANK_MASK BIT(SDRAM_K2_EBANK_SHIFT)
  52. #define SDRAM_PAGESIZE_SHIFT 0
  53. #define SDRAM_PAGESIZE_MASK GENMASK(2, 0)
  54. #define SDRAM_K2_PAGESIZE_SHIFT 0
  55. #define SDRAM_K2_PAGESIZE_MASK GENMASK(1, 0)
  56. #define EMIF_1B_ECC_ERR_THRSH_SHIFT 24
  57. /* IRQ bit definitions */
  58. #define EMIF_1B_ECC_ERR BIT(5)
  59. #define EMIF_2B_ECC_ERR BIT(4)
  60. #define EMIF_WR_ECC_ERR BIT(3)
  61. #define EMIF_SYS_ERR BIT(0)
  62. /* Bit 31 enables ECC and 28 enables RMW */
  63. #define ECC_ENABLED (BIT(31) | BIT(28))
  64. #define EDAC_MOD_NAME "ti-emif-edac"
  65. enum {
  66. EMIF_TYPE_DRA7,
  67. EMIF_TYPE_K2
  68. };
  69. struct ti_edac {
  70. void __iomem *reg;
  71. };
  72. static u32 ti_edac_readl(struct ti_edac *edac, u16 offset)
  73. {
  74. return readl_relaxed(edac->reg + offset);
  75. }
  76. static void ti_edac_writel(struct ti_edac *edac, u32 val, u16 offset)
  77. {
  78. writel_relaxed(val, edac->reg + offset);
  79. }
  80. static irqreturn_t ti_edac_isr(int irq, void *data)
  81. {
  82. struct mem_ctl_info *mci = data;
  83. struct ti_edac *edac = mci->pvt_info;
  84. u32 irq_status;
  85. u32 err_addr;
  86. int err_count;
  87. irq_status = ti_edac_readl(edac, EMIF_IRQ_STATUS);
  88. if (irq_status & EMIF_1B_ECC_ERR) {
  89. err_addr = ti_edac_readl(edac, EMIF_1B_ECC_ERR_ADDR_LOG);
  90. err_count = ti_edac_readl(edac, EMIF_1B_ECC_ERR_CNT);
  91. ti_edac_writel(edac, err_count, EMIF_1B_ECC_ERR_CNT);
  92. edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, err_count,
  93. err_addr >> PAGE_SHIFT,
  94. err_addr & ~PAGE_MASK, -1, 0, 0, 0,
  95. mci->ctl_name, "1B");
  96. }
  97. if (irq_status & EMIF_2B_ECC_ERR) {
  98. err_addr = ti_edac_readl(edac, EMIF_2B_ECC_ERR_ADDR_LOG);
  99. edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
  100. err_addr >> PAGE_SHIFT,
  101. err_addr & ~PAGE_MASK, -1, 0, 0, 0,
  102. mci->ctl_name, "2B");
  103. }
  104. if (irq_status & EMIF_WR_ECC_ERR)
  105. edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
  106. 0, 0, -1, 0, 0, 0,
  107. mci->ctl_name, "WR");
  108. ti_edac_writel(edac, irq_status, EMIF_IRQ_STATUS);
  109. return IRQ_HANDLED;
  110. }
  111. static void ti_edac_setup_dimm(struct mem_ctl_info *mci, u32 type)
  112. {
  113. struct dimm_info *dimm;
  114. struct ti_edac *edac = mci->pvt_info;
  115. int bits;
  116. u32 val;
  117. u32 memsize;
  118. dimm = edac_get_dimm(mci, 0, 0, 0);
  119. val = ti_edac_readl(edac, EMIF_SDRAM_CONFIG);
  120. if (type == EMIF_TYPE_DRA7) {
  121. bits = ((val & SDRAM_PAGESIZE_MASK) >> SDRAM_PAGESIZE_SHIFT) + 8;
  122. bits += ((val & SDRAM_ROWSIZE_MASK) >> SDRAM_ROWSIZE_SHIFT) + 9;
  123. bits += (val & SDRAM_IBANK_MASK) >> SDRAM_IBANK_SHIFT;
  124. if (val & SDRAM_NARROW_MODE_MASK) {
  125. bits++;
  126. dimm->dtype = DEV_X16;
  127. } else {
  128. bits += 2;
  129. dimm->dtype = DEV_X32;
  130. }
  131. } else {
  132. bits = 16;
  133. bits += ((val & SDRAM_K2_PAGESIZE_MASK) >>
  134. SDRAM_K2_PAGESIZE_SHIFT) + 8;
  135. bits += (val & SDRAM_K2_IBANK_MASK) >> SDRAM_K2_IBANK_SHIFT;
  136. bits += (val & SDRAM_K2_EBANK_MASK) >> SDRAM_K2_EBANK_SHIFT;
  137. val = (val & SDRAM_K2_NARROW_MODE_MASK) >>
  138. SDRAM_K2_NARROW_MODE_SHIFT;
  139. switch (val) {
  140. case 0:
  141. bits += 3;
  142. dimm->dtype = DEV_X64;
  143. break;
  144. case 1:
  145. bits += 2;
  146. dimm->dtype = DEV_X32;
  147. break;
  148. case 2:
  149. bits++;
  150. dimm->dtype = DEV_X16;
  151. break;
  152. }
  153. }
  154. memsize = 1 << bits;
  155. dimm->nr_pages = memsize >> PAGE_SHIFT;
  156. dimm->grain = 4;
  157. if ((val & SDRAM_TYPE_MASK) == SDRAM_TYPE_DDR2)
  158. dimm->mtype = MEM_DDR2;
  159. else
  160. dimm->mtype = MEM_DDR3;
  161. val = ti_edac_readl(edac, EMIF_ECC_CTRL);
  162. if (val & ECC_ENABLED)
  163. dimm->edac_mode = EDAC_SECDED;
  164. else
  165. dimm->edac_mode = EDAC_NONE;
  166. }
  167. static const struct of_device_id ti_edac_of_match[] = {
  168. { .compatible = "ti,emif-keystone", .data = (void *)EMIF_TYPE_K2 },
  169. { .compatible = "ti,emif-dra7xx", .data = (void *)EMIF_TYPE_DRA7 },
  170. {},
  171. };
  172. MODULE_DEVICE_TABLE(of, ti_edac_of_match);
  173. static int _emif_get_id(struct device_node *node)
  174. {
  175. struct device_node *np;
  176. const __be32 *addrp;
  177. u32 addr, my_addr;
  178. int my_id = 0;
  179. addrp = of_get_address(node, 0, NULL, NULL);
  180. my_addr = (u32)of_translate_address(node, addrp);
  181. for_each_matching_node(np, ti_edac_of_match) {
  182. if (np == node)
  183. continue;
  184. addrp = of_get_address(np, 0, NULL, NULL);
  185. addr = (u32)of_translate_address(np, addrp);
  186. edac_printk(KERN_INFO, EDAC_MOD_NAME,
  187. "addr=%x, my_addr=%x\n",
  188. addr, my_addr);
  189. if (addr < my_addr)
  190. my_id++;
  191. }
  192. return my_id;
  193. }
  194. static int ti_edac_probe(struct platform_device *pdev)
  195. {
  196. int error_irq = 0, ret = -ENODEV;
  197. struct device *dev = &pdev->dev;
  198. struct resource *res;
  199. void __iomem *reg;
  200. struct mem_ctl_info *mci;
  201. struct edac_mc_layer layers[1];
  202. const struct of_device_id *id;
  203. struct ti_edac *edac;
  204. int emif_id;
  205. id = of_match_device(ti_edac_of_match, &pdev->dev);
  206. if (!id)
  207. return -ENODEV;
  208. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  209. reg = devm_ioremap_resource(dev, res);
  210. if (IS_ERR(reg))
  211. return PTR_ERR(reg);
  212. layers[0].type = EDAC_MC_LAYER_ALL_MEM;
  213. layers[0].size = 1;
  214. /* Allocate ID number for our EMIF controller */
  215. emif_id = _emif_get_id(pdev->dev.of_node);
  216. if (emif_id < 0)
  217. return -EINVAL;
  218. mci = edac_mc_alloc(emif_id, 1, layers, sizeof(*edac));
  219. if (!mci)
  220. return -ENOMEM;
  221. mci->pdev = &pdev->dev;
  222. edac = mci->pvt_info;
  223. edac->reg = reg;
  224. platform_set_drvdata(pdev, mci);
  225. mci->mtype_cap = MEM_FLAG_DDR3 | MEM_FLAG_DDR2;
  226. mci->edac_ctl_cap = EDAC_FLAG_SECDED | EDAC_FLAG_NONE;
  227. mci->mod_name = EDAC_MOD_NAME;
  228. mci->ctl_name = id->compatible;
  229. mci->dev_name = dev_name(&pdev->dev);
  230. /* Setup memory layout */
  231. ti_edac_setup_dimm(mci, (u32)(id->data));
  232. /* add EMIF ECC error handler */
  233. error_irq = platform_get_irq(pdev, 0);
  234. if (error_irq < 0) {
  235. ret = error_irq;
  236. goto err;
  237. }
  238. ret = devm_request_irq(dev, error_irq, ti_edac_isr, 0,
  239. "emif-edac-irq", mci);
  240. if (ret) {
  241. edac_printk(KERN_ERR, EDAC_MOD_NAME,
  242. "request_irq fail for EMIF EDAC irq\n");
  243. goto err;
  244. }
  245. ret = edac_mc_add_mc(mci);
  246. if (ret) {
  247. edac_printk(KERN_ERR, EDAC_MOD_NAME,
  248. "Failed to register mci: %d.\n", ret);
  249. goto err;
  250. }
  251. /* Generate an interrupt with each 1b error */
  252. ti_edac_writel(edac, 1 << EMIF_1B_ECC_ERR_THRSH_SHIFT,
  253. EMIF_1B_ECC_ERR_THRSH);
  254. /* Enable interrupts */
  255. ti_edac_writel(edac,
  256. EMIF_1B_ECC_ERR | EMIF_2B_ECC_ERR | EMIF_WR_ECC_ERR,
  257. EMIF_IRQ_ENABLE_SET);
  258. return 0;
  259. err:
  260. edac_mc_free(mci);
  261. return ret;
  262. }
  263. static int ti_edac_remove(struct platform_device *pdev)
  264. {
  265. struct mem_ctl_info *mci = platform_get_drvdata(pdev);
  266. edac_mc_del_mc(&pdev->dev);
  267. edac_mc_free(mci);
  268. return 0;
  269. }
  270. static struct platform_driver ti_edac_driver = {
  271. .probe = ti_edac_probe,
  272. .remove = ti_edac_remove,
  273. .driver = {
  274. .name = EDAC_MOD_NAME,
  275. .of_match_table = ti_edac_of_match,
  276. },
  277. };
  278. module_platform_driver(ti_edac_driver);
  279. MODULE_AUTHOR("Texas Instruments Inc.");
  280. MODULE_DESCRIPTION("EDAC Driver for Texas Instruments DDR3 MC");
  281. MODULE_LICENSE("GPL v2");