mpc85xx_edac.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Freescale MPC85xx Memory Controller kernel module
  4. * Author: Dave Jiang <[email protected]>
  5. *
  6. * 2006-2007 (c) MontaVista Software, Inc.
  7. */
  8. #ifndef _MPC85XX_EDAC_H_
  9. #define _MPC85XX_EDAC_H_
  10. #define MPC85XX_REVISION " Ver: 2.0.0"
  11. #define EDAC_MOD_STR "MPC85xx_edac"
  12. #define mpc85xx_printk(level, fmt, arg...) \
  13. edac_printk(level, "MPC85xx", fmt, ##arg)
  14. /*
  15. * L2 Err defines
  16. */
  17. #define MPC85XX_L2_ERRINJHI 0x0000
  18. #define MPC85XX_L2_ERRINJLO 0x0004
  19. #define MPC85XX_L2_ERRINJCTL 0x0008
  20. #define MPC85XX_L2_CAPTDATAHI 0x0020
  21. #define MPC85XX_L2_CAPTDATALO 0x0024
  22. #define MPC85XX_L2_CAPTECC 0x0028
  23. #define MPC85XX_L2_ERRDET 0x0040
  24. #define MPC85XX_L2_ERRDIS 0x0044
  25. #define MPC85XX_L2_ERRINTEN 0x0048
  26. #define MPC85XX_L2_ERRATTR 0x004c
  27. #define MPC85XX_L2_ERRADDR 0x0050
  28. #define MPC85XX_L2_ERRCTL 0x0058
  29. /* Error Interrupt Enable */
  30. #define L2_EIE_L2CFGINTEN 0x1
  31. #define L2_EIE_SBECCINTEN 0x4
  32. #define L2_EIE_MBECCINTEN 0x8
  33. #define L2_EIE_TPARINTEN 0x10
  34. #define L2_EIE_MASK (L2_EIE_L2CFGINTEN | L2_EIE_SBECCINTEN | \
  35. L2_EIE_MBECCINTEN | L2_EIE_TPARINTEN)
  36. /* Error Detect */
  37. #define L2_EDE_L2CFGERR 0x1
  38. #define L2_EDE_SBECCERR 0x4
  39. #define L2_EDE_MBECCERR 0x8
  40. #define L2_EDE_TPARERR 0x10
  41. #define L2_EDE_MULL2ERR 0x80000000
  42. #define L2_EDE_CE_MASK L2_EDE_SBECCERR
  43. #define L2_EDE_UE_MASK (L2_EDE_L2CFGERR | L2_EDE_MBECCERR | \
  44. L2_EDE_TPARERR)
  45. #define L2_EDE_MASK (L2_EDE_L2CFGERR | L2_EDE_SBECCERR | \
  46. L2_EDE_MBECCERR | L2_EDE_TPARERR | L2_EDE_MULL2ERR)
  47. /*
  48. * PCI Err defines
  49. */
  50. #define PCI_EDE_TOE 0x00000001
  51. #define PCI_EDE_SCM 0x00000002
  52. #define PCI_EDE_IRMSV 0x00000004
  53. #define PCI_EDE_ORMSV 0x00000008
  54. #define PCI_EDE_OWMSV 0x00000010
  55. #define PCI_EDE_TGT_ABRT 0x00000020
  56. #define PCI_EDE_MST_ABRT 0x00000040
  57. #define PCI_EDE_TGT_PERR 0x00000080
  58. #define PCI_EDE_MST_PERR 0x00000100
  59. #define PCI_EDE_RCVD_SERR 0x00000200
  60. #define PCI_EDE_ADDR_PERR 0x00000400
  61. #define PCI_EDE_MULTI_ERR 0x80000000
  62. #define PCI_EDE_PERR_MASK (PCI_EDE_TGT_PERR | PCI_EDE_MST_PERR | \
  63. PCI_EDE_ADDR_PERR)
  64. #define MPC85XX_PCI_ERR_DR 0x0000
  65. #define MPC85XX_PCI_ERR_CAP_DR 0x0004
  66. #define MPC85XX_PCI_ERR_EN 0x0008
  67. #define PEX_ERR_ICCAIE_EN_BIT 0x00020000
  68. #define MPC85XX_PCI_ERR_ATTRIB 0x000c
  69. #define MPC85XX_PCI_ERR_ADDR 0x0010
  70. #define PEX_ERR_ICCAD_DISR_BIT 0x00020000
  71. #define MPC85XX_PCI_ERR_EXT_ADDR 0x0014
  72. #define MPC85XX_PCI_ERR_DL 0x0018
  73. #define MPC85XX_PCI_ERR_DH 0x001c
  74. #define MPC85XX_PCI_GAS_TIMR 0x0020
  75. #define MPC85XX_PCI_PCIX_TIMR 0x0024
  76. #define MPC85XX_PCIE_ERR_CAP_R0 0x0028
  77. #define MPC85XX_PCIE_ERR_CAP_R1 0x002c
  78. #define MPC85XX_PCIE_ERR_CAP_R2 0x0030
  79. #define MPC85XX_PCIE_ERR_CAP_R3 0x0034
  80. struct mpc85xx_l2_pdata {
  81. char *name;
  82. int edac_idx;
  83. void __iomem *l2_vbase;
  84. int irq;
  85. };
  86. struct mpc85xx_pci_pdata {
  87. char *name;
  88. bool is_pcie;
  89. int edac_idx;
  90. void __iomem *pci_vbase;
  91. int irq;
  92. };
  93. #endif