fsl-edma.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * drivers/dma/fsl-edma.c
  4. *
  5. * Copyright 2013-2014 Freescale Semiconductor, Inc.
  6. *
  7. * Driver for the Freescale eDMA engine with flexible channel multiplexing
  8. * capability for DMA request sources. The eDMA block can be found on some
  9. * Vybrid and Layerscape SoCs.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/clk.h>
  14. #include <linux/of.h>
  15. #include <linux/of_device.h>
  16. #include <linux/of_address.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/of_dma.h>
  19. #include <linux/dma-mapping.h>
  20. #include "fsl-edma-common.h"
  21. static void fsl_edma_synchronize(struct dma_chan *chan)
  22. {
  23. struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
  24. vchan_synchronize(&fsl_chan->vchan);
  25. }
  26. static irqreturn_t fsl_edma_tx_handler(int irq, void *dev_id)
  27. {
  28. struct fsl_edma_engine *fsl_edma = dev_id;
  29. unsigned int intr, ch;
  30. struct edma_regs *regs = &fsl_edma->regs;
  31. struct fsl_edma_chan *fsl_chan;
  32. intr = edma_readl(fsl_edma, regs->intl);
  33. if (!intr)
  34. return IRQ_NONE;
  35. for (ch = 0; ch < fsl_edma->n_chans; ch++) {
  36. if (intr & (0x1 << ch)) {
  37. edma_writeb(fsl_edma, EDMA_CINT_CINT(ch), regs->cint);
  38. fsl_chan = &fsl_edma->chans[ch];
  39. spin_lock(&fsl_chan->vchan.lock);
  40. if (!fsl_chan->edesc) {
  41. /* terminate_all called before */
  42. spin_unlock(&fsl_chan->vchan.lock);
  43. continue;
  44. }
  45. if (!fsl_chan->edesc->iscyclic) {
  46. list_del(&fsl_chan->edesc->vdesc.node);
  47. vchan_cookie_complete(&fsl_chan->edesc->vdesc);
  48. fsl_chan->edesc = NULL;
  49. fsl_chan->status = DMA_COMPLETE;
  50. fsl_chan->idle = true;
  51. } else {
  52. vchan_cyclic_callback(&fsl_chan->edesc->vdesc);
  53. }
  54. if (!fsl_chan->edesc)
  55. fsl_edma_xfer_desc(fsl_chan);
  56. spin_unlock(&fsl_chan->vchan.lock);
  57. }
  58. }
  59. return IRQ_HANDLED;
  60. }
  61. static irqreturn_t fsl_edma_err_handler(int irq, void *dev_id)
  62. {
  63. struct fsl_edma_engine *fsl_edma = dev_id;
  64. unsigned int err, ch;
  65. struct edma_regs *regs = &fsl_edma->regs;
  66. err = edma_readl(fsl_edma, regs->errl);
  67. if (!err)
  68. return IRQ_NONE;
  69. for (ch = 0; ch < fsl_edma->n_chans; ch++) {
  70. if (err & (0x1 << ch)) {
  71. fsl_edma_disable_request(&fsl_edma->chans[ch]);
  72. edma_writeb(fsl_edma, EDMA_CERR_CERR(ch), regs->cerr);
  73. fsl_edma->chans[ch].status = DMA_ERROR;
  74. fsl_edma->chans[ch].idle = true;
  75. }
  76. }
  77. return IRQ_HANDLED;
  78. }
  79. static irqreturn_t fsl_edma_irq_handler(int irq, void *dev_id)
  80. {
  81. if (fsl_edma_tx_handler(irq, dev_id) == IRQ_HANDLED)
  82. return IRQ_HANDLED;
  83. return fsl_edma_err_handler(irq, dev_id);
  84. }
  85. static struct dma_chan *fsl_edma_xlate(struct of_phandle_args *dma_spec,
  86. struct of_dma *ofdma)
  87. {
  88. struct fsl_edma_engine *fsl_edma = ofdma->of_dma_data;
  89. struct dma_chan *chan, *_chan;
  90. struct fsl_edma_chan *fsl_chan;
  91. u32 dmamux_nr = fsl_edma->drvdata->dmamuxs;
  92. unsigned long chans_per_mux = fsl_edma->n_chans / dmamux_nr;
  93. if (dma_spec->args_count != 2)
  94. return NULL;
  95. mutex_lock(&fsl_edma->fsl_edma_mutex);
  96. list_for_each_entry_safe(chan, _chan, &fsl_edma->dma_dev.channels, device_node) {
  97. if (chan->client_count)
  98. continue;
  99. if ((chan->chan_id / chans_per_mux) == dma_spec->args[0]) {
  100. chan = dma_get_slave_channel(chan);
  101. if (chan) {
  102. chan->device->privatecnt++;
  103. fsl_chan = to_fsl_edma_chan(chan);
  104. fsl_chan->slave_id = dma_spec->args[1];
  105. fsl_edma_chan_mux(fsl_chan, fsl_chan->slave_id,
  106. true);
  107. mutex_unlock(&fsl_edma->fsl_edma_mutex);
  108. return chan;
  109. }
  110. }
  111. }
  112. mutex_unlock(&fsl_edma->fsl_edma_mutex);
  113. return NULL;
  114. }
  115. static int
  116. fsl_edma_irq_init(struct platform_device *pdev, struct fsl_edma_engine *fsl_edma)
  117. {
  118. int ret;
  119. fsl_edma->txirq = platform_get_irq_byname(pdev, "edma-tx");
  120. if (fsl_edma->txirq < 0)
  121. return fsl_edma->txirq;
  122. fsl_edma->errirq = platform_get_irq_byname(pdev, "edma-err");
  123. if (fsl_edma->errirq < 0)
  124. return fsl_edma->errirq;
  125. if (fsl_edma->txirq == fsl_edma->errirq) {
  126. ret = devm_request_irq(&pdev->dev, fsl_edma->txirq,
  127. fsl_edma_irq_handler, 0, "eDMA", fsl_edma);
  128. if (ret) {
  129. dev_err(&pdev->dev, "Can't register eDMA IRQ.\n");
  130. return ret;
  131. }
  132. } else {
  133. ret = devm_request_irq(&pdev->dev, fsl_edma->txirq,
  134. fsl_edma_tx_handler, 0, "eDMA tx", fsl_edma);
  135. if (ret) {
  136. dev_err(&pdev->dev, "Can't register eDMA tx IRQ.\n");
  137. return ret;
  138. }
  139. ret = devm_request_irq(&pdev->dev, fsl_edma->errirq,
  140. fsl_edma_err_handler, 0, "eDMA err", fsl_edma);
  141. if (ret) {
  142. dev_err(&pdev->dev, "Can't register eDMA err IRQ.\n");
  143. return ret;
  144. }
  145. }
  146. return 0;
  147. }
  148. static int
  149. fsl_edma2_irq_init(struct platform_device *pdev,
  150. struct fsl_edma_engine *fsl_edma)
  151. {
  152. int i, ret, irq;
  153. int count;
  154. count = platform_irq_count(pdev);
  155. dev_dbg(&pdev->dev, "%s Found %d interrupts\r\n", __func__, count);
  156. if (count <= 2) {
  157. dev_err(&pdev->dev, "Interrupts in DTS not correct.\n");
  158. return -EINVAL;
  159. }
  160. /*
  161. * 16 channel independent interrupts + 1 error interrupt on i.mx7ulp.
  162. * 2 channel share one interrupt, for example, ch0/ch16, ch1/ch17...
  163. * For now, just simply request irq without IRQF_SHARED flag, since 16
  164. * channels are enough on i.mx7ulp whose M4 domain own some peripherals.
  165. */
  166. for (i = 0; i < count; i++) {
  167. irq = platform_get_irq(pdev, i);
  168. if (irq < 0)
  169. return -ENXIO;
  170. sprintf(fsl_edma->chans[i].chan_name, "eDMA2-CH%02d", i);
  171. /* The last IRQ is for eDMA err */
  172. if (i == count - 1)
  173. ret = devm_request_irq(&pdev->dev, irq,
  174. fsl_edma_err_handler,
  175. 0, "eDMA2-ERR", fsl_edma);
  176. else
  177. ret = devm_request_irq(&pdev->dev, irq,
  178. fsl_edma_tx_handler, 0,
  179. fsl_edma->chans[i].chan_name,
  180. fsl_edma);
  181. if (ret)
  182. return ret;
  183. }
  184. return 0;
  185. }
  186. static void fsl_edma_irq_exit(
  187. struct platform_device *pdev, struct fsl_edma_engine *fsl_edma)
  188. {
  189. if (fsl_edma->txirq == fsl_edma->errirq) {
  190. devm_free_irq(&pdev->dev, fsl_edma->txirq, fsl_edma);
  191. } else {
  192. devm_free_irq(&pdev->dev, fsl_edma->txirq, fsl_edma);
  193. devm_free_irq(&pdev->dev, fsl_edma->errirq, fsl_edma);
  194. }
  195. }
  196. static void fsl_disable_clocks(struct fsl_edma_engine *fsl_edma, int nr_clocks)
  197. {
  198. int i;
  199. for (i = 0; i < nr_clocks; i++)
  200. clk_disable_unprepare(fsl_edma->muxclk[i]);
  201. }
  202. static struct fsl_edma_drvdata vf610_data = {
  203. .version = v1,
  204. .dmamuxs = DMAMUX_NR,
  205. .setup_irq = fsl_edma_irq_init,
  206. };
  207. static struct fsl_edma_drvdata ls1028a_data = {
  208. .version = v1,
  209. .dmamuxs = DMAMUX_NR,
  210. .mux_swap = true,
  211. .setup_irq = fsl_edma_irq_init,
  212. };
  213. static struct fsl_edma_drvdata imx7ulp_data = {
  214. .version = v3,
  215. .dmamuxs = 1,
  216. .has_dmaclk = true,
  217. .setup_irq = fsl_edma2_irq_init,
  218. };
  219. static const struct of_device_id fsl_edma_dt_ids[] = {
  220. { .compatible = "fsl,vf610-edma", .data = &vf610_data},
  221. { .compatible = "fsl,ls1028a-edma", .data = &ls1028a_data},
  222. { .compatible = "fsl,imx7ulp-edma", .data = &imx7ulp_data},
  223. { /* sentinel */ }
  224. };
  225. MODULE_DEVICE_TABLE(of, fsl_edma_dt_ids);
  226. static int fsl_edma_probe(struct platform_device *pdev)
  227. {
  228. const struct of_device_id *of_id =
  229. of_match_device(fsl_edma_dt_ids, &pdev->dev);
  230. struct device_node *np = pdev->dev.of_node;
  231. struct fsl_edma_engine *fsl_edma;
  232. const struct fsl_edma_drvdata *drvdata = NULL;
  233. struct fsl_edma_chan *fsl_chan;
  234. struct edma_regs *regs;
  235. struct resource *res;
  236. int len, chans;
  237. int ret, i;
  238. if (of_id)
  239. drvdata = of_id->data;
  240. if (!drvdata) {
  241. dev_err(&pdev->dev, "unable to find driver data\n");
  242. return -EINVAL;
  243. }
  244. ret = of_property_read_u32(np, "dma-channels", &chans);
  245. if (ret) {
  246. dev_err(&pdev->dev, "Can't get dma-channels.\n");
  247. return ret;
  248. }
  249. len = sizeof(*fsl_edma) + sizeof(*fsl_chan) * chans;
  250. fsl_edma = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
  251. if (!fsl_edma)
  252. return -ENOMEM;
  253. fsl_edma->drvdata = drvdata;
  254. fsl_edma->n_chans = chans;
  255. mutex_init(&fsl_edma->fsl_edma_mutex);
  256. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  257. fsl_edma->membase = devm_ioremap_resource(&pdev->dev, res);
  258. if (IS_ERR(fsl_edma->membase))
  259. return PTR_ERR(fsl_edma->membase);
  260. fsl_edma_setup_regs(fsl_edma);
  261. regs = &fsl_edma->regs;
  262. if (drvdata->has_dmaclk) {
  263. fsl_edma->dmaclk = devm_clk_get(&pdev->dev, "dma");
  264. if (IS_ERR(fsl_edma->dmaclk)) {
  265. dev_err(&pdev->dev, "Missing DMA block clock.\n");
  266. return PTR_ERR(fsl_edma->dmaclk);
  267. }
  268. ret = clk_prepare_enable(fsl_edma->dmaclk);
  269. if (ret) {
  270. dev_err(&pdev->dev, "DMA clk block failed.\n");
  271. return ret;
  272. }
  273. }
  274. for (i = 0; i < fsl_edma->drvdata->dmamuxs; i++) {
  275. char clkname[32];
  276. res = platform_get_resource(pdev, IORESOURCE_MEM, 1 + i);
  277. fsl_edma->muxbase[i] = devm_ioremap_resource(&pdev->dev, res);
  278. if (IS_ERR(fsl_edma->muxbase[i])) {
  279. /* on error: disable all previously enabled clks */
  280. fsl_disable_clocks(fsl_edma, i);
  281. return PTR_ERR(fsl_edma->muxbase[i]);
  282. }
  283. sprintf(clkname, "dmamux%d", i);
  284. fsl_edma->muxclk[i] = devm_clk_get(&pdev->dev, clkname);
  285. if (IS_ERR(fsl_edma->muxclk[i])) {
  286. dev_err(&pdev->dev, "Missing DMAMUX block clock.\n");
  287. /* on error: disable all previously enabled clks */
  288. fsl_disable_clocks(fsl_edma, i);
  289. return PTR_ERR(fsl_edma->muxclk[i]);
  290. }
  291. ret = clk_prepare_enable(fsl_edma->muxclk[i]);
  292. if (ret)
  293. /* on error: disable all previously enabled clks */
  294. fsl_disable_clocks(fsl_edma, i);
  295. }
  296. fsl_edma->big_endian = of_property_read_bool(np, "big-endian");
  297. INIT_LIST_HEAD(&fsl_edma->dma_dev.channels);
  298. for (i = 0; i < fsl_edma->n_chans; i++) {
  299. struct fsl_edma_chan *fsl_chan = &fsl_edma->chans[i];
  300. fsl_chan->edma = fsl_edma;
  301. fsl_chan->pm_state = RUNNING;
  302. fsl_chan->slave_id = 0;
  303. fsl_chan->idle = true;
  304. fsl_chan->dma_dir = DMA_NONE;
  305. fsl_chan->vchan.desc_free = fsl_edma_free_desc;
  306. vchan_init(&fsl_chan->vchan, &fsl_edma->dma_dev);
  307. edma_writew(fsl_edma, 0x0, &regs->tcd[i].csr);
  308. fsl_edma_chan_mux(fsl_chan, 0, false);
  309. }
  310. edma_writel(fsl_edma, ~0, regs->intl);
  311. ret = fsl_edma->drvdata->setup_irq(pdev, fsl_edma);
  312. if (ret)
  313. return ret;
  314. dma_cap_set(DMA_PRIVATE, fsl_edma->dma_dev.cap_mask);
  315. dma_cap_set(DMA_SLAVE, fsl_edma->dma_dev.cap_mask);
  316. dma_cap_set(DMA_CYCLIC, fsl_edma->dma_dev.cap_mask);
  317. dma_cap_set(DMA_MEMCPY, fsl_edma->dma_dev.cap_mask);
  318. fsl_edma->dma_dev.dev = &pdev->dev;
  319. fsl_edma->dma_dev.device_alloc_chan_resources
  320. = fsl_edma_alloc_chan_resources;
  321. fsl_edma->dma_dev.device_free_chan_resources
  322. = fsl_edma_free_chan_resources;
  323. fsl_edma->dma_dev.device_tx_status = fsl_edma_tx_status;
  324. fsl_edma->dma_dev.device_prep_slave_sg = fsl_edma_prep_slave_sg;
  325. fsl_edma->dma_dev.device_prep_dma_cyclic = fsl_edma_prep_dma_cyclic;
  326. fsl_edma->dma_dev.device_prep_dma_memcpy = fsl_edma_prep_memcpy;
  327. fsl_edma->dma_dev.device_config = fsl_edma_slave_config;
  328. fsl_edma->dma_dev.device_pause = fsl_edma_pause;
  329. fsl_edma->dma_dev.device_resume = fsl_edma_resume;
  330. fsl_edma->dma_dev.device_terminate_all = fsl_edma_terminate_all;
  331. fsl_edma->dma_dev.device_synchronize = fsl_edma_synchronize;
  332. fsl_edma->dma_dev.device_issue_pending = fsl_edma_issue_pending;
  333. fsl_edma->dma_dev.src_addr_widths = FSL_EDMA_BUSWIDTHS;
  334. fsl_edma->dma_dev.dst_addr_widths = FSL_EDMA_BUSWIDTHS;
  335. fsl_edma->dma_dev.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
  336. fsl_edma->dma_dev.copy_align = DMAENGINE_ALIGN_32_BYTES;
  337. /* Per worst case 'nbytes = 1' take CITER as the max_seg_size */
  338. dma_set_max_seg_size(fsl_edma->dma_dev.dev, 0x3fff);
  339. platform_set_drvdata(pdev, fsl_edma);
  340. ret = dma_async_device_register(&fsl_edma->dma_dev);
  341. if (ret) {
  342. dev_err(&pdev->dev,
  343. "Can't register Freescale eDMA engine. (%d)\n", ret);
  344. fsl_disable_clocks(fsl_edma, fsl_edma->drvdata->dmamuxs);
  345. return ret;
  346. }
  347. ret = of_dma_controller_register(np, fsl_edma_xlate, fsl_edma);
  348. if (ret) {
  349. dev_err(&pdev->dev,
  350. "Can't register Freescale eDMA of_dma. (%d)\n", ret);
  351. dma_async_device_unregister(&fsl_edma->dma_dev);
  352. fsl_disable_clocks(fsl_edma, fsl_edma->drvdata->dmamuxs);
  353. return ret;
  354. }
  355. /* enable round robin arbitration */
  356. edma_writel(fsl_edma, EDMA_CR_ERGA | EDMA_CR_ERCA, regs->cr);
  357. return 0;
  358. }
  359. static int fsl_edma_remove(struct platform_device *pdev)
  360. {
  361. struct device_node *np = pdev->dev.of_node;
  362. struct fsl_edma_engine *fsl_edma = platform_get_drvdata(pdev);
  363. fsl_edma_irq_exit(pdev, fsl_edma);
  364. fsl_edma_cleanup_vchan(&fsl_edma->dma_dev);
  365. of_dma_controller_free(np);
  366. dma_async_device_unregister(&fsl_edma->dma_dev);
  367. fsl_disable_clocks(fsl_edma, fsl_edma->drvdata->dmamuxs);
  368. return 0;
  369. }
  370. static int fsl_edma_suspend_late(struct device *dev)
  371. {
  372. struct fsl_edma_engine *fsl_edma = dev_get_drvdata(dev);
  373. struct fsl_edma_chan *fsl_chan;
  374. unsigned long flags;
  375. int i;
  376. for (i = 0; i < fsl_edma->n_chans; i++) {
  377. fsl_chan = &fsl_edma->chans[i];
  378. spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
  379. /* Make sure chan is idle or will force disable. */
  380. if (unlikely(!fsl_chan->idle)) {
  381. dev_warn(dev, "WARN: There is non-idle channel.");
  382. fsl_edma_disable_request(fsl_chan);
  383. fsl_edma_chan_mux(fsl_chan, 0, false);
  384. }
  385. fsl_chan->pm_state = SUSPENDED;
  386. spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
  387. }
  388. return 0;
  389. }
  390. static int fsl_edma_resume_early(struct device *dev)
  391. {
  392. struct fsl_edma_engine *fsl_edma = dev_get_drvdata(dev);
  393. struct fsl_edma_chan *fsl_chan;
  394. struct edma_regs *regs = &fsl_edma->regs;
  395. int i;
  396. for (i = 0; i < fsl_edma->n_chans; i++) {
  397. fsl_chan = &fsl_edma->chans[i];
  398. fsl_chan->pm_state = RUNNING;
  399. edma_writew(fsl_edma, 0x0, &regs->tcd[i].csr);
  400. if (fsl_chan->slave_id != 0)
  401. fsl_edma_chan_mux(fsl_chan, fsl_chan->slave_id, true);
  402. }
  403. edma_writel(fsl_edma, EDMA_CR_ERGA | EDMA_CR_ERCA, regs->cr);
  404. return 0;
  405. }
  406. /*
  407. * eDMA provides the service to others, so it should be suspend late
  408. * and resume early. When eDMA suspend, all of the clients should stop
  409. * the DMA data transmission and let the channel idle.
  410. */
  411. static const struct dev_pm_ops fsl_edma_pm_ops = {
  412. .suspend_late = fsl_edma_suspend_late,
  413. .resume_early = fsl_edma_resume_early,
  414. };
  415. static struct platform_driver fsl_edma_driver = {
  416. .driver = {
  417. .name = "fsl-edma",
  418. .of_match_table = fsl_edma_dt_ids,
  419. .pm = &fsl_edma_pm_ops,
  420. },
  421. .probe = fsl_edma_probe,
  422. .remove = fsl_edma_remove,
  423. };
  424. static int __init fsl_edma_init(void)
  425. {
  426. return platform_driver_register(&fsl_edma_driver);
  427. }
  428. subsys_initcall(fsl_edma_init);
  429. static void __exit fsl_edma_exit(void)
  430. {
  431. platform_driver_unregister(&fsl_edma_driver);
  432. }
  433. module_exit(fsl_edma_exit);
  434. MODULE_ALIAS("platform:fsl-edma");
  435. MODULE_DESCRIPTION("Freescale eDMA engine driver");
  436. MODULE_LICENSE("GPL v2");