clk-mpfs-ccc.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Author: Conor Dooley <[email protected]>
  4. *
  5. * Copyright (C) 2022 Microchip Technology Inc. and its subsidiaries
  6. */
  7. #include "asm-generic/errno-base.h"
  8. #include <linux/clk-provider.h>
  9. #include <linux/io.h>
  10. #include <linux/module.h>
  11. #include <linux/platform_device.h>
  12. #include <dt-bindings/clock/microchip,mpfs-clock.h>
  13. /* address offset of control registers */
  14. #define MPFS_CCC_PLL_CR 0x04u
  15. #define MPFS_CCC_REF_CR 0x08u
  16. #define MPFS_CCC_SSCG_2_CR 0x2Cu
  17. #define MPFS_CCC_POSTDIV01_CR 0x10u
  18. #define MPFS_CCC_POSTDIV23_CR 0x14u
  19. #define MPFS_CCC_FBDIV_SHIFT 0x00u
  20. #define MPFS_CCC_FBDIV_WIDTH 0x0Cu
  21. #define MPFS_CCC_POSTDIV0_SHIFT 0x08u
  22. #define MPFS_CCC_POSTDIV1_SHIFT 0x18u
  23. #define MPFS_CCC_POSTDIV2_SHIFT MPFS_CCC_POSTDIV0_SHIFT
  24. #define MPFS_CCC_POSTDIV3_SHIFT MPFS_CCC_POSTDIV1_SHIFT
  25. #define MPFS_CCC_POSTDIV_WIDTH 0x06u
  26. #define MPFS_CCC_REFCLK_SEL BIT(6)
  27. #define MPFS_CCC_REFDIV_SHIFT 0x08u
  28. #define MPFS_CCC_REFDIV_WIDTH 0x06u
  29. #define MPFS_CCC_FIXED_DIV 4
  30. #define MPFS_CCC_OUTPUTS_PER_PLL 4
  31. #define MPFS_CCC_REFS_PER_PLL 2
  32. struct mpfs_ccc_data {
  33. void __iomem **pll_base;
  34. struct device *dev;
  35. struct clk_hw_onecell_data hw_data;
  36. };
  37. struct mpfs_ccc_pll_hw_clock {
  38. void __iomem *base;
  39. const char *name;
  40. const struct clk_parent_data *parents;
  41. unsigned int id;
  42. u32 reg_offset;
  43. u32 shift;
  44. u32 width;
  45. u32 flags;
  46. struct clk_hw hw;
  47. struct clk_init_data init;
  48. };
  49. #define to_mpfs_ccc_clk(_hw) container_of(_hw, struct mpfs_ccc_pll_hw_clock, hw)
  50. /*
  51. * mpfs_ccc_lock prevents anything else from writing to a fabric ccc
  52. * while a software locked register is being written.
  53. */
  54. static DEFINE_SPINLOCK(mpfs_ccc_lock);
  55. static const struct clk_parent_data mpfs_ccc_pll0_refs[] = {
  56. { .fw_name = "pll0_ref0" },
  57. { .fw_name = "pll0_ref1" },
  58. };
  59. static const struct clk_parent_data mpfs_ccc_pll1_refs[] = {
  60. { .fw_name = "pll1_ref0" },
  61. { .fw_name = "pll1_ref1" },
  62. };
  63. static unsigned long mpfs_ccc_pll_recalc_rate(struct clk_hw *hw, unsigned long prate)
  64. {
  65. struct mpfs_ccc_pll_hw_clock *ccc_hw = to_mpfs_ccc_clk(hw);
  66. void __iomem *mult_addr = ccc_hw->base + ccc_hw->reg_offset;
  67. void __iomem *ref_div_addr = ccc_hw->base + MPFS_CCC_REF_CR;
  68. u32 mult, ref_div;
  69. mult = readl_relaxed(mult_addr) >> MPFS_CCC_FBDIV_SHIFT;
  70. mult &= clk_div_mask(MPFS_CCC_FBDIV_WIDTH);
  71. ref_div = readl_relaxed(ref_div_addr) >> MPFS_CCC_REFDIV_SHIFT;
  72. ref_div &= clk_div_mask(MPFS_CCC_REFDIV_WIDTH);
  73. return prate * mult / (ref_div * MPFS_CCC_FIXED_DIV);
  74. }
  75. static u8 mpfs_ccc_pll_get_parent(struct clk_hw *hw)
  76. {
  77. struct mpfs_ccc_pll_hw_clock *ccc_hw = to_mpfs_ccc_clk(hw);
  78. void __iomem *pll_cr_addr = ccc_hw->base + MPFS_CCC_PLL_CR;
  79. return !!(readl_relaxed(pll_cr_addr) & MPFS_CCC_REFCLK_SEL);
  80. }
  81. static const struct clk_ops mpfs_ccc_pll_ops = {
  82. .recalc_rate = mpfs_ccc_pll_recalc_rate,
  83. .get_parent = mpfs_ccc_pll_get_parent,
  84. };
  85. #define CLK_CCC_PLL(_id, _parents, _shift, _width, _flags, _offset) { \
  86. .id = _id, \
  87. .shift = _shift, \
  88. .width = _width, \
  89. .reg_offset = _offset, \
  90. .flags = _flags, \
  91. .parents = _parents, \
  92. }
  93. static struct mpfs_ccc_pll_hw_clock mpfs_ccc_pll_clks[] = {
  94. CLK_CCC_PLL(CLK_CCC_PLL0, mpfs_ccc_pll0_refs, MPFS_CCC_FBDIV_SHIFT,
  95. MPFS_CCC_FBDIV_WIDTH, 0, MPFS_CCC_SSCG_2_CR),
  96. CLK_CCC_PLL(CLK_CCC_PLL1, mpfs_ccc_pll1_refs, MPFS_CCC_FBDIV_SHIFT,
  97. MPFS_CCC_FBDIV_WIDTH, 0, MPFS_CCC_SSCG_2_CR),
  98. };
  99. struct mpfs_ccc_out_hw_clock {
  100. struct clk_divider divider;
  101. struct clk_init_data init;
  102. unsigned int id;
  103. u32 reg_offset;
  104. };
  105. #define CLK_CCC_OUT(_id, _shift, _width, _flags, _offset) { \
  106. .id = _id, \
  107. .divider.shift = _shift, \
  108. .divider.width = _width, \
  109. .reg_offset = _offset, \
  110. .divider.flags = _flags, \
  111. .divider.lock = &mpfs_ccc_lock, \
  112. }
  113. static struct mpfs_ccc_out_hw_clock mpfs_ccc_pll0out_clks[] = {
  114. CLK_CCC_OUT(CLK_CCC_PLL0_OUT0, MPFS_CCC_POSTDIV0_SHIFT, MPFS_CCC_POSTDIV_WIDTH,
  115. CLK_DIVIDER_ONE_BASED, MPFS_CCC_POSTDIV01_CR),
  116. CLK_CCC_OUT(CLK_CCC_PLL0_OUT1, MPFS_CCC_POSTDIV1_SHIFT, MPFS_CCC_POSTDIV_WIDTH,
  117. CLK_DIVIDER_ONE_BASED, MPFS_CCC_POSTDIV01_CR),
  118. CLK_CCC_OUT(CLK_CCC_PLL0_OUT2, MPFS_CCC_POSTDIV2_SHIFT, MPFS_CCC_POSTDIV_WIDTH,
  119. CLK_DIVIDER_ONE_BASED, MPFS_CCC_POSTDIV23_CR),
  120. CLK_CCC_OUT(CLK_CCC_PLL0_OUT3, MPFS_CCC_POSTDIV3_SHIFT, MPFS_CCC_POSTDIV_WIDTH,
  121. CLK_DIVIDER_ONE_BASED, MPFS_CCC_POSTDIV23_CR),
  122. };
  123. static struct mpfs_ccc_out_hw_clock mpfs_ccc_pll1out_clks[] = {
  124. CLK_CCC_OUT(CLK_CCC_PLL1_OUT0, MPFS_CCC_POSTDIV0_SHIFT, MPFS_CCC_POSTDIV_WIDTH,
  125. CLK_DIVIDER_ONE_BASED, MPFS_CCC_POSTDIV01_CR),
  126. CLK_CCC_OUT(CLK_CCC_PLL1_OUT1, MPFS_CCC_POSTDIV1_SHIFT, MPFS_CCC_POSTDIV_WIDTH,
  127. CLK_DIVIDER_ONE_BASED, MPFS_CCC_POSTDIV01_CR),
  128. CLK_CCC_OUT(CLK_CCC_PLL1_OUT2, MPFS_CCC_POSTDIV2_SHIFT, MPFS_CCC_POSTDIV_WIDTH,
  129. CLK_DIVIDER_ONE_BASED, MPFS_CCC_POSTDIV23_CR),
  130. CLK_CCC_OUT(CLK_CCC_PLL1_OUT3, MPFS_CCC_POSTDIV3_SHIFT, MPFS_CCC_POSTDIV_WIDTH,
  131. CLK_DIVIDER_ONE_BASED, MPFS_CCC_POSTDIV23_CR),
  132. };
  133. static struct mpfs_ccc_out_hw_clock *mpfs_ccc_pllout_clks[] = {
  134. mpfs_ccc_pll0out_clks, mpfs_ccc_pll1out_clks
  135. };
  136. static int mpfs_ccc_register_outputs(struct device *dev, struct mpfs_ccc_out_hw_clock *out_hws,
  137. unsigned int num_clks, struct mpfs_ccc_data *data,
  138. struct mpfs_ccc_pll_hw_clock *parent)
  139. {
  140. int ret;
  141. for (unsigned int i = 0; i < num_clks; i++) {
  142. struct mpfs_ccc_out_hw_clock *out_hw = &out_hws[i];
  143. char *name = devm_kasprintf(dev, GFP_KERNEL, "%s_out%u", parent->name, i);
  144. if (!name)
  145. return -ENOMEM;
  146. out_hw->divider.hw.init = CLK_HW_INIT_HW(name, &parent->hw, &clk_divider_ops, 0);
  147. out_hw->divider.reg = data->pll_base[i / MPFS_CCC_OUTPUTS_PER_PLL] +
  148. out_hw->reg_offset;
  149. ret = devm_clk_hw_register(dev, &out_hw->divider.hw);
  150. if (ret)
  151. return dev_err_probe(dev, ret, "failed to register clock id: %d\n",
  152. out_hw->id);
  153. data->hw_data.hws[out_hw->id] = &out_hw->divider.hw;
  154. }
  155. return 0;
  156. }
  157. #define CLK_HW_INIT_PARENTS_DATA_FIXED_SIZE(_name, _parents, _ops, _flags) \
  158. (&(struct clk_init_data) { \
  159. .flags = _flags, \
  160. .name = _name, \
  161. .parent_data = _parents, \
  162. .num_parents = MPFS_CCC_REFS_PER_PLL, \
  163. .ops = _ops, \
  164. })
  165. static int mpfs_ccc_register_plls(struct device *dev, struct mpfs_ccc_pll_hw_clock *pll_hws,
  166. unsigned int num_clks, struct mpfs_ccc_data *data)
  167. {
  168. int ret;
  169. for (unsigned int i = 0; i < num_clks; i++) {
  170. struct mpfs_ccc_pll_hw_clock *pll_hw = &pll_hws[i];
  171. pll_hw->name = devm_kasprintf(dev, GFP_KERNEL, "ccc%s_pll%u",
  172. strchrnul(dev->of_node->full_name, '@'), i);
  173. if (!pll_hw->name)
  174. return -ENOMEM;
  175. pll_hw->base = data->pll_base[i];
  176. pll_hw->hw.init = CLK_HW_INIT_PARENTS_DATA_FIXED_SIZE(pll_hw->name,
  177. pll_hw->parents,
  178. &mpfs_ccc_pll_ops, 0);
  179. ret = devm_clk_hw_register(dev, &pll_hw->hw);
  180. if (ret)
  181. return dev_err_probe(dev, ret, "failed to register ccc id: %d\n",
  182. pll_hw->id);
  183. data->hw_data.hws[pll_hw->id] = &pll_hw->hw;
  184. ret = mpfs_ccc_register_outputs(dev, mpfs_ccc_pllout_clks[i],
  185. MPFS_CCC_OUTPUTS_PER_PLL, data, pll_hw);
  186. if (ret)
  187. return ret;
  188. }
  189. return 0;
  190. }
  191. static int mpfs_ccc_probe(struct platform_device *pdev)
  192. {
  193. struct mpfs_ccc_data *clk_data;
  194. void __iomem *pll_base[ARRAY_SIZE(mpfs_ccc_pll_clks)];
  195. unsigned int num_clks;
  196. int ret;
  197. num_clks = ARRAY_SIZE(mpfs_ccc_pll_clks) + ARRAY_SIZE(mpfs_ccc_pll0out_clks) +
  198. ARRAY_SIZE(mpfs_ccc_pll1out_clks);
  199. clk_data = devm_kzalloc(&pdev->dev, struct_size(clk_data, hw_data.hws, num_clks),
  200. GFP_KERNEL);
  201. if (!clk_data)
  202. return -ENOMEM;
  203. pll_base[0] = devm_platform_ioremap_resource(pdev, 0);
  204. if (IS_ERR(pll_base[0]))
  205. return PTR_ERR(pll_base[0]);
  206. pll_base[1] = devm_platform_ioremap_resource(pdev, 1);
  207. if (IS_ERR(pll_base[1]))
  208. return PTR_ERR(pll_base[1]);
  209. clk_data->pll_base = pll_base;
  210. clk_data->hw_data.num = num_clks;
  211. clk_data->dev = &pdev->dev;
  212. ret = mpfs_ccc_register_plls(clk_data->dev, mpfs_ccc_pll_clks,
  213. ARRAY_SIZE(mpfs_ccc_pll_clks), clk_data);
  214. if (ret)
  215. return ret;
  216. return devm_of_clk_add_hw_provider(clk_data->dev, of_clk_hw_onecell_get,
  217. &clk_data->hw_data);
  218. }
  219. static const struct of_device_id mpfs_ccc_of_match_table[] = {
  220. { .compatible = "microchip,mpfs-ccc", },
  221. {}
  222. };
  223. MODULE_DEVICE_TABLE(of, mpfs_ccc_of_match_table);
  224. static struct platform_driver mpfs_ccc_driver = {
  225. .probe = mpfs_ccc_probe,
  226. .driver = {
  227. .name = "microchip-mpfs-ccc",
  228. .of_match_table = mpfs_ccc_of_match_table,
  229. },
  230. };
  231. static int __init clk_ccc_init(void)
  232. {
  233. return platform_driver_register(&mpfs_ccc_driver);
  234. }
  235. core_initcall(clk_ccc_init);
  236. static void __exit clk_ccc_exit(void)
  237. {
  238. platform_driver_unregister(&mpfs_ccc_driver);
  239. }
  240. module_exit(clk_ccc_exit);
  241. MODULE_DESCRIPTION("Microchip PolarFire SoC Clock Conditioning Circuitry Driver");
  242. MODULE_AUTHOR("Conor Dooley <[email protected]>");
  243. MODULE_LICENSE("GPL");