clk-xgene.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * clk-xgene.c - AppliedMicro X-Gene Clock Interface
  4. *
  5. * Copyright (c) 2013, Applied Micro Circuits Corporation
  6. * Author: Loc Ho <[email protected]>
  7. */
  8. #include <linux/module.h>
  9. #include <linux/spinlock.h>
  10. #include <linux/io.h>
  11. #include <linux/of.h>
  12. #include <linux/clkdev.h>
  13. #include <linux/clk-provider.h>
  14. #include <linux/of_address.h>
  15. /* Register SCU_PCPPLL bit fields */
  16. #define N_DIV_RD(src) ((src) & 0x000001ff)
  17. #define SC_N_DIV_RD(src) ((src) & 0x0000007f)
  18. #define SC_OUTDIV2(src) (((src) & 0x00000100) >> 8)
  19. /* Register SCU_SOCPLL bit fields */
  20. #define CLKR_RD(src) (((src) & 0x07000000)>>24)
  21. #define CLKOD_RD(src) (((src) & 0x00300000)>>20)
  22. #define REGSPEC_RESET_F1_MASK 0x00010000
  23. #define CLKF_RD(src) (((src) & 0x000001ff))
  24. #define XGENE_CLK_DRIVER_VER "0.1"
  25. static DEFINE_SPINLOCK(clk_lock);
  26. static inline u32 xgene_clk_read(void __iomem *csr)
  27. {
  28. return readl_relaxed(csr);
  29. }
  30. static inline void xgene_clk_write(u32 data, void __iomem *csr)
  31. {
  32. writel_relaxed(data, csr);
  33. }
  34. /* PLL Clock */
  35. enum xgene_pll_type {
  36. PLL_TYPE_PCP = 0,
  37. PLL_TYPE_SOC = 1,
  38. };
  39. struct xgene_clk_pll {
  40. struct clk_hw hw;
  41. void __iomem *reg;
  42. spinlock_t *lock;
  43. u32 pll_offset;
  44. enum xgene_pll_type type;
  45. int version;
  46. };
  47. #define to_xgene_clk_pll(_hw) container_of(_hw, struct xgene_clk_pll, hw)
  48. static int xgene_clk_pll_is_enabled(struct clk_hw *hw)
  49. {
  50. struct xgene_clk_pll *pllclk = to_xgene_clk_pll(hw);
  51. u32 data;
  52. data = xgene_clk_read(pllclk->reg + pllclk->pll_offset);
  53. pr_debug("%s pll %s\n", clk_hw_get_name(hw),
  54. data & REGSPEC_RESET_F1_MASK ? "disabled" : "enabled");
  55. return data & REGSPEC_RESET_F1_MASK ? 0 : 1;
  56. }
  57. static unsigned long xgene_clk_pll_recalc_rate(struct clk_hw *hw,
  58. unsigned long parent_rate)
  59. {
  60. struct xgene_clk_pll *pllclk = to_xgene_clk_pll(hw);
  61. unsigned long fref;
  62. unsigned long fvco;
  63. u32 pll;
  64. u32 nref;
  65. u32 nout;
  66. u32 nfb;
  67. pll = xgene_clk_read(pllclk->reg + pllclk->pll_offset);
  68. if (pllclk->version <= 1) {
  69. if (pllclk->type == PLL_TYPE_PCP) {
  70. /*
  71. * PLL VCO = Reference clock * NF
  72. * PCP PLL = PLL_VCO / 2
  73. */
  74. nout = 2;
  75. fvco = parent_rate * (N_DIV_RD(pll) + 4);
  76. } else {
  77. /*
  78. * Fref = Reference Clock / NREF;
  79. * Fvco = Fref * NFB;
  80. * Fout = Fvco / NOUT;
  81. */
  82. nref = CLKR_RD(pll) + 1;
  83. nout = CLKOD_RD(pll) + 1;
  84. nfb = CLKF_RD(pll);
  85. fref = parent_rate / nref;
  86. fvco = fref * nfb;
  87. }
  88. } else {
  89. /*
  90. * fvco = Reference clock * FBDIVC
  91. * PLL freq = fvco / NOUT
  92. */
  93. nout = SC_OUTDIV2(pll) ? 2 : 3;
  94. fvco = parent_rate * SC_N_DIV_RD(pll);
  95. }
  96. pr_debug("%s pll recalc rate %ld parent %ld version %d\n",
  97. clk_hw_get_name(hw), fvco / nout, parent_rate,
  98. pllclk->version);
  99. return fvco / nout;
  100. }
  101. static const struct clk_ops xgene_clk_pll_ops = {
  102. .is_enabled = xgene_clk_pll_is_enabled,
  103. .recalc_rate = xgene_clk_pll_recalc_rate,
  104. };
  105. static struct clk *xgene_register_clk_pll(struct device *dev,
  106. const char *name, const char *parent_name,
  107. unsigned long flags, void __iomem *reg, u32 pll_offset,
  108. u32 type, spinlock_t *lock, int version)
  109. {
  110. struct xgene_clk_pll *apmclk;
  111. struct clk *clk;
  112. struct clk_init_data init;
  113. /* allocate the APM clock structure */
  114. apmclk = kzalloc(sizeof(*apmclk), GFP_KERNEL);
  115. if (!apmclk)
  116. return ERR_PTR(-ENOMEM);
  117. init.name = name;
  118. init.ops = &xgene_clk_pll_ops;
  119. init.flags = flags;
  120. init.parent_names = parent_name ? &parent_name : NULL;
  121. init.num_parents = parent_name ? 1 : 0;
  122. apmclk->version = version;
  123. apmclk->reg = reg;
  124. apmclk->lock = lock;
  125. apmclk->pll_offset = pll_offset;
  126. apmclk->type = type;
  127. apmclk->hw.init = &init;
  128. /* Register the clock */
  129. clk = clk_register(dev, &apmclk->hw);
  130. if (IS_ERR(clk)) {
  131. pr_err("%s: could not register clk %s\n", __func__, name);
  132. kfree(apmclk);
  133. return NULL;
  134. }
  135. return clk;
  136. }
  137. static int xgene_pllclk_version(struct device_node *np)
  138. {
  139. if (of_device_is_compatible(np, "apm,xgene-socpll-clock"))
  140. return 1;
  141. if (of_device_is_compatible(np, "apm,xgene-pcppll-clock"))
  142. return 1;
  143. return 2;
  144. }
  145. static void xgene_pllclk_init(struct device_node *np, enum xgene_pll_type pll_type)
  146. {
  147. const char *clk_name = np->full_name;
  148. struct clk *clk;
  149. void __iomem *reg;
  150. int version = xgene_pllclk_version(np);
  151. reg = of_iomap(np, 0);
  152. if (!reg) {
  153. pr_err("Unable to map CSR register for %pOF\n", np);
  154. return;
  155. }
  156. of_property_read_string(np, "clock-output-names", &clk_name);
  157. clk = xgene_register_clk_pll(NULL,
  158. clk_name, of_clk_get_parent_name(np, 0),
  159. 0, reg, 0, pll_type, &clk_lock,
  160. version);
  161. if (!IS_ERR(clk)) {
  162. of_clk_add_provider(np, of_clk_src_simple_get, clk);
  163. clk_register_clkdev(clk, clk_name, NULL);
  164. pr_debug("Add %s clock PLL\n", clk_name);
  165. }
  166. }
  167. static void xgene_socpllclk_init(struct device_node *np)
  168. {
  169. xgene_pllclk_init(np, PLL_TYPE_SOC);
  170. }
  171. static void xgene_pcppllclk_init(struct device_node *np)
  172. {
  173. xgene_pllclk_init(np, PLL_TYPE_PCP);
  174. }
  175. /**
  176. * struct xgene_clk_pmd - PMD clock
  177. *
  178. * @hw: handle between common and hardware-specific interfaces
  179. * @reg: register containing the fractional scale multiplier (scaler)
  180. * @shift: shift to the unit bit field
  181. * @mask: mask to the unit bit field
  182. * @denom: 1/denominator unit
  183. * @lock: register lock
  184. * @flags: XGENE_CLK_PMD_SCALE_INVERTED - By default the scaler is the value read
  185. * from the register plus one. For example,
  186. * 0 for (0 + 1) / denom,
  187. * 1 for (1 + 1) / denom and etc.
  188. * If this flag is set, it is
  189. * 0 for (denom - 0) / denom,
  190. * 1 for (denom - 1) / denom and etc.
  191. */
  192. struct xgene_clk_pmd {
  193. struct clk_hw hw;
  194. void __iomem *reg;
  195. u8 shift;
  196. u32 mask;
  197. u64 denom;
  198. u32 flags;
  199. spinlock_t *lock;
  200. };
  201. #define to_xgene_clk_pmd(_hw) container_of(_hw, struct xgene_clk_pmd, hw)
  202. #define XGENE_CLK_PMD_SCALE_INVERTED BIT(0)
  203. #define XGENE_CLK_PMD_SHIFT 8
  204. #define XGENE_CLK_PMD_WIDTH 3
  205. static unsigned long xgene_clk_pmd_recalc_rate(struct clk_hw *hw,
  206. unsigned long parent_rate)
  207. {
  208. struct xgene_clk_pmd *fd = to_xgene_clk_pmd(hw);
  209. unsigned long flags = 0;
  210. u64 ret, scale;
  211. u32 val;
  212. if (fd->lock)
  213. spin_lock_irqsave(fd->lock, flags);
  214. else
  215. __acquire(fd->lock);
  216. val = readl(fd->reg);
  217. if (fd->lock)
  218. spin_unlock_irqrestore(fd->lock, flags);
  219. else
  220. __release(fd->lock);
  221. ret = (u64)parent_rate;
  222. scale = (val & fd->mask) >> fd->shift;
  223. if (fd->flags & XGENE_CLK_PMD_SCALE_INVERTED)
  224. scale = fd->denom - scale;
  225. else
  226. scale++;
  227. /* freq = parent_rate * scaler / denom */
  228. do_div(ret, fd->denom);
  229. ret *= scale;
  230. if (ret == 0)
  231. ret = (u64)parent_rate;
  232. return ret;
  233. }
  234. static long xgene_clk_pmd_round_rate(struct clk_hw *hw, unsigned long rate,
  235. unsigned long *parent_rate)
  236. {
  237. struct xgene_clk_pmd *fd = to_xgene_clk_pmd(hw);
  238. u64 ret, scale;
  239. if (!rate || rate >= *parent_rate)
  240. return *parent_rate;
  241. /* freq = parent_rate * scaler / denom */
  242. ret = rate * fd->denom;
  243. scale = DIV_ROUND_UP_ULL(ret, *parent_rate);
  244. ret = (u64)*parent_rate * scale;
  245. do_div(ret, fd->denom);
  246. return ret;
  247. }
  248. static int xgene_clk_pmd_set_rate(struct clk_hw *hw, unsigned long rate,
  249. unsigned long parent_rate)
  250. {
  251. struct xgene_clk_pmd *fd = to_xgene_clk_pmd(hw);
  252. unsigned long flags = 0;
  253. u64 scale, ret;
  254. u32 val;
  255. /*
  256. * Compute the scaler:
  257. *
  258. * freq = parent_rate * scaler / denom, or
  259. * scaler = freq * denom / parent_rate
  260. */
  261. ret = rate * fd->denom;
  262. scale = DIV_ROUND_UP_ULL(ret, (u64)parent_rate);
  263. /* Check if inverted */
  264. if (fd->flags & XGENE_CLK_PMD_SCALE_INVERTED)
  265. scale = fd->denom - scale;
  266. else
  267. scale--;
  268. if (fd->lock)
  269. spin_lock_irqsave(fd->lock, flags);
  270. else
  271. __acquire(fd->lock);
  272. val = readl(fd->reg);
  273. val &= ~fd->mask;
  274. val |= (scale << fd->shift);
  275. writel(val, fd->reg);
  276. if (fd->lock)
  277. spin_unlock_irqrestore(fd->lock, flags);
  278. else
  279. __release(fd->lock);
  280. return 0;
  281. }
  282. static const struct clk_ops xgene_clk_pmd_ops = {
  283. .recalc_rate = xgene_clk_pmd_recalc_rate,
  284. .round_rate = xgene_clk_pmd_round_rate,
  285. .set_rate = xgene_clk_pmd_set_rate,
  286. };
  287. static struct clk *
  288. xgene_register_clk_pmd(struct device *dev,
  289. const char *name, const char *parent_name,
  290. unsigned long flags, void __iomem *reg, u8 shift,
  291. u8 width, u64 denom, u32 clk_flags, spinlock_t *lock)
  292. {
  293. struct xgene_clk_pmd *fd;
  294. struct clk_init_data init;
  295. struct clk *clk;
  296. fd = kzalloc(sizeof(*fd), GFP_KERNEL);
  297. if (!fd)
  298. return ERR_PTR(-ENOMEM);
  299. init.name = name;
  300. init.ops = &xgene_clk_pmd_ops;
  301. init.flags = flags;
  302. init.parent_names = parent_name ? &parent_name : NULL;
  303. init.num_parents = parent_name ? 1 : 0;
  304. fd->reg = reg;
  305. fd->shift = shift;
  306. fd->mask = (BIT(width) - 1) << shift;
  307. fd->denom = denom;
  308. fd->flags = clk_flags;
  309. fd->lock = lock;
  310. fd->hw.init = &init;
  311. clk = clk_register(dev, &fd->hw);
  312. if (IS_ERR(clk)) {
  313. pr_err("%s: could not register clk %s\n", __func__, name);
  314. kfree(fd);
  315. return NULL;
  316. }
  317. return clk;
  318. }
  319. static void xgene_pmdclk_init(struct device_node *np)
  320. {
  321. const char *clk_name = np->full_name;
  322. void __iomem *csr_reg;
  323. struct resource res;
  324. struct clk *clk;
  325. u64 denom;
  326. u32 flags = 0;
  327. int rc;
  328. /* Check if the entry is disabled */
  329. if (!of_device_is_available(np))
  330. return;
  331. /* Parse the DTS register for resource */
  332. rc = of_address_to_resource(np, 0, &res);
  333. if (rc != 0) {
  334. pr_err("no DTS register for %pOF\n", np);
  335. return;
  336. }
  337. csr_reg = of_iomap(np, 0);
  338. if (!csr_reg) {
  339. pr_err("Unable to map resource for %pOF\n", np);
  340. return;
  341. }
  342. of_property_read_string(np, "clock-output-names", &clk_name);
  343. denom = BIT(XGENE_CLK_PMD_WIDTH);
  344. flags |= XGENE_CLK_PMD_SCALE_INVERTED;
  345. clk = xgene_register_clk_pmd(NULL, clk_name,
  346. of_clk_get_parent_name(np, 0), 0,
  347. csr_reg, XGENE_CLK_PMD_SHIFT,
  348. XGENE_CLK_PMD_WIDTH, denom,
  349. flags, &clk_lock);
  350. if (!IS_ERR(clk)) {
  351. of_clk_add_provider(np, of_clk_src_simple_get, clk);
  352. clk_register_clkdev(clk, clk_name, NULL);
  353. pr_debug("Add %s clock\n", clk_name);
  354. } else {
  355. if (csr_reg)
  356. iounmap(csr_reg);
  357. }
  358. }
  359. /* IP Clock */
  360. struct xgene_dev_parameters {
  361. void __iomem *csr_reg; /* CSR for IP clock */
  362. u32 reg_clk_offset; /* Offset to clock enable CSR */
  363. u32 reg_clk_mask; /* Mask bit for clock enable */
  364. u32 reg_csr_offset; /* Offset to CSR reset */
  365. u32 reg_csr_mask; /* Mask bit for disable CSR reset */
  366. void __iomem *divider_reg; /* CSR for divider */
  367. u32 reg_divider_offset; /* Offset to divider register */
  368. u32 reg_divider_shift; /* Bit shift to divider field */
  369. u32 reg_divider_width; /* Width of the bit to divider field */
  370. };
  371. struct xgene_clk {
  372. struct clk_hw hw;
  373. spinlock_t *lock;
  374. struct xgene_dev_parameters param;
  375. };
  376. #define to_xgene_clk(_hw) container_of(_hw, struct xgene_clk, hw)
  377. static int xgene_clk_enable(struct clk_hw *hw)
  378. {
  379. struct xgene_clk *pclk = to_xgene_clk(hw);
  380. unsigned long flags = 0;
  381. u32 data;
  382. if (pclk->lock)
  383. spin_lock_irqsave(pclk->lock, flags);
  384. if (pclk->param.csr_reg) {
  385. pr_debug("%s clock enabled\n", clk_hw_get_name(hw));
  386. /* First enable the clock */
  387. data = xgene_clk_read(pclk->param.csr_reg +
  388. pclk->param.reg_clk_offset);
  389. data |= pclk->param.reg_clk_mask;
  390. xgene_clk_write(data, pclk->param.csr_reg +
  391. pclk->param.reg_clk_offset);
  392. pr_debug("%s clk offset 0x%08X mask 0x%08X value 0x%08X\n",
  393. clk_hw_get_name(hw),
  394. pclk->param.reg_clk_offset, pclk->param.reg_clk_mask,
  395. data);
  396. /* Second enable the CSR */
  397. data = xgene_clk_read(pclk->param.csr_reg +
  398. pclk->param.reg_csr_offset);
  399. data &= ~pclk->param.reg_csr_mask;
  400. xgene_clk_write(data, pclk->param.csr_reg +
  401. pclk->param.reg_csr_offset);
  402. pr_debug("%s csr offset 0x%08X mask 0x%08X value 0x%08X\n",
  403. clk_hw_get_name(hw),
  404. pclk->param.reg_csr_offset, pclk->param.reg_csr_mask,
  405. data);
  406. }
  407. if (pclk->lock)
  408. spin_unlock_irqrestore(pclk->lock, flags);
  409. return 0;
  410. }
  411. static void xgene_clk_disable(struct clk_hw *hw)
  412. {
  413. struct xgene_clk *pclk = to_xgene_clk(hw);
  414. unsigned long flags = 0;
  415. u32 data;
  416. if (pclk->lock)
  417. spin_lock_irqsave(pclk->lock, flags);
  418. if (pclk->param.csr_reg) {
  419. pr_debug("%s clock disabled\n", clk_hw_get_name(hw));
  420. /* First put the CSR in reset */
  421. data = xgene_clk_read(pclk->param.csr_reg +
  422. pclk->param.reg_csr_offset);
  423. data |= pclk->param.reg_csr_mask;
  424. xgene_clk_write(data, pclk->param.csr_reg +
  425. pclk->param.reg_csr_offset);
  426. /* Second disable the clock */
  427. data = xgene_clk_read(pclk->param.csr_reg +
  428. pclk->param.reg_clk_offset);
  429. data &= ~pclk->param.reg_clk_mask;
  430. xgene_clk_write(data, pclk->param.csr_reg +
  431. pclk->param.reg_clk_offset);
  432. }
  433. if (pclk->lock)
  434. spin_unlock_irqrestore(pclk->lock, flags);
  435. }
  436. static int xgene_clk_is_enabled(struct clk_hw *hw)
  437. {
  438. struct xgene_clk *pclk = to_xgene_clk(hw);
  439. u32 data = 0;
  440. if (pclk->param.csr_reg) {
  441. pr_debug("%s clock checking\n", clk_hw_get_name(hw));
  442. data = xgene_clk_read(pclk->param.csr_reg +
  443. pclk->param.reg_clk_offset);
  444. pr_debug("%s clock is %s\n", clk_hw_get_name(hw),
  445. data & pclk->param.reg_clk_mask ? "enabled" :
  446. "disabled");
  447. } else {
  448. return 1;
  449. }
  450. return data & pclk->param.reg_clk_mask ? 1 : 0;
  451. }
  452. static unsigned long xgene_clk_recalc_rate(struct clk_hw *hw,
  453. unsigned long parent_rate)
  454. {
  455. struct xgene_clk *pclk = to_xgene_clk(hw);
  456. u32 data;
  457. if (pclk->param.divider_reg) {
  458. data = xgene_clk_read(pclk->param.divider_reg +
  459. pclk->param.reg_divider_offset);
  460. data >>= pclk->param.reg_divider_shift;
  461. data &= (1 << pclk->param.reg_divider_width) - 1;
  462. pr_debug("%s clock recalc rate %ld parent %ld\n",
  463. clk_hw_get_name(hw),
  464. parent_rate / data, parent_rate);
  465. return parent_rate / data;
  466. } else {
  467. pr_debug("%s clock recalc rate %ld parent %ld\n",
  468. clk_hw_get_name(hw), parent_rate, parent_rate);
  469. return parent_rate;
  470. }
  471. }
  472. static int xgene_clk_set_rate(struct clk_hw *hw, unsigned long rate,
  473. unsigned long parent_rate)
  474. {
  475. struct xgene_clk *pclk = to_xgene_clk(hw);
  476. unsigned long flags = 0;
  477. u32 data;
  478. u32 divider;
  479. u32 divider_save;
  480. if (pclk->lock)
  481. spin_lock_irqsave(pclk->lock, flags);
  482. if (pclk->param.divider_reg) {
  483. /* Let's compute the divider */
  484. if (rate > parent_rate)
  485. rate = parent_rate;
  486. divider_save = divider = parent_rate / rate; /* Rounded down */
  487. divider &= (1 << pclk->param.reg_divider_width) - 1;
  488. divider <<= pclk->param.reg_divider_shift;
  489. /* Set new divider */
  490. data = xgene_clk_read(pclk->param.divider_reg +
  491. pclk->param.reg_divider_offset);
  492. data &= ~(((1 << pclk->param.reg_divider_width) - 1)
  493. << pclk->param.reg_divider_shift);
  494. data |= divider;
  495. xgene_clk_write(data, pclk->param.divider_reg +
  496. pclk->param.reg_divider_offset);
  497. pr_debug("%s clock set rate %ld\n", clk_hw_get_name(hw),
  498. parent_rate / divider_save);
  499. } else {
  500. divider_save = 1;
  501. }
  502. if (pclk->lock)
  503. spin_unlock_irqrestore(pclk->lock, flags);
  504. return parent_rate / divider_save;
  505. }
  506. static long xgene_clk_round_rate(struct clk_hw *hw, unsigned long rate,
  507. unsigned long *prate)
  508. {
  509. struct xgene_clk *pclk = to_xgene_clk(hw);
  510. unsigned long parent_rate = *prate;
  511. u32 divider;
  512. if (pclk->param.divider_reg) {
  513. /* Let's compute the divider */
  514. if (rate > parent_rate)
  515. rate = parent_rate;
  516. divider = parent_rate / rate; /* Rounded down */
  517. } else {
  518. divider = 1;
  519. }
  520. return parent_rate / divider;
  521. }
  522. static const struct clk_ops xgene_clk_ops = {
  523. .enable = xgene_clk_enable,
  524. .disable = xgene_clk_disable,
  525. .is_enabled = xgene_clk_is_enabled,
  526. .recalc_rate = xgene_clk_recalc_rate,
  527. .set_rate = xgene_clk_set_rate,
  528. .round_rate = xgene_clk_round_rate,
  529. };
  530. static struct clk *xgene_register_clk(struct device *dev,
  531. const char *name, const char *parent_name,
  532. struct xgene_dev_parameters *parameters, spinlock_t *lock)
  533. {
  534. struct xgene_clk *apmclk;
  535. struct clk *clk;
  536. struct clk_init_data init;
  537. int rc;
  538. /* allocate the APM clock structure */
  539. apmclk = kzalloc(sizeof(*apmclk), GFP_KERNEL);
  540. if (!apmclk)
  541. return ERR_PTR(-ENOMEM);
  542. init.name = name;
  543. init.ops = &xgene_clk_ops;
  544. init.flags = 0;
  545. init.parent_names = parent_name ? &parent_name : NULL;
  546. init.num_parents = parent_name ? 1 : 0;
  547. apmclk->lock = lock;
  548. apmclk->hw.init = &init;
  549. apmclk->param = *parameters;
  550. /* Register the clock */
  551. clk = clk_register(dev, &apmclk->hw);
  552. if (IS_ERR(clk)) {
  553. pr_err("%s: could not register clk %s\n", __func__, name);
  554. kfree(apmclk);
  555. return clk;
  556. }
  557. /* Register the clock for lookup */
  558. rc = clk_register_clkdev(clk, name, NULL);
  559. if (rc != 0) {
  560. pr_err("%s: could not register lookup clk %s\n",
  561. __func__, name);
  562. }
  563. return clk;
  564. }
  565. static void __init xgene_devclk_init(struct device_node *np)
  566. {
  567. const char *clk_name = np->full_name;
  568. struct clk *clk;
  569. struct resource res;
  570. int rc;
  571. struct xgene_dev_parameters parameters;
  572. int i;
  573. /* Check if the entry is disabled */
  574. if (!of_device_is_available(np))
  575. return;
  576. /* Parse the DTS register for resource */
  577. parameters.csr_reg = NULL;
  578. parameters.divider_reg = NULL;
  579. for (i = 0; i < 2; i++) {
  580. void __iomem *map_res;
  581. rc = of_address_to_resource(np, i, &res);
  582. if (rc != 0) {
  583. if (i == 0) {
  584. pr_err("no DTS register for %pOF\n", np);
  585. return;
  586. }
  587. break;
  588. }
  589. map_res = of_iomap(np, i);
  590. if (!map_res) {
  591. pr_err("Unable to map resource %d for %pOF\n", i, np);
  592. goto err;
  593. }
  594. if (strcmp(res.name, "div-reg") == 0)
  595. parameters.divider_reg = map_res;
  596. else /* if (strcmp(res->name, "csr-reg") == 0) */
  597. parameters.csr_reg = map_res;
  598. }
  599. if (of_property_read_u32(np, "csr-offset", &parameters.reg_csr_offset))
  600. parameters.reg_csr_offset = 0;
  601. if (of_property_read_u32(np, "csr-mask", &parameters.reg_csr_mask))
  602. parameters.reg_csr_mask = 0xF;
  603. if (of_property_read_u32(np, "enable-offset",
  604. &parameters.reg_clk_offset))
  605. parameters.reg_clk_offset = 0x8;
  606. if (of_property_read_u32(np, "enable-mask", &parameters.reg_clk_mask))
  607. parameters.reg_clk_mask = 0xF;
  608. if (of_property_read_u32(np, "divider-offset",
  609. &parameters.reg_divider_offset))
  610. parameters.reg_divider_offset = 0;
  611. if (of_property_read_u32(np, "divider-width",
  612. &parameters.reg_divider_width))
  613. parameters.reg_divider_width = 0;
  614. if (of_property_read_u32(np, "divider-shift",
  615. &parameters.reg_divider_shift))
  616. parameters.reg_divider_shift = 0;
  617. of_property_read_string(np, "clock-output-names", &clk_name);
  618. clk = xgene_register_clk(NULL, clk_name,
  619. of_clk_get_parent_name(np, 0), &parameters, &clk_lock);
  620. if (IS_ERR(clk))
  621. goto err;
  622. pr_debug("Add %s clock\n", clk_name);
  623. rc = of_clk_add_provider(np, of_clk_src_simple_get, clk);
  624. if (rc != 0)
  625. pr_err("%s: could register provider clk %pOF\n", __func__, np);
  626. return;
  627. err:
  628. if (parameters.csr_reg)
  629. iounmap(parameters.csr_reg);
  630. if (parameters.divider_reg)
  631. iounmap(parameters.divider_reg);
  632. }
  633. CLK_OF_DECLARE(xgene_socpll_clock, "apm,xgene-socpll-clock", xgene_socpllclk_init);
  634. CLK_OF_DECLARE(xgene_pcppll_clock, "apm,xgene-pcppll-clock", xgene_pcppllclk_init);
  635. CLK_OF_DECLARE(xgene_pmd_clock, "apm,xgene-pmd-clock", xgene_pmdclk_init);
  636. CLK_OF_DECLARE(xgene_socpll_v2_clock, "apm,xgene-socpll-v2-clock",
  637. xgene_socpllclk_init);
  638. CLK_OF_DECLARE(xgene_pcppll_v2_clock, "apm,xgene-pcppll-v2-clock",
  639. xgene_pcppllclk_init);
  640. CLK_OF_DECLARE(xgene_dev_clock, "apm,xgene-device-clock", xgene_devclk_init);