clk-stm32mp1.c 62 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) STMicroelectronics 2018 - All Rights Reserved
  4. * Author: Olivier Bideau <[email protected]> for STMicroelectronics.
  5. * Author: Gabriel Fernandez <[email protected]> for STMicroelectronics.
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/clk-provider.h>
  9. #include <linux/delay.h>
  10. #include <linux/err.h>
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/of_address.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/reset-controller.h>
  17. #include <linux/slab.h>
  18. #include <linux/spinlock.h>
  19. #include <dt-bindings/clock/stm32mp1-clks.h>
  20. static DEFINE_SPINLOCK(rlock);
  21. #define RCC_OCENSETR 0x0C
  22. #define RCC_HSICFGR 0x18
  23. #define RCC_RDLSICR 0x144
  24. #define RCC_PLL1CR 0x80
  25. #define RCC_PLL1CFGR1 0x84
  26. #define RCC_PLL1CFGR2 0x88
  27. #define RCC_PLL2CR 0x94
  28. #define RCC_PLL2CFGR1 0x98
  29. #define RCC_PLL2CFGR2 0x9C
  30. #define RCC_PLL3CR 0x880
  31. #define RCC_PLL3CFGR1 0x884
  32. #define RCC_PLL3CFGR2 0x888
  33. #define RCC_PLL4CR 0x894
  34. #define RCC_PLL4CFGR1 0x898
  35. #define RCC_PLL4CFGR2 0x89C
  36. #define RCC_APB1ENSETR 0xA00
  37. #define RCC_APB2ENSETR 0xA08
  38. #define RCC_APB3ENSETR 0xA10
  39. #define RCC_APB4ENSETR 0x200
  40. #define RCC_APB5ENSETR 0x208
  41. #define RCC_AHB2ENSETR 0xA18
  42. #define RCC_AHB3ENSETR 0xA20
  43. #define RCC_AHB4ENSETR 0xA28
  44. #define RCC_AHB5ENSETR 0x210
  45. #define RCC_AHB6ENSETR 0x218
  46. #define RCC_AHB6LPENSETR 0x318
  47. #define RCC_RCK12SELR 0x28
  48. #define RCC_RCK3SELR 0x820
  49. #define RCC_RCK4SELR 0x824
  50. #define RCC_MPCKSELR 0x20
  51. #define RCC_ASSCKSELR 0x24
  52. #define RCC_MSSCKSELR 0x48
  53. #define RCC_SPI6CKSELR 0xC4
  54. #define RCC_SDMMC12CKSELR 0x8F4
  55. #define RCC_SDMMC3CKSELR 0x8F8
  56. #define RCC_FMCCKSELR 0x904
  57. #define RCC_I2C46CKSELR 0xC0
  58. #define RCC_I2C12CKSELR 0x8C0
  59. #define RCC_I2C35CKSELR 0x8C4
  60. #define RCC_UART1CKSELR 0xC8
  61. #define RCC_QSPICKSELR 0x900
  62. #define RCC_ETHCKSELR 0x8FC
  63. #define RCC_RNG1CKSELR 0xCC
  64. #define RCC_RNG2CKSELR 0x920
  65. #define RCC_GPUCKSELR 0x938
  66. #define RCC_USBCKSELR 0x91C
  67. #define RCC_STGENCKSELR 0xD4
  68. #define RCC_SPDIFCKSELR 0x914
  69. #define RCC_SPI2S1CKSELR 0x8D8
  70. #define RCC_SPI2S23CKSELR 0x8DC
  71. #define RCC_SPI2S45CKSELR 0x8E0
  72. #define RCC_CECCKSELR 0x918
  73. #define RCC_LPTIM1CKSELR 0x934
  74. #define RCC_LPTIM23CKSELR 0x930
  75. #define RCC_LPTIM45CKSELR 0x92C
  76. #define RCC_UART24CKSELR 0x8E8
  77. #define RCC_UART35CKSELR 0x8EC
  78. #define RCC_UART6CKSELR 0x8E4
  79. #define RCC_UART78CKSELR 0x8F0
  80. #define RCC_FDCANCKSELR 0x90C
  81. #define RCC_SAI1CKSELR 0x8C8
  82. #define RCC_SAI2CKSELR 0x8CC
  83. #define RCC_SAI3CKSELR 0x8D0
  84. #define RCC_SAI4CKSELR 0x8D4
  85. #define RCC_ADCCKSELR 0x928
  86. #define RCC_MPCKDIVR 0x2C
  87. #define RCC_DSICKSELR 0x924
  88. #define RCC_CPERCKSELR 0xD0
  89. #define RCC_MCO1CFGR 0x800
  90. #define RCC_MCO2CFGR 0x804
  91. #define RCC_BDCR 0x140
  92. #define RCC_AXIDIVR 0x30
  93. #define RCC_MCUDIVR 0x830
  94. #define RCC_APB1DIVR 0x834
  95. #define RCC_APB2DIVR 0x838
  96. #define RCC_APB3DIVR 0x83C
  97. #define RCC_APB4DIVR 0x3C
  98. #define RCC_APB5DIVR 0x40
  99. #define RCC_TIMG1PRER 0x828
  100. #define RCC_TIMG2PRER 0x82C
  101. #define RCC_RTCDIVR 0x44
  102. #define RCC_DBGCFGR 0x80C
  103. #define RCC_CLR 0x4
  104. static const char * const ref12_parents[] = {
  105. "ck_hsi", "ck_hse"
  106. };
  107. static const char * const ref3_parents[] = {
  108. "ck_hsi", "ck_hse", "ck_csi"
  109. };
  110. static const char * const ref4_parents[] = {
  111. "ck_hsi", "ck_hse", "ck_csi"
  112. };
  113. static const char * const cpu_src[] = {
  114. "ck_hsi", "ck_hse", "pll1_p"
  115. };
  116. static const char * const axi_src[] = {
  117. "ck_hsi", "ck_hse", "pll2_p"
  118. };
  119. static const char * const per_src[] = {
  120. "ck_hsi", "ck_csi", "ck_hse"
  121. };
  122. static const char * const mcu_src[] = {
  123. "ck_hsi", "ck_hse", "ck_csi", "pll3_p"
  124. };
  125. static const char * const sdmmc12_src[] = {
  126. "ck_axi", "pll3_r", "pll4_p", "ck_hsi"
  127. };
  128. static const char * const sdmmc3_src[] = {
  129. "ck_mcu", "pll3_r", "pll4_p", "ck_hsi"
  130. };
  131. static const char * const fmc_src[] = {
  132. "ck_axi", "pll3_r", "pll4_p", "ck_per"
  133. };
  134. static const char * const qspi_src[] = {
  135. "ck_axi", "pll3_r", "pll4_p", "ck_per"
  136. };
  137. static const char * const eth_src[] = {
  138. "pll4_p", "pll3_q"
  139. };
  140. const struct clk_parent_data ethrx_src[] = {
  141. { .name = "ethck_k", .fw_name = "ETH_RX_CLK/ETH_REF_CLK" },
  142. };
  143. static const char * const rng_src[] = {
  144. "ck_csi", "pll4_r", "ck_lse", "ck_lsi"
  145. };
  146. static const char * const usbphy_src[] = {
  147. "ck_hse", "pll4_r", "clk-hse-div2"
  148. };
  149. static const char * const usbo_src[] = {
  150. "pll4_r", "ck_usbo_48m"
  151. };
  152. static const char * const stgen_src[] = {
  153. "ck_hsi", "ck_hse"
  154. };
  155. static const char * const spdif_src[] = {
  156. "pll4_p", "pll3_q", "ck_hsi"
  157. };
  158. static const char * const spi123_src[] = {
  159. "pll4_p", "pll3_q", "i2s_ckin", "ck_per", "pll3_r"
  160. };
  161. static const char * const spi45_src[] = {
  162. "pclk2", "pll4_q", "ck_hsi", "ck_csi", "ck_hse"
  163. };
  164. static const char * const spi6_src[] = {
  165. "pclk5", "pll4_q", "ck_hsi", "ck_csi", "ck_hse", "pll3_q"
  166. };
  167. static const char * const cec_src[] = {
  168. "ck_lse", "ck_lsi", "ck_csi"
  169. };
  170. static const char * const i2c12_src[] = {
  171. "pclk1", "pll4_r", "ck_hsi", "ck_csi"
  172. };
  173. static const char * const i2c35_src[] = {
  174. "pclk1", "pll4_r", "ck_hsi", "ck_csi"
  175. };
  176. static const char * const i2c46_src[] = {
  177. "pclk5", "pll3_q", "ck_hsi", "ck_csi"
  178. };
  179. static const char * const lptim1_src[] = {
  180. "pclk1", "pll4_p", "pll3_q", "ck_lse", "ck_lsi", "ck_per"
  181. };
  182. static const char * const lptim23_src[] = {
  183. "pclk3", "pll4_q", "ck_per", "ck_lse", "ck_lsi"
  184. };
  185. static const char * const lptim45_src[] = {
  186. "pclk3", "pll4_p", "pll3_q", "ck_lse", "ck_lsi", "ck_per"
  187. };
  188. static const char * const usart1_src[] = {
  189. "pclk5", "pll3_q", "ck_hsi", "ck_csi", "pll4_q", "ck_hse"
  190. };
  191. static const char * const usart234578_src[] = {
  192. "pclk1", "pll4_q", "ck_hsi", "ck_csi", "ck_hse"
  193. };
  194. static const char * const usart6_src[] = {
  195. "pclk2", "pll4_q", "ck_hsi", "ck_csi", "ck_hse"
  196. };
  197. static const char * const fdcan_src[] = {
  198. "ck_hse", "pll3_q", "pll4_q", "pll4_r"
  199. };
  200. static const char * const sai_src[] = {
  201. "pll4_q", "pll3_q", "i2s_ckin", "ck_per", "pll3_r"
  202. };
  203. static const char * const sai2_src[] = {
  204. "pll4_q", "pll3_q", "i2s_ckin", "ck_per", "spdif_ck_symb", "pll3_r"
  205. };
  206. static const char * const adc12_src[] = {
  207. "pll4_r", "ck_per", "pll3_q"
  208. };
  209. static const char * const dsi_src[] = {
  210. "ck_dsi_phy", "pll4_p"
  211. };
  212. static const char * const rtc_src[] = {
  213. "off", "ck_lse", "ck_lsi", "ck_hse"
  214. };
  215. static const char * const mco1_src[] = {
  216. "ck_hsi", "ck_hse", "ck_csi", "ck_lsi", "ck_lse"
  217. };
  218. static const char * const mco2_src[] = {
  219. "ck_mpu", "ck_axi", "ck_mcu", "pll4_p", "ck_hse", "ck_hsi"
  220. };
  221. static const char * const ck_trace_src[] = {
  222. "ck_axi"
  223. };
  224. static const struct clk_div_table axi_div_table[] = {
  225. { 0, 1 }, { 1, 2 }, { 2, 3 }, { 3, 4 },
  226. { 4, 4 }, { 5, 4 }, { 6, 4 }, { 7, 4 },
  227. { 0 },
  228. };
  229. static const struct clk_div_table mcu_div_table[] = {
  230. { 0, 1 }, { 1, 2 }, { 2, 4 }, { 3, 8 },
  231. { 4, 16 }, { 5, 32 }, { 6, 64 }, { 7, 128 },
  232. { 8, 256 }, { 9, 512 }, { 10, 512}, { 11, 512 },
  233. { 12, 512 }, { 13, 512 }, { 14, 512}, { 15, 512 },
  234. { 0 },
  235. };
  236. static const struct clk_div_table apb_div_table[] = {
  237. { 0, 1 }, { 1, 2 }, { 2, 4 }, { 3, 8 },
  238. { 4, 16 }, { 5, 16 }, { 6, 16 }, { 7, 16 },
  239. { 0 },
  240. };
  241. static const struct clk_div_table ck_trace_div_table[] = {
  242. { 0, 1 }, { 1, 2 }, { 2, 4 }, { 3, 8 },
  243. { 4, 16 }, { 5, 16 }, { 6, 16 }, { 7, 16 },
  244. { 0 },
  245. };
  246. #define MAX_MUX_CLK 2
  247. struct stm32_mmux {
  248. u8 nbr_clk;
  249. struct clk_hw *hws[MAX_MUX_CLK];
  250. };
  251. struct stm32_clk_mmux {
  252. struct clk_mux mux;
  253. struct stm32_mmux *mmux;
  254. };
  255. struct stm32_mgate {
  256. u8 nbr_clk;
  257. u32 flag;
  258. };
  259. struct stm32_clk_mgate {
  260. struct clk_gate gate;
  261. struct stm32_mgate *mgate;
  262. u32 mask;
  263. };
  264. struct clock_config {
  265. u32 id;
  266. const char *name;
  267. const char *parent_name;
  268. const char * const *parent_names;
  269. const struct clk_parent_data *parent_data;
  270. int num_parents;
  271. unsigned long flags;
  272. void *cfg;
  273. struct clk_hw * (*func)(struct device *dev,
  274. struct clk_hw_onecell_data *clk_data,
  275. void __iomem *base, spinlock_t *lock,
  276. const struct clock_config *cfg);
  277. };
  278. #define NO_ID ~0
  279. struct gate_cfg {
  280. u32 reg_off;
  281. u8 bit_idx;
  282. u8 gate_flags;
  283. };
  284. struct fixed_factor_cfg {
  285. unsigned int mult;
  286. unsigned int div;
  287. };
  288. struct div_cfg {
  289. u32 reg_off;
  290. u8 shift;
  291. u8 width;
  292. u8 div_flags;
  293. const struct clk_div_table *table;
  294. };
  295. struct mux_cfg {
  296. u32 reg_off;
  297. u8 shift;
  298. u8 width;
  299. u8 mux_flags;
  300. u32 *table;
  301. };
  302. struct stm32_gate_cfg {
  303. struct gate_cfg *gate;
  304. struct stm32_mgate *mgate;
  305. const struct clk_ops *ops;
  306. };
  307. struct stm32_div_cfg {
  308. struct div_cfg *div;
  309. const struct clk_ops *ops;
  310. };
  311. struct stm32_mux_cfg {
  312. struct mux_cfg *mux;
  313. struct stm32_mmux *mmux;
  314. const struct clk_ops *ops;
  315. };
  316. /* STM32 Composite clock */
  317. struct stm32_composite_cfg {
  318. const struct stm32_gate_cfg *gate;
  319. const struct stm32_div_cfg *div;
  320. const struct stm32_mux_cfg *mux;
  321. };
  322. static struct clk_hw *
  323. _clk_hw_register_gate(struct device *dev,
  324. struct clk_hw_onecell_data *clk_data,
  325. void __iomem *base, spinlock_t *lock,
  326. const struct clock_config *cfg)
  327. {
  328. struct gate_cfg *gate_cfg = cfg->cfg;
  329. return clk_hw_register_gate(dev,
  330. cfg->name,
  331. cfg->parent_name,
  332. cfg->flags,
  333. gate_cfg->reg_off + base,
  334. gate_cfg->bit_idx,
  335. gate_cfg->gate_flags,
  336. lock);
  337. }
  338. static struct clk_hw *
  339. _clk_hw_register_fixed_factor(struct device *dev,
  340. struct clk_hw_onecell_data *clk_data,
  341. void __iomem *base, spinlock_t *lock,
  342. const struct clock_config *cfg)
  343. {
  344. struct fixed_factor_cfg *ff_cfg = cfg->cfg;
  345. return clk_hw_register_fixed_factor(dev, cfg->name, cfg->parent_name,
  346. cfg->flags, ff_cfg->mult,
  347. ff_cfg->div);
  348. }
  349. static struct clk_hw *
  350. _clk_hw_register_divider_table(struct device *dev,
  351. struct clk_hw_onecell_data *clk_data,
  352. void __iomem *base, spinlock_t *lock,
  353. const struct clock_config *cfg)
  354. {
  355. struct div_cfg *div_cfg = cfg->cfg;
  356. return clk_hw_register_divider_table(dev,
  357. cfg->name,
  358. cfg->parent_name,
  359. cfg->flags,
  360. div_cfg->reg_off + base,
  361. div_cfg->shift,
  362. div_cfg->width,
  363. div_cfg->div_flags,
  364. div_cfg->table,
  365. lock);
  366. }
  367. static struct clk_hw *
  368. _clk_hw_register_mux(struct device *dev,
  369. struct clk_hw_onecell_data *clk_data,
  370. void __iomem *base, spinlock_t *lock,
  371. const struct clock_config *cfg)
  372. {
  373. struct mux_cfg *mux_cfg = cfg->cfg;
  374. return clk_hw_register_mux(dev, cfg->name, cfg->parent_names,
  375. cfg->num_parents, cfg->flags,
  376. mux_cfg->reg_off + base, mux_cfg->shift,
  377. mux_cfg->width, mux_cfg->mux_flags, lock);
  378. }
  379. /* MP1 Gate clock with set & clear registers */
  380. static int mp1_gate_clk_enable(struct clk_hw *hw)
  381. {
  382. if (!clk_gate_ops.is_enabled(hw))
  383. clk_gate_ops.enable(hw);
  384. return 0;
  385. }
  386. static void mp1_gate_clk_disable(struct clk_hw *hw)
  387. {
  388. struct clk_gate *gate = to_clk_gate(hw);
  389. unsigned long flags = 0;
  390. if (clk_gate_ops.is_enabled(hw)) {
  391. spin_lock_irqsave(gate->lock, flags);
  392. writel_relaxed(BIT(gate->bit_idx), gate->reg + RCC_CLR);
  393. spin_unlock_irqrestore(gate->lock, flags);
  394. }
  395. }
  396. static const struct clk_ops mp1_gate_clk_ops = {
  397. .enable = mp1_gate_clk_enable,
  398. .disable = mp1_gate_clk_disable,
  399. .is_enabled = clk_gate_is_enabled,
  400. };
  401. static struct clk_hw *_get_stm32_mux(struct device *dev, void __iomem *base,
  402. const struct stm32_mux_cfg *cfg,
  403. spinlock_t *lock)
  404. {
  405. struct stm32_clk_mmux *mmux;
  406. struct clk_mux *mux;
  407. struct clk_hw *mux_hw;
  408. if (cfg->mmux) {
  409. mmux = devm_kzalloc(dev, sizeof(*mmux), GFP_KERNEL);
  410. if (!mmux)
  411. return ERR_PTR(-ENOMEM);
  412. mmux->mux.reg = cfg->mux->reg_off + base;
  413. mmux->mux.shift = cfg->mux->shift;
  414. mmux->mux.mask = (1 << cfg->mux->width) - 1;
  415. mmux->mux.flags = cfg->mux->mux_flags;
  416. mmux->mux.table = cfg->mux->table;
  417. mmux->mux.lock = lock;
  418. mmux->mmux = cfg->mmux;
  419. mux_hw = &mmux->mux.hw;
  420. cfg->mmux->hws[cfg->mmux->nbr_clk++] = mux_hw;
  421. } else {
  422. mux = devm_kzalloc(dev, sizeof(*mux), GFP_KERNEL);
  423. if (!mux)
  424. return ERR_PTR(-ENOMEM);
  425. mux->reg = cfg->mux->reg_off + base;
  426. mux->shift = cfg->mux->shift;
  427. mux->mask = (1 << cfg->mux->width) - 1;
  428. mux->flags = cfg->mux->mux_flags;
  429. mux->table = cfg->mux->table;
  430. mux->lock = lock;
  431. mux_hw = &mux->hw;
  432. }
  433. return mux_hw;
  434. }
  435. static struct clk_hw *_get_stm32_div(struct device *dev, void __iomem *base,
  436. const struct stm32_div_cfg *cfg,
  437. spinlock_t *lock)
  438. {
  439. struct clk_divider *div;
  440. div = devm_kzalloc(dev, sizeof(*div), GFP_KERNEL);
  441. if (!div)
  442. return ERR_PTR(-ENOMEM);
  443. div->reg = cfg->div->reg_off + base;
  444. div->shift = cfg->div->shift;
  445. div->width = cfg->div->width;
  446. div->flags = cfg->div->div_flags;
  447. div->table = cfg->div->table;
  448. div->lock = lock;
  449. return &div->hw;
  450. }
  451. static struct clk_hw *_get_stm32_gate(struct device *dev, void __iomem *base,
  452. const struct stm32_gate_cfg *cfg,
  453. spinlock_t *lock)
  454. {
  455. struct stm32_clk_mgate *mgate;
  456. struct clk_gate *gate;
  457. struct clk_hw *gate_hw;
  458. if (cfg->mgate) {
  459. mgate = devm_kzalloc(dev, sizeof(*mgate), GFP_KERNEL);
  460. if (!mgate)
  461. return ERR_PTR(-ENOMEM);
  462. mgate->gate.reg = cfg->gate->reg_off + base;
  463. mgate->gate.bit_idx = cfg->gate->bit_idx;
  464. mgate->gate.flags = cfg->gate->gate_flags;
  465. mgate->gate.lock = lock;
  466. mgate->mask = BIT(cfg->mgate->nbr_clk++);
  467. mgate->mgate = cfg->mgate;
  468. gate_hw = &mgate->gate.hw;
  469. } else {
  470. gate = devm_kzalloc(dev, sizeof(*gate), GFP_KERNEL);
  471. if (!gate)
  472. return ERR_PTR(-ENOMEM);
  473. gate->reg = cfg->gate->reg_off + base;
  474. gate->bit_idx = cfg->gate->bit_idx;
  475. gate->flags = cfg->gate->gate_flags;
  476. gate->lock = lock;
  477. gate_hw = &gate->hw;
  478. }
  479. return gate_hw;
  480. }
  481. static struct clk_hw *
  482. clk_stm32_register_gate_ops(struct device *dev,
  483. const char *name,
  484. const char *parent_name,
  485. const struct clk_parent_data *parent_data,
  486. unsigned long flags,
  487. void __iomem *base,
  488. const struct stm32_gate_cfg *cfg,
  489. spinlock_t *lock)
  490. {
  491. struct clk_init_data init = { NULL };
  492. struct clk_hw *hw;
  493. int ret;
  494. init.name = name;
  495. if (parent_name)
  496. init.parent_names = &parent_name;
  497. if (parent_data)
  498. init.parent_data = parent_data;
  499. init.num_parents = 1;
  500. init.flags = flags;
  501. init.ops = &clk_gate_ops;
  502. if (cfg->ops)
  503. init.ops = cfg->ops;
  504. hw = _get_stm32_gate(dev, base, cfg, lock);
  505. if (IS_ERR(hw))
  506. return ERR_PTR(-ENOMEM);
  507. hw->init = &init;
  508. ret = clk_hw_register(dev, hw);
  509. if (ret)
  510. hw = ERR_PTR(ret);
  511. return hw;
  512. }
  513. static struct clk_hw *
  514. clk_stm32_register_composite(struct device *dev,
  515. const char *name, const char * const *parent_names,
  516. const struct clk_parent_data *parent_data,
  517. int num_parents, void __iomem *base,
  518. const struct stm32_composite_cfg *cfg,
  519. unsigned long flags, spinlock_t *lock)
  520. {
  521. const struct clk_ops *mux_ops, *div_ops, *gate_ops;
  522. struct clk_hw *mux_hw, *div_hw, *gate_hw;
  523. mux_hw = NULL;
  524. div_hw = NULL;
  525. gate_hw = NULL;
  526. mux_ops = NULL;
  527. div_ops = NULL;
  528. gate_ops = NULL;
  529. if (cfg->mux) {
  530. mux_hw = _get_stm32_mux(dev, base, cfg->mux, lock);
  531. if (!IS_ERR(mux_hw)) {
  532. mux_ops = &clk_mux_ops;
  533. if (cfg->mux->ops)
  534. mux_ops = cfg->mux->ops;
  535. }
  536. }
  537. if (cfg->div) {
  538. div_hw = _get_stm32_div(dev, base, cfg->div, lock);
  539. if (!IS_ERR(div_hw)) {
  540. div_ops = &clk_divider_ops;
  541. if (cfg->div->ops)
  542. div_ops = cfg->div->ops;
  543. }
  544. }
  545. if (cfg->gate) {
  546. gate_hw = _get_stm32_gate(dev, base, cfg->gate, lock);
  547. if (!IS_ERR(gate_hw)) {
  548. gate_ops = &clk_gate_ops;
  549. if (cfg->gate->ops)
  550. gate_ops = cfg->gate->ops;
  551. }
  552. }
  553. return clk_hw_register_composite(dev, name, parent_names, num_parents,
  554. mux_hw, mux_ops, div_hw, div_ops,
  555. gate_hw, gate_ops, flags);
  556. }
  557. #define to_clk_mgate(_gate) container_of(_gate, struct stm32_clk_mgate, gate)
  558. static int mp1_mgate_clk_enable(struct clk_hw *hw)
  559. {
  560. struct clk_gate *gate = to_clk_gate(hw);
  561. struct stm32_clk_mgate *clk_mgate = to_clk_mgate(gate);
  562. clk_mgate->mgate->flag |= clk_mgate->mask;
  563. mp1_gate_clk_enable(hw);
  564. return 0;
  565. }
  566. static void mp1_mgate_clk_disable(struct clk_hw *hw)
  567. {
  568. struct clk_gate *gate = to_clk_gate(hw);
  569. struct stm32_clk_mgate *clk_mgate = to_clk_mgate(gate);
  570. clk_mgate->mgate->flag &= ~clk_mgate->mask;
  571. if (clk_mgate->mgate->flag == 0)
  572. mp1_gate_clk_disable(hw);
  573. }
  574. static const struct clk_ops mp1_mgate_clk_ops = {
  575. .enable = mp1_mgate_clk_enable,
  576. .disable = mp1_mgate_clk_disable,
  577. .is_enabled = clk_gate_is_enabled,
  578. };
  579. #define to_clk_mmux(_mux) container_of(_mux, struct stm32_clk_mmux, mux)
  580. static u8 clk_mmux_get_parent(struct clk_hw *hw)
  581. {
  582. return clk_mux_ops.get_parent(hw);
  583. }
  584. static int clk_mmux_set_parent(struct clk_hw *hw, u8 index)
  585. {
  586. struct clk_mux *mux = to_clk_mux(hw);
  587. struct stm32_clk_mmux *clk_mmux = to_clk_mmux(mux);
  588. struct clk_hw *hwp;
  589. int ret, n;
  590. ret = clk_mux_ops.set_parent(hw, index);
  591. if (ret)
  592. return ret;
  593. hwp = clk_hw_get_parent(hw);
  594. for (n = 0; n < clk_mmux->mmux->nbr_clk; n++)
  595. if (clk_mmux->mmux->hws[n] != hw)
  596. clk_hw_reparent(clk_mmux->mmux->hws[n], hwp);
  597. return 0;
  598. }
  599. static const struct clk_ops clk_mmux_ops = {
  600. .get_parent = clk_mmux_get_parent,
  601. .set_parent = clk_mmux_set_parent,
  602. .determine_rate = __clk_mux_determine_rate,
  603. };
  604. /* STM32 PLL */
  605. struct stm32_pll_obj {
  606. /* lock pll enable/disable registers */
  607. spinlock_t *lock;
  608. void __iomem *reg;
  609. struct clk_hw hw;
  610. struct clk_mux mux;
  611. };
  612. #define to_pll(_hw) container_of(_hw, struct stm32_pll_obj, hw)
  613. #define PLL_ON BIT(0)
  614. #define PLL_RDY BIT(1)
  615. #define DIVN_MASK 0x1FF
  616. #define DIVM_MASK 0x3F
  617. #define DIVM_SHIFT 16
  618. #define DIVN_SHIFT 0
  619. #define FRAC_OFFSET 0xC
  620. #define FRAC_MASK 0x1FFF
  621. #define FRAC_SHIFT 3
  622. #define FRACLE BIT(16)
  623. #define PLL_MUX_SHIFT 0
  624. #define PLL_MUX_MASK 3
  625. static int __pll_is_enabled(struct clk_hw *hw)
  626. {
  627. struct stm32_pll_obj *clk_elem = to_pll(hw);
  628. return readl_relaxed(clk_elem->reg) & PLL_ON;
  629. }
  630. #define TIMEOUT 5
  631. static int pll_enable(struct clk_hw *hw)
  632. {
  633. struct stm32_pll_obj *clk_elem = to_pll(hw);
  634. u32 reg;
  635. unsigned long flags = 0;
  636. unsigned int timeout = TIMEOUT;
  637. int bit_status = 0;
  638. spin_lock_irqsave(clk_elem->lock, flags);
  639. if (__pll_is_enabled(hw))
  640. goto unlock;
  641. reg = readl_relaxed(clk_elem->reg);
  642. reg |= PLL_ON;
  643. writel_relaxed(reg, clk_elem->reg);
  644. /* We can't use readl_poll_timeout() because we can be blocked if
  645. * someone enables this clock before clocksource changes.
  646. * Only jiffies counter is available. Jiffies are incremented by
  647. * interruptions and enable op does not allow to be interrupted.
  648. */
  649. do {
  650. bit_status = !(readl_relaxed(clk_elem->reg) & PLL_RDY);
  651. if (bit_status)
  652. udelay(120);
  653. } while (bit_status && --timeout);
  654. unlock:
  655. spin_unlock_irqrestore(clk_elem->lock, flags);
  656. return bit_status;
  657. }
  658. static void pll_disable(struct clk_hw *hw)
  659. {
  660. struct stm32_pll_obj *clk_elem = to_pll(hw);
  661. u32 reg;
  662. unsigned long flags = 0;
  663. spin_lock_irqsave(clk_elem->lock, flags);
  664. reg = readl_relaxed(clk_elem->reg);
  665. reg &= ~PLL_ON;
  666. writel_relaxed(reg, clk_elem->reg);
  667. spin_unlock_irqrestore(clk_elem->lock, flags);
  668. }
  669. static u32 pll_frac_val(struct clk_hw *hw)
  670. {
  671. struct stm32_pll_obj *clk_elem = to_pll(hw);
  672. u32 reg, frac = 0;
  673. reg = readl_relaxed(clk_elem->reg + FRAC_OFFSET);
  674. if (reg & FRACLE)
  675. frac = (reg >> FRAC_SHIFT) & FRAC_MASK;
  676. return frac;
  677. }
  678. static unsigned long pll_recalc_rate(struct clk_hw *hw,
  679. unsigned long parent_rate)
  680. {
  681. struct stm32_pll_obj *clk_elem = to_pll(hw);
  682. u32 reg;
  683. u32 frac, divm, divn;
  684. u64 rate, rate_frac = 0;
  685. reg = readl_relaxed(clk_elem->reg + 4);
  686. divm = ((reg >> DIVM_SHIFT) & DIVM_MASK) + 1;
  687. divn = ((reg >> DIVN_SHIFT) & DIVN_MASK) + 1;
  688. rate = (u64)parent_rate * divn;
  689. do_div(rate, divm);
  690. frac = pll_frac_val(hw);
  691. if (frac) {
  692. rate_frac = (u64)parent_rate * (u64)frac;
  693. do_div(rate_frac, (divm * 8192));
  694. }
  695. return rate + rate_frac;
  696. }
  697. static int pll_is_enabled(struct clk_hw *hw)
  698. {
  699. struct stm32_pll_obj *clk_elem = to_pll(hw);
  700. unsigned long flags = 0;
  701. int ret;
  702. spin_lock_irqsave(clk_elem->lock, flags);
  703. ret = __pll_is_enabled(hw);
  704. spin_unlock_irqrestore(clk_elem->lock, flags);
  705. return ret;
  706. }
  707. static u8 pll_get_parent(struct clk_hw *hw)
  708. {
  709. struct stm32_pll_obj *clk_elem = to_pll(hw);
  710. struct clk_hw *mux_hw = &clk_elem->mux.hw;
  711. __clk_hw_set_clk(mux_hw, hw);
  712. return clk_mux_ops.get_parent(mux_hw);
  713. }
  714. static const struct clk_ops pll_ops = {
  715. .enable = pll_enable,
  716. .disable = pll_disable,
  717. .recalc_rate = pll_recalc_rate,
  718. .is_enabled = pll_is_enabled,
  719. .get_parent = pll_get_parent,
  720. };
  721. static struct clk_hw *clk_register_pll(struct device *dev, const char *name,
  722. const char * const *parent_names,
  723. int num_parents,
  724. void __iomem *reg,
  725. void __iomem *mux_reg,
  726. unsigned long flags,
  727. spinlock_t *lock)
  728. {
  729. struct stm32_pll_obj *element;
  730. struct clk_init_data init;
  731. struct clk_hw *hw;
  732. int err;
  733. element = devm_kzalloc(dev, sizeof(*element), GFP_KERNEL);
  734. if (!element)
  735. return ERR_PTR(-ENOMEM);
  736. init.name = name;
  737. init.ops = &pll_ops;
  738. init.flags = flags;
  739. init.parent_names = parent_names;
  740. init.num_parents = num_parents;
  741. element->mux.lock = lock;
  742. element->mux.reg = mux_reg;
  743. element->mux.shift = PLL_MUX_SHIFT;
  744. element->mux.mask = PLL_MUX_MASK;
  745. element->mux.flags = CLK_MUX_READ_ONLY;
  746. element->mux.reg = mux_reg;
  747. element->hw.init = &init;
  748. element->reg = reg;
  749. element->lock = lock;
  750. hw = &element->hw;
  751. err = clk_hw_register(dev, hw);
  752. if (err)
  753. return ERR_PTR(err);
  754. return hw;
  755. }
  756. /* Kernel Timer */
  757. struct timer_cker {
  758. /* lock the kernel output divider register */
  759. spinlock_t *lock;
  760. void __iomem *apbdiv;
  761. void __iomem *timpre;
  762. struct clk_hw hw;
  763. };
  764. #define to_timer_cker(_hw) container_of(_hw, struct timer_cker, hw)
  765. #define APB_DIV_MASK 0x07
  766. #define TIM_PRE_MASK 0x01
  767. static unsigned long __bestmult(struct clk_hw *hw, unsigned long rate,
  768. unsigned long parent_rate)
  769. {
  770. struct timer_cker *tim_ker = to_timer_cker(hw);
  771. u32 prescaler;
  772. unsigned int mult = 0;
  773. prescaler = readl_relaxed(tim_ker->apbdiv) & APB_DIV_MASK;
  774. if (prescaler < 2)
  775. return 1;
  776. mult = 2;
  777. if (rate / parent_rate >= 4)
  778. mult = 4;
  779. return mult;
  780. }
  781. static long timer_ker_round_rate(struct clk_hw *hw, unsigned long rate,
  782. unsigned long *parent_rate)
  783. {
  784. unsigned long factor = __bestmult(hw, rate, *parent_rate);
  785. return *parent_rate * factor;
  786. }
  787. static int timer_ker_set_rate(struct clk_hw *hw, unsigned long rate,
  788. unsigned long parent_rate)
  789. {
  790. struct timer_cker *tim_ker = to_timer_cker(hw);
  791. unsigned long flags = 0;
  792. unsigned long factor = __bestmult(hw, rate, parent_rate);
  793. int ret = 0;
  794. spin_lock_irqsave(tim_ker->lock, flags);
  795. switch (factor) {
  796. case 1:
  797. break;
  798. case 2:
  799. writel_relaxed(0, tim_ker->timpre);
  800. break;
  801. case 4:
  802. writel_relaxed(1, tim_ker->timpre);
  803. break;
  804. default:
  805. ret = -EINVAL;
  806. }
  807. spin_unlock_irqrestore(tim_ker->lock, flags);
  808. return ret;
  809. }
  810. static unsigned long timer_ker_recalc_rate(struct clk_hw *hw,
  811. unsigned long parent_rate)
  812. {
  813. struct timer_cker *tim_ker = to_timer_cker(hw);
  814. u32 prescaler, timpre;
  815. u32 mul;
  816. prescaler = readl_relaxed(tim_ker->apbdiv) & APB_DIV_MASK;
  817. timpre = readl_relaxed(tim_ker->timpre) & TIM_PRE_MASK;
  818. if (!prescaler)
  819. return parent_rate;
  820. mul = (timpre + 1) * 2;
  821. return parent_rate * mul;
  822. }
  823. static const struct clk_ops timer_ker_ops = {
  824. .recalc_rate = timer_ker_recalc_rate,
  825. .round_rate = timer_ker_round_rate,
  826. .set_rate = timer_ker_set_rate,
  827. };
  828. static struct clk_hw *clk_register_cktim(struct device *dev, const char *name,
  829. const char *parent_name,
  830. unsigned long flags,
  831. void __iomem *apbdiv,
  832. void __iomem *timpre,
  833. spinlock_t *lock)
  834. {
  835. struct timer_cker *tim_ker;
  836. struct clk_init_data init;
  837. struct clk_hw *hw;
  838. int err;
  839. tim_ker = devm_kzalloc(dev, sizeof(*tim_ker), GFP_KERNEL);
  840. if (!tim_ker)
  841. return ERR_PTR(-ENOMEM);
  842. init.name = name;
  843. init.ops = &timer_ker_ops;
  844. init.flags = flags;
  845. init.parent_names = &parent_name;
  846. init.num_parents = 1;
  847. tim_ker->hw.init = &init;
  848. tim_ker->lock = lock;
  849. tim_ker->apbdiv = apbdiv;
  850. tim_ker->timpre = timpre;
  851. hw = &tim_ker->hw;
  852. err = clk_hw_register(dev, hw);
  853. if (err)
  854. return ERR_PTR(err);
  855. return hw;
  856. }
  857. /* The divider of RTC clock concerns only ck_hse clock */
  858. #define HSE_RTC 3
  859. static unsigned long clk_divider_rtc_recalc_rate(struct clk_hw *hw,
  860. unsigned long parent_rate)
  861. {
  862. if (clk_hw_get_parent(hw) == clk_hw_get_parent_by_index(hw, HSE_RTC))
  863. return clk_divider_ops.recalc_rate(hw, parent_rate);
  864. return parent_rate;
  865. }
  866. static int clk_divider_rtc_set_rate(struct clk_hw *hw, unsigned long rate,
  867. unsigned long parent_rate)
  868. {
  869. if (clk_hw_get_parent(hw) == clk_hw_get_parent_by_index(hw, HSE_RTC))
  870. return clk_divider_ops.set_rate(hw, rate, parent_rate);
  871. return parent_rate;
  872. }
  873. static int clk_divider_rtc_determine_rate(struct clk_hw *hw, struct clk_rate_request *req)
  874. {
  875. if (req->best_parent_hw == clk_hw_get_parent_by_index(hw, HSE_RTC))
  876. return clk_divider_ops.determine_rate(hw, req);
  877. req->rate = req->best_parent_rate;
  878. return 0;
  879. }
  880. static const struct clk_ops rtc_div_clk_ops = {
  881. .recalc_rate = clk_divider_rtc_recalc_rate,
  882. .set_rate = clk_divider_rtc_set_rate,
  883. .determine_rate = clk_divider_rtc_determine_rate
  884. };
  885. struct stm32_pll_cfg {
  886. u32 offset;
  887. u32 muxoff;
  888. };
  889. static struct clk_hw *_clk_register_pll(struct device *dev,
  890. struct clk_hw_onecell_data *clk_data,
  891. void __iomem *base, spinlock_t *lock,
  892. const struct clock_config *cfg)
  893. {
  894. struct stm32_pll_cfg *stm_pll_cfg = cfg->cfg;
  895. return clk_register_pll(dev, cfg->name, cfg->parent_names,
  896. cfg->num_parents,
  897. base + stm_pll_cfg->offset,
  898. base + stm_pll_cfg->muxoff,
  899. cfg->flags, lock);
  900. }
  901. struct stm32_cktim_cfg {
  902. u32 offset_apbdiv;
  903. u32 offset_timpre;
  904. };
  905. static struct clk_hw *_clk_register_cktim(struct device *dev,
  906. struct clk_hw_onecell_data *clk_data,
  907. void __iomem *base, spinlock_t *lock,
  908. const struct clock_config *cfg)
  909. {
  910. struct stm32_cktim_cfg *cktim_cfg = cfg->cfg;
  911. return clk_register_cktim(dev, cfg->name, cfg->parent_name, cfg->flags,
  912. cktim_cfg->offset_apbdiv + base,
  913. cktim_cfg->offset_timpre + base, lock);
  914. }
  915. static struct clk_hw *
  916. _clk_stm32_register_gate(struct device *dev,
  917. struct clk_hw_onecell_data *clk_data,
  918. void __iomem *base, spinlock_t *lock,
  919. const struct clock_config *cfg)
  920. {
  921. return clk_stm32_register_gate_ops(dev,
  922. cfg->name,
  923. cfg->parent_name,
  924. cfg->parent_data,
  925. cfg->flags,
  926. base,
  927. cfg->cfg,
  928. lock);
  929. }
  930. static struct clk_hw *
  931. _clk_stm32_register_composite(struct device *dev,
  932. struct clk_hw_onecell_data *clk_data,
  933. void __iomem *base, spinlock_t *lock,
  934. const struct clock_config *cfg)
  935. {
  936. return clk_stm32_register_composite(dev, cfg->name, cfg->parent_names,
  937. cfg->parent_data, cfg->num_parents,
  938. base, cfg->cfg, cfg->flags, lock);
  939. }
  940. #define GATE(_id, _name, _parent, _flags, _offset, _bit_idx, _gate_flags)\
  941. {\
  942. .id = _id,\
  943. .name = _name,\
  944. .parent_name = _parent,\
  945. .flags = _flags,\
  946. .cfg = &(struct gate_cfg) {\
  947. .reg_off = _offset,\
  948. .bit_idx = _bit_idx,\
  949. .gate_flags = _gate_flags,\
  950. },\
  951. .func = _clk_hw_register_gate,\
  952. }
  953. #define FIXED_FACTOR(_id, _name, _parent, _flags, _mult, _div)\
  954. {\
  955. .id = _id,\
  956. .name = _name,\
  957. .parent_name = _parent,\
  958. .flags = _flags,\
  959. .cfg = &(struct fixed_factor_cfg) {\
  960. .mult = _mult,\
  961. .div = _div,\
  962. },\
  963. .func = _clk_hw_register_fixed_factor,\
  964. }
  965. #define DIV_TABLE(_id, _name, _parent, _flags, _offset, _shift, _width,\
  966. _div_flags, _div_table)\
  967. {\
  968. .id = _id,\
  969. .name = _name,\
  970. .parent_name = _parent,\
  971. .flags = _flags,\
  972. .cfg = &(struct div_cfg) {\
  973. .reg_off = _offset,\
  974. .shift = _shift,\
  975. .width = _width,\
  976. .div_flags = _div_flags,\
  977. .table = _div_table,\
  978. },\
  979. .func = _clk_hw_register_divider_table,\
  980. }
  981. #define DIV(_id, _name, _parent, _flags, _offset, _shift, _width, _div_flags)\
  982. DIV_TABLE(_id, _name, _parent, _flags, _offset, _shift, _width,\
  983. _div_flags, NULL)
  984. #define MUX(_id, _name, _parents, _flags, _offset, _shift, _width, _mux_flags)\
  985. {\
  986. .id = _id,\
  987. .name = _name,\
  988. .parent_names = _parents,\
  989. .num_parents = ARRAY_SIZE(_parents),\
  990. .flags = _flags,\
  991. .cfg = &(struct mux_cfg) {\
  992. .reg_off = _offset,\
  993. .shift = _shift,\
  994. .width = _width,\
  995. .mux_flags = _mux_flags,\
  996. },\
  997. .func = _clk_hw_register_mux,\
  998. }
  999. #define PLL(_id, _name, _parents, _flags, _offset_p, _offset_mux)\
  1000. {\
  1001. .id = _id,\
  1002. .name = _name,\
  1003. .parent_names = _parents,\
  1004. .num_parents = ARRAY_SIZE(_parents),\
  1005. .flags = CLK_IGNORE_UNUSED | (_flags),\
  1006. .cfg = &(struct stm32_pll_cfg) {\
  1007. .offset = _offset_p,\
  1008. .muxoff = _offset_mux,\
  1009. },\
  1010. .func = _clk_register_pll,\
  1011. }
  1012. #define STM32_CKTIM(_name, _parent, _flags, _offset_apbdiv, _offset_timpre)\
  1013. {\
  1014. .id = NO_ID,\
  1015. .name = _name,\
  1016. .parent_name = _parent,\
  1017. .flags = _flags,\
  1018. .cfg = &(struct stm32_cktim_cfg) {\
  1019. .offset_apbdiv = _offset_apbdiv,\
  1020. .offset_timpre = _offset_timpre,\
  1021. },\
  1022. .func = _clk_register_cktim,\
  1023. }
  1024. #define STM32_TIM(_id, _name, _parent, _offset_set, _bit_idx)\
  1025. GATE_MP1(_id, _name, _parent, CLK_SET_RATE_PARENT,\
  1026. _offset_set, _bit_idx, 0)
  1027. /* STM32 GATE */
  1028. #define STM32_GATE(_id, _name, _parent, _flags, _gate)\
  1029. {\
  1030. .id = _id,\
  1031. .name = _name,\
  1032. .parent_name = _parent,\
  1033. .flags = _flags,\
  1034. .cfg = (struct stm32_gate_cfg *) {_gate},\
  1035. .func = _clk_stm32_register_gate,\
  1036. }
  1037. #define STM32_GATE_PDATA(_id, _name, _parent, _flags, _gate)\
  1038. {\
  1039. .id = _id,\
  1040. .name = _name,\
  1041. .parent_data = _parent,\
  1042. .flags = _flags,\
  1043. .cfg = (struct stm32_gate_cfg *) {_gate},\
  1044. .func = _clk_stm32_register_gate,\
  1045. }
  1046. #define _STM32_GATE(_gate_offset, _gate_bit_idx, _gate_flags, _mgate, _ops)\
  1047. (&(struct stm32_gate_cfg) {\
  1048. &(struct gate_cfg) {\
  1049. .reg_off = _gate_offset,\
  1050. .bit_idx = _gate_bit_idx,\
  1051. .gate_flags = _gate_flags,\
  1052. },\
  1053. .mgate = _mgate,\
  1054. .ops = _ops,\
  1055. })
  1056. #define _STM32_MGATE(_mgate)\
  1057. (&per_gate_cfg[_mgate])
  1058. #define _GATE(_gate_offset, _gate_bit_idx, _gate_flags)\
  1059. _STM32_GATE(_gate_offset, _gate_bit_idx, _gate_flags,\
  1060. NULL, NULL)\
  1061. #define _GATE_MP1(_gate_offset, _gate_bit_idx, _gate_flags)\
  1062. _STM32_GATE(_gate_offset, _gate_bit_idx, _gate_flags,\
  1063. NULL, &mp1_gate_clk_ops)\
  1064. #define _MGATE_MP1(_mgate)\
  1065. .gate = &per_gate_cfg[_mgate]
  1066. #define GATE_MP1(_id, _name, _parent, _flags, _offset, _bit_idx, _gate_flags)\
  1067. STM32_GATE(_id, _name, _parent, _flags,\
  1068. _GATE_MP1(_offset, _bit_idx, _gate_flags))
  1069. #define MGATE_MP1(_id, _name, _parent, _flags, _mgate)\
  1070. STM32_GATE(_id, _name, _parent, _flags,\
  1071. _STM32_MGATE(_mgate))
  1072. #define MGATE_MP1_PDATA(_id, _name, _parent, _flags, _mgate)\
  1073. STM32_GATE_PDATA(_id, _name, _parent, _flags,\
  1074. _STM32_MGATE(_mgate))
  1075. #define _STM32_DIV(_div_offset, _div_shift, _div_width,\
  1076. _div_flags, _div_table, _ops)\
  1077. .div = &(struct stm32_div_cfg) {\
  1078. &(struct div_cfg) {\
  1079. .reg_off = _div_offset,\
  1080. .shift = _div_shift,\
  1081. .width = _div_width,\
  1082. .div_flags = _div_flags,\
  1083. .table = _div_table,\
  1084. },\
  1085. .ops = _ops,\
  1086. }
  1087. #define _DIV(_div_offset, _div_shift, _div_width, _div_flags, _div_table)\
  1088. _STM32_DIV(_div_offset, _div_shift, _div_width,\
  1089. _div_flags, _div_table, NULL)\
  1090. #define _DIV_RTC(_div_offset, _div_shift, _div_width, _div_flags, _div_table)\
  1091. _STM32_DIV(_div_offset, _div_shift, _div_width,\
  1092. _div_flags, _div_table, &rtc_div_clk_ops)
  1093. #define _STM32_MUX(_offset, _shift, _width, _mux_flags, _mmux, _ops)\
  1094. .mux = &(struct stm32_mux_cfg) {\
  1095. &(struct mux_cfg) {\
  1096. .reg_off = _offset,\
  1097. .shift = _shift,\
  1098. .width = _width,\
  1099. .mux_flags = _mux_flags,\
  1100. .table = NULL,\
  1101. },\
  1102. .mmux = _mmux,\
  1103. .ops = _ops,\
  1104. }
  1105. #define _MUX(_offset, _shift, _width, _mux_flags)\
  1106. _STM32_MUX(_offset, _shift, _width, _mux_flags, NULL, NULL)\
  1107. #define _MMUX(_mmux) .mux = &ker_mux_cfg[_mmux]
  1108. #define PARENT(_parent) ((const char *[]) { _parent})
  1109. #define _NO_MUX .mux = NULL
  1110. #define _NO_DIV .div = NULL
  1111. #define _NO_GATE .gate = NULL
  1112. #define COMPOSITE(_id, _name, _parents, _flags, _gate, _mux, _div)\
  1113. {\
  1114. .id = _id,\
  1115. .name = _name,\
  1116. .parent_names = _parents,\
  1117. .num_parents = ARRAY_SIZE(_parents),\
  1118. .flags = _flags,\
  1119. .cfg = &(struct stm32_composite_cfg) {\
  1120. _gate,\
  1121. _mux,\
  1122. _div,\
  1123. },\
  1124. .func = _clk_stm32_register_composite,\
  1125. }
  1126. #define PCLK(_id, _name, _parent, _flags, _mgate)\
  1127. MGATE_MP1(_id, _name, _parent, _flags, _mgate)
  1128. #define PCLK_PDATA(_id, _name, _parent, _flags, _mgate)\
  1129. MGATE_MP1_PDATA(_id, _name, _parent, _flags, _mgate)
  1130. #define KCLK(_id, _name, _parents, _flags, _mgate, _mmux)\
  1131. COMPOSITE(_id, _name, _parents, CLK_OPS_PARENT_ENABLE |\
  1132. CLK_SET_RATE_NO_REPARENT | _flags,\
  1133. _MGATE_MP1(_mgate),\
  1134. _MMUX(_mmux),\
  1135. _NO_DIV)
  1136. enum {
  1137. G_SAI1,
  1138. G_SAI2,
  1139. G_SAI3,
  1140. G_SAI4,
  1141. G_SPI1,
  1142. G_SPI2,
  1143. G_SPI3,
  1144. G_SPI4,
  1145. G_SPI5,
  1146. G_SPI6,
  1147. G_SPDIF,
  1148. G_I2C1,
  1149. G_I2C2,
  1150. G_I2C3,
  1151. G_I2C4,
  1152. G_I2C5,
  1153. G_I2C6,
  1154. G_USART2,
  1155. G_UART4,
  1156. G_USART3,
  1157. G_UART5,
  1158. G_USART1,
  1159. G_USART6,
  1160. G_UART7,
  1161. G_UART8,
  1162. G_LPTIM1,
  1163. G_LPTIM2,
  1164. G_LPTIM3,
  1165. G_LPTIM4,
  1166. G_LPTIM5,
  1167. G_LTDC,
  1168. G_DSI,
  1169. G_QSPI,
  1170. G_FMC,
  1171. G_SDMMC1,
  1172. G_SDMMC2,
  1173. G_SDMMC3,
  1174. G_USBO,
  1175. G_USBPHY,
  1176. G_RNG1,
  1177. G_RNG2,
  1178. G_FDCAN,
  1179. G_DAC12,
  1180. G_CEC,
  1181. G_ADC12,
  1182. G_GPU,
  1183. G_STGEN,
  1184. G_DFSDM,
  1185. G_ADFSDM,
  1186. G_TIM2,
  1187. G_TIM3,
  1188. G_TIM4,
  1189. G_TIM5,
  1190. G_TIM6,
  1191. G_TIM7,
  1192. G_TIM12,
  1193. G_TIM13,
  1194. G_TIM14,
  1195. G_MDIO,
  1196. G_TIM1,
  1197. G_TIM8,
  1198. G_TIM15,
  1199. G_TIM16,
  1200. G_TIM17,
  1201. G_SYSCFG,
  1202. G_VREF,
  1203. G_TMPSENS,
  1204. G_PMBCTRL,
  1205. G_HDP,
  1206. G_IWDG2,
  1207. G_STGENRO,
  1208. G_DMA1,
  1209. G_DMA2,
  1210. G_DMAMUX,
  1211. G_DCMI,
  1212. G_CRYP2,
  1213. G_HASH2,
  1214. G_CRC2,
  1215. G_HSEM,
  1216. G_IPCC,
  1217. G_GPIOA,
  1218. G_GPIOB,
  1219. G_GPIOC,
  1220. G_GPIOD,
  1221. G_GPIOE,
  1222. G_GPIOF,
  1223. G_GPIOG,
  1224. G_GPIOH,
  1225. G_GPIOI,
  1226. G_GPIOJ,
  1227. G_GPIOK,
  1228. G_MDMA,
  1229. G_ETHCK,
  1230. G_ETHTX,
  1231. G_ETHRX,
  1232. G_ETHMAC,
  1233. G_CRC1,
  1234. G_USBH,
  1235. G_ETHSTP,
  1236. G_RTCAPB,
  1237. G_TZC1,
  1238. G_TZC2,
  1239. G_TZPC,
  1240. G_IWDG1,
  1241. G_BSEC,
  1242. G_GPIOZ,
  1243. G_CRYP1,
  1244. G_HASH1,
  1245. G_BKPSRAM,
  1246. G_DDRPERFM,
  1247. G_LAST
  1248. };
  1249. static struct stm32_mgate mp1_mgate[G_LAST];
  1250. #define _K_GATE(_id, _gate_offset, _gate_bit_idx, _gate_flags,\
  1251. _mgate, _ops)\
  1252. [_id] = {\
  1253. &(struct gate_cfg) {\
  1254. .reg_off = _gate_offset,\
  1255. .bit_idx = _gate_bit_idx,\
  1256. .gate_flags = _gate_flags,\
  1257. },\
  1258. .mgate = _mgate,\
  1259. .ops = _ops,\
  1260. }
  1261. #define K_GATE(_id, _gate_offset, _gate_bit_idx, _gate_flags)\
  1262. _K_GATE(_id, _gate_offset, _gate_bit_idx, _gate_flags,\
  1263. NULL, &mp1_gate_clk_ops)
  1264. #define K_MGATE(_id, _gate_offset, _gate_bit_idx, _gate_flags)\
  1265. _K_GATE(_id, _gate_offset, _gate_bit_idx, _gate_flags,\
  1266. &mp1_mgate[_id], &mp1_mgate_clk_ops)
  1267. /* Peripheral gates */
  1268. static struct stm32_gate_cfg per_gate_cfg[G_LAST] = {
  1269. /* Multi gates */
  1270. K_GATE(G_MDIO, RCC_APB1ENSETR, 31, 0),
  1271. K_MGATE(G_DAC12, RCC_APB1ENSETR, 29, 0),
  1272. K_MGATE(G_CEC, RCC_APB1ENSETR, 27, 0),
  1273. K_MGATE(G_SPDIF, RCC_APB1ENSETR, 26, 0),
  1274. K_MGATE(G_I2C5, RCC_APB1ENSETR, 24, 0),
  1275. K_MGATE(G_I2C3, RCC_APB1ENSETR, 23, 0),
  1276. K_MGATE(G_I2C2, RCC_APB1ENSETR, 22, 0),
  1277. K_MGATE(G_I2C1, RCC_APB1ENSETR, 21, 0),
  1278. K_MGATE(G_UART8, RCC_APB1ENSETR, 19, 0),
  1279. K_MGATE(G_UART7, RCC_APB1ENSETR, 18, 0),
  1280. K_MGATE(G_UART5, RCC_APB1ENSETR, 17, 0),
  1281. K_MGATE(G_UART4, RCC_APB1ENSETR, 16, 0),
  1282. K_MGATE(G_USART3, RCC_APB1ENSETR, 15, 0),
  1283. K_MGATE(G_USART2, RCC_APB1ENSETR, 14, 0),
  1284. K_MGATE(G_SPI3, RCC_APB1ENSETR, 12, 0),
  1285. K_MGATE(G_SPI2, RCC_APB1ENSETR, 11, 0),
  1286. K_MGATE(G_LPTIM1, RCC_APB1ENSETR, 9, 0),
  1287. K_GATE(G_TIM14, RCC_APB1ENSETR, 8, 0),
  1288. K_GATE(G_TIM13, RCC_APB1ENSETR, 7, 0),
  1289. K_GATE(G_TIM12, RCC_APB1ENSETR, 6, 0),
  1290. K_GATE(G_TIM7, RCC_APB1ENSETR, 5, 0),
  1291. K_GATE(G_TIM6, RCC_APB1ENSETR, 4, 0),
  1292. K_GATE(G_TIM5, RCC_APB1ENSETR, 3, 0),
  1293. K_GATE(G_TIM4, RCC_APB1ENSETR, 2, 0),
  1294. K_GATE(G_TIM3, RCC_APB1ENSETR, 1, 0),
  1295. K_GATE(G_TIM2, RCC_APB1ENSETR, 0, 0),
  1296. K_MGATE(G_FDCAN, RCC_APB2ENSETR, 24, 0),
  1297. K_GATE(G_ADFSDM, RCC_APB2ENSETR, 21, 0),
  1298. K_GATE(G_DFSDM, RCC_APB2ENSETR, 20, 0),
  1299. K_MGATE(G_SAI3, RCC_APB2ENSETR, 18, 0),
  1300. K_MGATE(G_SAI2, RCC_APB2ENSETR, 17, 0),
  1301. K_MGATE(G_SAI1, RCC_APB2ENSETR, 16, 0),
  1302. K_MGATE(G_USART6, RCC_APB2ENSETR, 13, 0),
  1303. K_MGATE(G_SPI5, RCC_APB2ENSETR, 10, 0),
  1304. K_MGATE(G_SPI4, RCC_APB2ENSETR, 9, 0),
  1305. K_MGATE(G_SPI1, RCC_APB2ENSETR, 8, 0),
  1306. K_GATE(G_TIM17, RCC_APB2ENSETR, 4, 0),
  1307. K_GATE(G_TIM16, RCC_APB2ENSETR, 3, 0),
  1308. K_GATE(G_TIM15, RCC_APB2ENSETR, 2, 0),
  1309. K_GATE(G_TIM8, RCC_APB2ENSETR, 1, 0),
  1310. K_GATE(G_TIM1, RCC_APB2ENSETR, 0, 0),
  1311. K_GATE(G_HDP, RCC_APB3ENSETR, 20, 0),
  1312. K_GATE(G_PMBCTRL, RCC_APB3ENSETR, 17, 0),
  1313. K_GATE(G_TMPSENS, RCC_APB3ENSETR, 16, 0),
  1314. K_GATE(G_VREF, RCC_APB3ENSETR, 13, 0),
  1315. K_GATE(G_SYSCFG, RCC_APB3ENSETR, 11, 0),
  1316. K_MGATE(G_SAI4, RCC_APB3ENSETR, 8, 0),
  1317. K_MGATE(G_LPTIM5, RCC_APB3ENSETR, 3, 0),
  1318. K_MGATE(G_LPTIM4, RCC_APB3ENSETR, 2, 0),
  1319. K_MGATE(G_LPTIM3, RCC_APB3ENSETR, 1, 0),
  1320. K_MGATE(G_LPTIM2, RCC_APB3ENSETR, 0, 0),
  1321. K_GATE(G_STGENRO, RCC_APB4ENSETR, 20, 0),
  1322. K_MGATE(G_USBPHY, RCC_APB4ENSETR, 16, 0),
  1323. K_GATE(G_IWDG2, RCC_APB4ENSETR, 15, 0),
  1324. K_GATE(G_DDRPERFM, RCC_APB4ENSETR, 8, 0),
  1325. K_MGATE(G_DSI, RCC_APB4ENSETR, 4, 0),
  1326. K_MGATE(G_LTDC, RCC_APB4ENSETR, 0, 0),
  1327. K_GATE(G_STGEN, RCC_APB5ENSETR, 20, 0),
  1328. K_GATE(G_BSEC, RCC_APB5ENSETR, 16, 0),
  1329. K_GATE(G_IWDG1, RCC_APB5ENSETR, 15, 0),
  1330. K_GATE(G_TZPC, RCC_APB5ENSETR, 13, 0),
  1331. K_GATE(G_TZC2, RCC_APB5ENSETR, 12, 0),
  1332. K_GATE(G_TZC1, RCC_APB5ENSETR, 11, 0),
  1333. K_GATE(G_RTCAPB, RCC_APB5ENSETR, 8, 0),
  1334. K_MGATE(G_USART1, RCC_APB5ENSETR, 4, 0),
  1335. K_MGATE(G_I2C6, RCC_APB5ENSETR, 3, 0),
  1336. K_MGATE(G_I2C4, RCC_APB5ENSETR, 2, 0),
  1337. K_MGATE(G_SPI6, RCC_APB5ENSETR, 0, 0),
  1338. K_MGATE(G_SDMMC3, RCC_AHB2ENSETR, 16, 0),
  1339. K_MGATE(G_USBO, RCC_AHB2ENSETR, 8, 0),
  1340. K_MGATE(G_ADC12, RCC_AHB2ENSETR, 5, 0),
  1341. K_GATE(G_DMAMUX, RCC_AHB2ENSETR, 2, 0),
  1342. K_GATE(G_DMA2, RCC_AHB2ENSETR, 1, 0),
  1343. K_GATE(G_DMA1, RCC_AHB2ENSETR, 0, 0),
  1344. K_GATE(G_IPCC, RCC_AHB3ENSETR, 12, 0),
  1345. K_GATE(G_HSEM, RCC_AHB3ENSETR, 11, 0),
  1346. K_GATE(G_CRC2, RCC_AHB3ENSETR, 7, 0),
  1347. K_MGATE(G_RNG2, RCC_AHB3ENSETR, 6, 0),
  1348. K_GATE(G_HASH2, RCC_AHB3ENSETR, 5, 0),
  1349. K_GATE(G_CRYP2, RCC_AHB3ENSETR, 4, 0),
  1350. K_GATE(G_DCMI, RCC_AHB3ENSETR, 0, 0),
  1351. K_GATE(G_GPIOK, RCC_AHB4ENSETR, 10, 0),
  1352. K_GATE(G_GPIOJ, RCC_AHB4ENSETR, 9, 0),
  1353. K_GATE(G_GPIOI, RCC_AHB4ENSETR, 8, 0),
  1354. K_GATE(G_GPIOH, RCC_AHB4ENSETR, 7, 0),
  1355. K_GATE(G_GPIOG, RCC_AHB4ENSETR, 6, 0),
  1356. K_GATE(G_GPIOF, RCC_AHB4ENSETR, 5, 0),
  1357. K_GATE(G_GPIOE, RCC_AHB4ENSETR, 4, 0),
  1358. K_GATE(G_GPIOD, RCC_AHB4ENSETR, 3, 0),
  1359. K_GATE(G_GPIOC, RCC_AHB4ENSETR, 2, 0),
  1360. K_GATE(G_GPIOB, RCC_AHB4ENSETR, 1, 0),
  1361. K_GATE(G_GPIOA, RCC_AHB4ENSETR, 0, 0),
  1362. K_GATE(G_BKPSRAM, RCC_AHB5ENSETR, 8, 0),
  1363. K_MGATE(G_RNG1, RCC_AHB5ENSETR, 6, 0),
  1364. K_GATE(G_HASH1, RCC_AHB5ENSETR, 5, 0),
  1365. K_GATE(G_CRYP1, RCC_AHB5ENSETR, 4, 0),
  1366. K_GATE(G_GPIOZ, RCC_AHB5ENSETR, 0, 0),
  1367. K_GATE(G_USBH, RCC_AHB6ENSETR, 24, 0),
  1368. K_GATE(G_CRC1, RCC_AHB6ENSETR, 20, 0),
  1369. K_MGATE(G_SDMMC2, RCC_AHB6ENSETR, 17, 0),
  1370. K_MGATE(G_SDMMC1, RCC_AHB6ENSETR, 16, 0),
  1371. K_MGATE(G_QSPI, RCC_AHB6ENSETR, 14, 0),
  1372. K_MGATE(G_FMC, RCC_AHB6ENSETR, 12, 0),
  1373. K_GATE(G_ETHMAC, RCC_AHB6ENSETR, 10, 0),
  1374. K_GATE(G_ETHRX, RCC_AHB6ENSETR, 9, 0),
  1375. K_GATE(G_ETHTX, RCC_AHB6ENSETR, 8, 0),
  1376. K_GATE(G_ETHCK, RCC_AHB6ENSETR, 7, 0),
  1377. K_MGATE(G_GPU, RCC_AHB6ENSETR, 5, 0),
  1378. K_GATE(G_MDMA, RCC_AHB6ENSETR, 0, 0),
  1379. K_GATE(G_ETHSTP, RCC_AHB6LPENSETR, 11, 0),
  1380. };
  1381. enum {
  1382. M_SDMMC12,
  1383. M_SDMMC3,
  1384. M_FMC,
  1385. M_QSPI,
  1386. M_RNG1,
  1387. M_RNG2,
  1388. M_USBPHY,
  1389. M_USBO,
  1390. M_STGEN,
  1391. M_SPDIF,
  1392. M_SPI1,
  1393. M_SPI23,
  1394. M_SPI45,
  1395. M_SPI6,
  1396. M_CEC,
  1397. M_I2C12,
  1398. M_I2C35,
  1399. M_I2C46,
  1400. M_LPTIM1,
  1401. M_LPTIM23,
  1402. M_LPTIM45,
  1403. M_USART1,
  1404. M_UART24,
  1405. M_UART35,
  1406. M_USART6,
  1407. M_UART78,
  1408. M_SAI1,
  1409. M_SAI2,
  1410. M_SAI3,
  1411. M_SAI4,
  1412. M_DSI,
  1413. M_FDCAN,
  1414. M_ADC12,
  1415. M_ETHCK,
  1416. M_CKPER,
  1417. M_LAST
  1418. };
  1419. static struct stm32_mmux ker_mux[M_LAST];
  1420. #define _K_MUX(_id, _offset, _shift, _width, _mux_flags, _mmux, _ops)\
  1421. [_id] = {\
  1422. &(struct mux_cfg) {\
  1423. .reg_off = _offset,\
  1424. .shift = _shift,\
  1425. .width = _width,\
  1426. .mux_flags = _mux_flags,\
  1427. .table = NULL,\
  1428. },\
  1429. .mmux = _mmux,\
  1430. .ops = _ops,\
  1431. }
  1432. #define K_MUX(_id, _offset, _shift, _width, _mux_flags)\
  1433. _K_MUX(_id, _offset, _shift, _width, _mux_flags,\
  1434. NULL, NULL)
  1435. #define K_MMUX(_id, _offset, _shift, _width, _mux_flags)\
  1436. _K_MUX(_id, _offset, _shift, _width, _mux_flags,\
  1437. &ker_mux[_id], &clk_mmux_ops)
  1438. static const struct stm32_mux_cfg ker_mux_cfg[M_LAST] = {
  1439. /* Kernel multi mux */
  1440. K_MMUX(M_SDMMC12, RCC_SDMMC12CKSELR, 0, 3, 0),
  1441. K_MMUX(M_SPI23, RCC_SPI2S23CKSELR, 0, 3, 0),
  1442. K_MMUX(M_SPI45, RCC_SPI2S45CKSELR, 0, 3, 0),
  1443. K_MMUX(M_I2C12, RCC_I2C12CKSELR, 0, 3, 0),
  1444. K_MMUX(M_I2C35, RCC_I2C35CKSELR, 0, 3, 0),
  1445. K_MMUX(M_LPTIM23, RCC_LPTIM23CKSELR, 0, 3, 0),
  1446. K_MMUX(M_LPTIM45, RCC_LPTIM45CKSELR, 0, 3, 0),
  1447. K_MMUX(M_UART24, RCC_UART24CKSELR, 0, 3, 0),
  1448. K_MMUX(M_UART35, RCC_UART35CKSELR, 0, 3, 0),
  1449. K_MMUX(M_UART78, RCC_UART78CKSELR, 0, 3, 0),
  1450. K_MMUX(M_SAI1, RCC_SAI1CKSELR, 0, 3, 0),
  1451. K_MMUX(M_ETHCK, RCC_ETHCKSELR, 0, 2, 0),
  1452. K_MMUX(M_I2C46, RCC_I2C46CKSELR, 0, 3, 0),
  1453. /* Kernel simple mux */
  1454. K_MUX(M_RNG2, RCC_RNG2CKSELR, 0, 2, 0),
  1455. K_MUX(M_SDMMC3, RCC_SDMMC3CKSELR, 0, 3, 0),
  1456. K_MUX(M_FMC, RCC_FMCCKSELR, 0, 2, 0),
  1457. K_MUX(M_QSPI, RCC_QSPICKSELR, 0, 2, 0),
  1458. K_MUX(M_USBPHY, RCC_USBCKSELR, 0, 2, 0),
  1459. K_MUX(M_USBO, RCC_USBCKSELR, 4, 1, 0),
  1460. K_MUX(M_SPDIF, RCC_SPDIFCKSELR, 0, 2, 0),
  1461. K_MUX(M_SPI1, RCC_SPI2S1CKSELR, 0, 3, 0),
  1462. K_MUX(M_CEC, RCC_CECCKSELR, 0, 2, 0),
  1463. K_MUX(M_LPTIM1, RCC_LPTIM1CKSELR, 0, 3, 0),
  1464. K_MUX(M_USART6, RCC_UART6CKSELR, 0, 3, 0),
  1465. K_MUX(M_FDCAN, RCC_FDCANCKSELR, 0, 2, 0),
  1466. K_MUX(M_SAI2, RCC_SAI2CKSELR, 0, 3, 0),
  1467. K_MUX(M_SAI3, RCC_SAI3CKSELR, 0, 3, 0),
  1468. K_MUX(M_SAI4, RCC_SAI4CKSELR, 0, 3, 0),
  1469. K_MUX(M_ADC12, RCC_ADCCKSELR, 0, 2, 0),
  1470. K_MUX(M_DSI, RCC_DSICKSELR, 0, 1, 0),
  1471. K_MUX(M_CKPER, RCC_CPERCKSELR, 0, 2, 0),
  1472. K_MUX(M_RNG1, RCC_RNG1CKSELR, 0, 2, 0),
  1473. K_MUX(M_STGEN, RCC_STGENCKSELR, 0, 2, 0),
  1474. K_MUX(M_USART1, RCC_UART1CKSELR, 0, 3, 0),
  1475. K_MUX(M_SPI6, RCC_SPI6CKSELR, 0, 3, 0),
  1476. };
  1477. static const struct clock_config stm32mp1_clock_cfg[] = {
  1478. /* External / Internal Oscillators */
  1479. GATE_MP1(CK_HSE, "ck_hse", "clk-hse", 0, RCC_OCENSETR, 8, 0),
  1480. /* ck_csi is used by IO compensation and should be critical */
  1481. GATE_MP1(CK_CSI, "ck_csi", "clk-csi", CLK_IS_CRITICAL,
  1482. RCC_OCENSETR, 4, 0),
  1483. COMPOSITE(CK_HSI, "ck_hsi", PARENT("clk-hsi"), 0,
  1484. _GATE_MP1(RCC_OCENSETR, 0, 0),
  1485. _NO_MUX,
  1486. _DIV(RCC_HSICFGR, 0, 2, CLK_DIVIDER_POWER_OF_TWO |
  1487. CLK_DIVIDER_READ_ONLY, NULL)),
  1488. GATE(CK_LSI, "ck_lsi", "clk-lsi", 0, RCC_RDLSICR, 0, 0),
  1489. GATE(CK_LSE, "ck_lse", "clk-lse", 0, RCC_BDCR, 0, 0),
  1490. FIXED_FACTOR(CK_HSE_DIV2, "clk-hse-div2", "ck_hse", 0, 1, 2),
  1491. /* PLLs */
  1492. PLL(PLL1, "pll1", ref12_parents, 0, RCC_PLL1CR, RCC_RCK12SELR),
  1493. PLL(PLL2, "pll2", ref12_parents, 0, RCC_PLL2CR, RCC_RCK12SELR),
  1494. PLL(PLL3, "pll3", ref3_parents, 0, RCC_PLL3CR, RCC_RCK3SELR),
  1495. PLL(PLL4, "pll4", ref4_parents, 0, RCC_PLL4CR, RCC_RCK4SELR),
  1496. /* ODF */
  1497. COMPOSITE(PLL1_P, "pll1_p", PARENT("pll1"), 0,
  1498. _GATE(RCC_PLL1CR, 4, 0),
  1499. _NO_MUX,
  1500. _DIV(RCC_PLL1CFGR2, 0, 7, 0, NULL)),
  1501. COMPOSITE(PLL2_P, "pll2_p", PARENT("pll2"), 0,
  1502. _GATE(RCC_PLL2CR, 4, 0),
  1503. _NO_MUX,
  1504. _DIV(RCC_PLL2CFGR2, 0, 7, 0, NULL)),
  1505. COMPOSITE(PLL2_Q, "pll2_q", PARENT("pll2"), 0,
  1506. _GATE(RCC_PLL2CR, 5, 0),
  1507. _NO_MUX,
  1508. _DIV(RCC_PLL2CFGR2, 8, 7, 0, NULL)),
  1509. COMPOSITE(PLL2_R, "pll2_r", PARENT("pll2"), CLK_IS_CRITICAL,
  1510. _GATE(RCC_PLL2CR, 6, 0),
  1511. _NO_MUX,
  1512. _DIV(RCC_PLL2CFGR2, 16, 7, 0, NULL)),
  1513. COMPOSITE(PLL3_P, "pll3_p", PARENT("pll3"), 0,
  1514. _GATE(RCC_PLL3CR, 4, 0),
  1515. _NO_MUX,
  1516. _DIV(RCC_PLL3CFGR2, 0, 7, 0, NULL)),
  1517. COMPOSITE(PLL3_Q, "pll3_q", PARENT("pll3"), 0,
  1518. _GATE(RCC_PLL3CR, 5, 0),
  1519. _NO_MUX,
  1520. _DIV(RCC_PLL3CFGR2, 8, 7, 0, NULL)),
  1521. COMPOSITE(PLL3_R, "pll3_r", PARENT("pll3"), 0,
  1522. _GATE(RCC_PLL3CR, 6, 0),
  1523. _NO_MUX,
  1524. _DIV(RCC_PLL3CFGR2, 16, 7, 0, NULL)),
  1525. COMPOSITE(PLL4_P, "pll4_p", PARENT("pll4"), 0,
  1526. _GATE(RCC_PLL4CR, 4, 0),
  1527. _NO_MUX,
  1528. _DIV(RCC_PLL4CFGR2, 0, 7, 0, NULL)),
  1529. COMPOSITE(PLL4_Q, "pll4_q", PARENT("pll4"), 0,
  1530. _GATE(RCC_PLL4CR, 5, 0),
  1531. _NO_MUX,
  1532. _DIV(RCC_PLL4CFGR2, 8, 7, 0, NULL)),
  1533. COMPOSITE(PLL4_R, "pll4_r", PARENT("pll4"), 0,
  1534. _GATE(RCC_PLL4CR, 6, 0),
  1535. _NO_MUX,
  1536. _DIV(RCC_PLL4CFGR2, 16, 7, 0, NULL)),
  1537. /* MUX system clocks */
  1538. MUX(CK_PER, "ck_per", per_src, CLK_OPS_PARENT_ENABLE,
  1539. RCC_CPERCKSELR, 0, 2, 0),
  1540. MUX(CK_MPU, "ck_mpu", cpu_src, CLK_OPS_PARENT_ENABLE |
  1541. CLK_IS_CRITICAL, RCC_MPCKSELR, 0, 2, 0),
  1542. COMPOSITE(CK_AXI, "ck_axi", axi_src, CLK_IS_CRITICAL |
  1543. CLK_OPS_PARENT_ENABLE,
  1544. _NO_GATE,
  1545. _MUX(RCC_ASSCKSELR, 0, 2, 0),
  1546. _DIV(RCC_AXIDIVR, 0, 3, 0, axi_div_table)),
  1547. COMPOSITE(CK_MCU, "ck_mcu", mcu_src, CLK_IS_CRITICAL |
  1548. CLK_OPS_PARENT_ENABLE,
  1549. _NO_GATE,
  1550. _MUX(RCC_MSSCKSELR, 0, 2, 0),
  1551. _DIV(RCC_MCUDIVR, 0, 4, 0, mcu_div_table)),
  1552. DIV_TABLE(NO_ID, "pclk1", "ck_mcu", CLK_IGNORE_UNUSED, RCC_APB1DIVR, 0,
  1553. 3, CLK_DIVIDER_READ_ONLY, apb_div_table),
  1554. DIV_TABLE(NO_ID, "pclk2", "ck_mcu", CLK_IGNORE_UNUSED, RCC_APB2DIVR, 0,
  1555. 3, CLK_DIVIDER_READ_ONLY, apb_div_table),
  1556. DIV_TABLE(NO_ID, "pclk3", "ck_mcu", CLK_IGNORE_UNUSED, RCC_APB3DIVR, 0,
  1557. 3, CLK_DIVIDER_READ_ONLY, apb_div_table),
  1558. DIV_TABLE(NO_ID, "pclk4", "ck_axi", CLK_IGNORE_UNUSED, RCC_APB4DIVR, 0,
  1559. 3, CLK_DIVIDER_READ_ONLY, apb_div_table),
  1560. DIV_TABLE(NO_ID, "pclk5", "ck_axi", CLK_IGNORE_UNUSED, RCC_APB5DIVR, 0,
  1561. 3, CLK_DIVIDER_READ_ONLY, apb_div_table),
  1562. /* Kernel Timers */
  1563. STM32_CKTIM("ck1_tim", "pclk1", 0, RCC_APB1DIVR, RCC_TIMG1PRER),
  1564. STM32_CKTIM("ck2_tim", "pclk2", 0, RCC_APB2DIVR, RCC_TIMG2PRER),
  1565. STM32_TIM(TIM2_K, "tim2_k", "ck1_tim", RCC_APB1ENSETR, 0),
  1566. STM32_TIM(TIM3_K, "tim3_k", "ck1_tim", RCC_APB1ENSETR, 1),
  1567. STM32_TIM(TIM4_K, "tim4_k", "ck1_tim", RCC_APB1ENSETR, 2),
  1568. STM32_TIM(TIM5_K, "tim5_k", "ck1_tim", RCC_APB1ENSETR, 3),
  1569. STM32_TIM(TIM6_K, "tim6_k", "ck1_tim", RCC_APB1ENSETR, 4),
  1570. STM32_TIM(TIM7_K, "tim7_k", "ck1_tim", RCC_APB1ENSETR, 5),
  1571. STM32_TIM(TIM12_K, "tim12_k", "ck1_tim", RCC_APB1ENSETR, 6),
  1572. STM32_TIM(TIM13_K, "tim13_k", "ck1_tim", RCC_APB1ENSETR, 7),
  1573. STM32_TIM(TIM14_K, "tim14_k", "ck1_tim", RCC_APB1ENSETR, 8),
  1574. STM32_TIM(TIM1_K, "tim1_k", "ck2_tim", RCC_APB2ENSETR, 0),
  1575. STM32_TIM(TIM8_K, "tim8_k", "ck2_tim", RCC_APB2ENSETR, 1),
  1576. STM32_TIM(TIM15_K, "tim15_k", "ck2_tim", RCC_APB2ENSETR, 2),
  1577. STM32_TIM(TIM16_K, "tim16_k", "ck2_tim", RCC_APB2ENSETR, 3),
  1578. STM32_TIM(TIM17_K, "tim17_k", "ck2_tim", RCC_APB2ENSETR, 4),
  1579. /* Peripheral clocks */
  1580. PCLK(TIM2, "tim2", "pclk1", CLK_IGNORE_UNUSED, G_TIM2),
  1581. PCLK(TIM3, "tim3", "pclk1", CLK_IGNORE_UNUSED, G_TIM3),
  1582. PCLK(TIM4, "tim4", "pclk1", CLK_IGNORE_UNUSED, G_TIM4),
  1583. PCLK(TIM5, "tim5", "pclk1", CLK_IGNORE_UNUSED, G_TIM5),
  1584. PCLK(TIM6, "tim6", "pclk1", CLK_IGNORE_UNUSED, G_TIM6),
  1585. PCLK(TIM7, "tim7", "pclk1", CLK_IGNORE_UNUSED, G_TIM7),
  1586. PCLK(TIM12, "tim12", "pclk1", CLK_IGNORE_UNUSED, G_TIM12),
  1587. PCLK(TIM13, "tim13", "pclk1", CLK_IGNORE_UNUSED, G_TIM13),
  1588. PCLK(TIM14, "tim14", "pclk1", CLK_IGNORE_UNUSED, G_TIM14),
  1589. PCLK(LPTIM1, "lptim1", "pclk1", 0, G_LPTIM1),
  1590. PCLK(SPI2, "spi2", "pclk1", 0, G_SPI2),
  1591. PCLK(SPI3, "spi3", "pclk1", 0, G_SPI3),
  1592. PCLK(USART2, "usart2", "pclk1", 0, G_USART2),
  1593. PCLK(USART3, "usart3", "pclk1", 0, G_USART3),
  1594. PCLK(UART4, "uart4", "pclk1", 0, G_UART4),
  1595. PCLK(UART5, "uart5", "pclk1", 0, G_UART5),
  1596. PCLK(UART7, "uart7", "pclk1", 0, G_UART7),
  1597. PCLK(UART8, "uart8", "pclk1", 0, G_UART8),
  1598. PCLK(I2C1, "i2c1", "pclk1", 0, G_I2C1),
  1599. PCLK(I2C2, "i2c2", "pclk1", 0, G_I2C2),
  1600. PCLK(I2C3, "i2c3", "pclk1", 0, G_I2C3),
  1601. PCLK(I2C5, "i2c5", "pclk1", 0, G_I2C5),
  1602. PCLK(SPDIF, "spdif", "pclk1", 0, G_SPDIF),
  1603. PCLK(CEC, "cec", "pclk1", 0, G_CEC),
  1604. PCLK(DAC12, "dac12", "pclk1", 0, G_DAC12),
  1605. PCLK(MDIO, "mdio", "pclk1", 0, G_MDIO),
  1606. PCLK(TIM1, "tim1", "pclk2", CLK_IGNORE_UNUSED, G_TIM1),
  1607. PCLK(TIM8, "tim8", "pclk2", CLK_IGNORE_UNUSED, G_TIM8),
  1608. PCLK(TIM15, "tim15", "pclk2", CLK_IGNORE_UNUSED, G_TIM15),
  1609. PCLK(TIM16, "tim16", "pclk2", CLK_IGNORE_UNUSED, G_TIM16),
  1610. PCLK(TIM17, "tim17", "pclk2", CLK_IGNORE_UNUSED, G_TIM17),
  1611. PCLK(SPI1, "spi1", "pclk2", 0, G_SPI1),
  1612. PCLK(SPI4, "spi4", "pclk2", 0, G_SPI4),
  1613. PCLK(SPI5, "spi5", "pclk2", 0, G_SPI5),
  1614. PCLK(USART6, "usart6", "pclk2", 0, G_USART6),
  1615. PCLK(SAI1, "sai1", "pclk2", 0, G_SAI1),
  1616. PCLK(SAI2, "sai2", "pclk2", 0, G_SAI2),
  1617. PCLK(SAI3, "sai3", "pclk2", 0, G_SAI3),
  1618. PCLK(DFSDM, "dfsdm", "pclk2", 0, G_DFSDM),
  1619. PCLK(FDCAN, "fdcan", "pclk2", 0, G_FDCAN),
  1620. PCLK(LPTIM2, "lptim2", "pclk3", 0, G_LPTIM2),
  1621. PCLK(LPTIM3, "lptim3", "pclk3", 0, G_LPTIM3),
  1622. PCLK(LPTIM4, "lptim4", "pclk3", 0, G_LPTIM4),
  1623. PCLK(LPTIM5, "lptim5", "pclk3", 0, G_LPTIM5),
  1624. PCLK(SAI4, "sai4", "pclk3", 0, G_SAI4),
  1625. PCLK(SYSCFG, "syscfg", "pclk3", 0, G_SYSCFG),
  1626. PCLK(VREF, "vref", "pclk3", 13, G_VREF),
  1627. PCLK(TMPSENS, "tmpsens", "pclk3", 0, G_TMPSENS),
  1628. PCLK(PMBCTRL, "pmbctrl", "pclk3", 0, G_PMBCTRL),
  1629. PCLK(HDP, "hdp", "pclk3", 0, G_HDP),
  1630. PCLK(LTDC, "ltdc", "pclk4", 0, G_LTDC),
  1631. PCLK(DSI, "dsi", "pclk4", 0, G_DSI),
  1632. PCLK(IWDG2, "iwdg2", "pclk4", 0, G_IWDG2),
  1633. PCLK(USBPHY, "usbphy", "pclk4", 0, G_USBPHY),
  1634. PCLK(STGENRO, "stgenro", "pclk4", 0, G_STGENRO),
  1635. PCLK(SPI6, "spi6", "pclk5", 0, G_SPI6),
  1636. PCLK(I2C4, "i2c4", "pclk5", 0, G_I2C4),
  1637. PCLK(I2C6, "i2c6", "pclk5", 0, G_I2C6),
  1638. PCLK(USART1, "usart1", "pclk5", 0, G_USART1),
  1639. PCLK(RTCAPB, "rtcapb", "pclk5", CLK_IGNORE_UNUSED |
  1640. CLK_IS_CRITICAL, G_RTCAPB),
  1641. PCLK(TZC1, "tzc1", "ck_axi", CLK_IGNORE_UNUSED, G_TZC1),
  1642. PCLK(TZC2, "tzc2", "ck_axi", CLK_IGNORE_UNUSED, G_TZC2),
  1643. PCLK(TZPC, "tzpc", "pclk5", CLK_IGNORE_UNUSED, G_TZPC),
  1644. PCLK(IWDG1, "iwdg1", "pclk5", 0, G_IWDG1),
  1645. PCLK(BSEC, "bsec", "pclk5", CLK_IGNORE_UNUSED, G_BSEC),
  1646. PCLK(STGEN, "stgen", "pclk5", CLK_IGNORE_UNUSED, G_STGEN),
  1647. PCLK(DMA1, "dma1", "ck_mcu", 0, G_DMA1),
  1648. PCLK(DMA2, "dma2", "ck_mcu", 0, G_DMA2),
  1649. PCLK(DMAMUX, "dmamux", "ck_mcu", 0, G_DMAMUX),
  1650. PCLK(ADC12, "adc12", "ck_mcu", 0, G_ADC12),
  1651. PCLK(USBO, "usbo", "ck_mcu", 0, G_USBO),
  1652. PCLK(SDMMC3, "sdmmc3", "ck_mcu", 0, G_SDMMC3),
  1653. PCLK(DCMI, "dcmi", "ck_mcu", 0, G_DCMI),
  1654. PCLK(CRYP2, "cryp2", "ck_mcu", 0, G_CRYP2),
  1655. PCLK(HASH2, "hash2", "ck_mcu", 0, G_HASH2),
  1656. PCLK(RNG2, "rng2", "ck_mcu", 0, G_RNG2),
  1657. PCLK(CRC2, "crc2", "ck_mcu", 0, G_CRC2),
  1658. PCLK(HSEM, "hsem", "ck_mcu", 0, G_HSEM),
  1659. PCLK(IPCC, "ipcc", "ck_mcu", 0, G_IPCC),
  1660. PCLK(GPIOA, "gpioa", "ck_mcu", 0, G_GPIOA),
  1661. PCLK(GPIOB, "gpiob", "ck_mcu", 0, G_GPIOB),
  1662. PCLK(GPIOC, "gpioc", "ck_mcu", 0, G_GPIOC),
  1663. PCLK(GPIOD, "gpiod", "ck_mcu", 0, G_GPIOD),
  1664. PCLK(GPIOE, "gpioe", "ck_mcu", 0, G_GPIOE),
  1665. PCLK(GPIOF, "gpiof", "ck_mcu", 0, G_GPIOF),
  1666. PCLK(GPIOG, "gpiog", "ck_mcu", 0, G_GPIOG),
  1667. PCLK(GPIOH, "gpioh", "ck_mcu", 0, G_GPIOH),
  1668. PCLK(GPIOI, "gpioi", "ck_mcu", 0, G_GPIOI),
  1669. PCLK(GPIOJ, "gpioj", "ck_mcu", 0, G_GPIOJ),
  1670. PCLK(GPIOK, "gpiok", "ck_mcu", 0, G_GPIOK),
  1671. PCLK(GPIOZ, "gpioz", "ck_axi", CLK_IGNORE_UNUSED, G_GPIOZ),
  1672. PCLK(CRYP1, "cryp1", "ck_axi", CLK_IGNORE_UNUSED, G_CRYP1),
  1673. PCLK(HASH1, "hash1", "ck_axi", CLK_IGNORE_UNUSED, G_HASH1),
  1674. PCLK(RNG1, "rng1", "ck_axi", 0, G_RNG1),
  1675. PCLK(BKPSRAM, "bkpsram", "ck_axi", CLK_IGNORE_UNUSED, G_BKPSRAM),
  1676. PCLK(MDMA, "mdma", "ck_axi", 0, G_MDMA),
  1677. PCLK(GPU, "gpu", "ck_axi", 0, G_GPU),
  1678. PCLK(ETHTX, "ethtx", "ck_axi", 0, G_ETHTX),
  1679. PCLK_PDATA(ETHRX, "ethrx", ethrx_src, 0, G_ETHRX),
  1680. PCLK(ETHMAC, "ethmac", "ck_axi", 0, G_ETHMAC),
  1681. PCLK(FMC, "fmc", "ck_axi", CLK_IGNORE_UNUSED, G_FMC),
  1682. PCLK(QSPI, "qspi", "ck_axi", CLK_IGNORE_UNUSED, G_QSPI),
  1683. PCLK(SDMMC1, "sdmmc1", "ck_axi", 0, G_SDMMC1),
  1684. PCLK(SDMMC2, "sdmmc2", "ck_axi", 0, G_SDMMC2),
  1685. PCLK(CRC1, "crc1", "ck_axi", 0, G_CRC1),
  1686. PCLK(USBH, "usbh", "ck_axi", 0, G_USBH),
  1687. PCLK(ETHSTP, "ethstp", "ck_axi", 0, G_ETHSTP),
  1688. PCLK(DDRPERFM, "ddrperfm", "pclk4", 0, G_DDRPERFM),
  1689. /* Kernel clocks */
  1690. KCLK(SDMMC1_K, "sdmmc1_k", sdmmc12_src, 0, G_SDMMC1, M_SDMMC12),
  1691. KCLK(SDMMC2_K, "sdmmc2_k", sdmmc12_src, 0, G_SDMMC2, M_SDMMC12),
  1692. KCLK(SDMMC3_K, "sdmmc3_k", sdmmc3_src, 0, G_SDMMC3, M_SDMMC3),
  1693. KCLK(FMC_K, "fmc_k", fmc_src, 0, G_FMC, M_FMC),
  1694. KCLK(QSPI_K, "qspi_k", qspi_src, 0, G_QSPI, M_QSPI),
  1695. KCLK(RNG1_K, "rng1_k", rng_src, 0, G_RNG1, M_RNG1),
  1696. KCLK(RNG2_K, "rng2_k", rng_src, 0, G_RNG2, M_RNG2),
  1697. KCLK(USBPHY_K, "usbphy_k", usbphy_src, 0, G_USBPHY, M_USBPHY),
  1698. KCLK(STGEN_K, "stgen_k", stgen_src, CLK_IS_CRITICAL, G_STGEN, M_STGEN),
  1699. KCLK(SPDIF_K, "spdif_k", spdif_src, 0, G_SPDIF, M_SPDIF),
  1700. KCLK(SPI1_K, "spi1_k", spi123_src, 0, G_SPI1, M_SPI1),
  1701. KCLK(SPI2_K, "spi2_k", spi123_src, 0, G_SPI2, M_SPI23),
  1702. KCLK(SPI3_K, "spi3_k", spi123_src, 0, G_SPI3, M_SPI23),
  1703. KCLK(SPI4_K, "spi4_k", spi45_src, 0, G_SPI4, M_SPI45),
  1704. KCLK(SPI5_K, "spi5_k", spi45_src, 0, G_SPI5, M_SPI45),
  1705. KCLK(SPI6_K, "spi6_k", spi6_src, 0, G_SPI6, M_SPI6),
  1706. KCLK(CEC_K, "cec_k", cec_src, 0, G_CEC, M_CEC),
  1707. KCLK(I2C1_K, "i2c1_k", i2c12_src, 0, G_I2C1, M_I2C12),
  1708. KCLK(I2C2_K, "i2c2_k", i2c12_src, 0, G_I2C2, M_I2C12),
  1709. KCLK(I2C3_K, "i2c3_k", i2c35_src, 0, G_I2C3, M_I2C35),
  1710. KCLK(I2C5_K, "i2c5_k", i2c35_src, 0, G_I2C5, M_I2C35),
  1711. KCLK(I2C4_K, "i2c4_k", i2c46_src, 0, G_I2C4, M_I2C46),
  1712. KCLK(I2C6_K, "i2c6_k", i2c46_src, 0, G_I2C6, M_I2C46),
  1713. KCLK(LPTIM1_K, "lptim1_k", lptim1_src, 0, G_LPTIM1, M_LPTIM1),
  1714. KCLK(LPTIM2_K, "lptim2_k", lptim23_src, 0, G_LPTIM2, M_LPTIM23),
  1715. KCLK(LPTIM3_K, "lptim3_k", lptim23_src, 0, G_LPTIM3, M_LPTIM23),
  1716. KCLK(LPTIM4_K, "lptim4_k", lptim45_src, 0, G_LPTIM4, M_LPTIM45),
  1717. KCLK(LPTIM5_K, "lptim5_k", lptim45_src, 0, G_LPTIM5, M_LPTIM45),
  1718. KCLK(USART1_K, "usart1_k", usart1_src, 0, G_USART1, M_USART1),
  1719. KCLK(USART2_K, "usart2_k", usart234578_src, 0, G_USART2, M_UART24),
  1720. KCLK(USART3_K, "usart3_k", usart234578_src, 0, G_USART3, M_UART35),
  1721. KCLK(UART4_K, "uart4_k", usart234578_src, 0, G_UART4, M_UART24),
  1722. KCLK(UART5_K, "uart5_k", usart234578_src, 0, G_UART5, M_UART35),
  1723. KCLK(USART6_K, "uart6_k", usart6_src, 0, G_USART6, M_USART6),
  1724. KCLK(UART7_K, "uart7_k", usart234578_src, 0, G_UART7, M_UART78),
  1725. KCLK(UART8_K, "uart8_k", usart234578_src, 0, G_UART8, M_UART78),
  1726. KCLK(FDCAN_K, "fdcan_k", fdcan_src, 0, G_FDCAN, M_FDCAN),
  1727. KCLK(SAI1_K, "sai1_k", sai_src, 0, G_SAI1, M_SAI1),
  1728. KCLK(SAI2_K, "sai2_k", sai2_src, 0, G_SAI2, M_SAI2),
  1729. KCLK(SAI3_K, "sai3_k", sai_src, 0, G_SAI3, M_SAI3),
  1730. KCLK(SAI4_K, "sai4_k", sai_src, 0, G_SAI4, M_SAI4),
  1731. KCLK(ADC12_K, "adc12_k", adc12_src, 0, G_ADC12, M_ADC12),
  1732. KCLK(DSI_K, "dsi_k", dsi_src, 0, G_DSI, M_DSI),
  1733. KCLK(ADFSDM_K, "adfsdm_k", sai_src, 0, G_ADFSDM, M_SAI1),
  1734. KCLK(USBO_K, "usbo_k", usbo_src, 0, G_USBO, M_USBO),
  1735. /* Particulary Kernel Clocks (no mux or no gate) */
  1736. MGATE_MP1(DFSDM_K, "dfsdm_k", "ck_mcu", 0, G_DFSDM),
  1737. MGATE_MP1(DSI_PX, "dsi_px", "pll4_q", CLK_SET_RATE_PARENT, G_DSI),
  1738. MGATE_MP1(LTDC_PX, "ltdc_px", "pll4_q", CLK_SET_RATE_PARENT, G_LTDC),
  1739. MGATE_MP1(GPU_K, "gpu_k", "pll2_q", 0, G_GPU),
  1740. MGATE_MP1(DAC12_K, "dac12_k", "ck_lsi", 0, G_DAC12),
  1741. COMPOSITE(NO_ID, "ck_ker_eth", eth_src, CLK_OPS_PARENT_ENABLE |
  1742. CLK_SET_RATE_NO_REPARENT,
  1743. _NO_GATE,
  1744. _MMUX(M_ETHCK),
  1745. _NO_DIV),
  1746. MGATE_MP1(ETHCK_K, "ethck_k", "ck_ker_eth", 0, G_ETHCK),
  1747. DIV(ETHPTP_K, "ethptp_k", "ck_ker_eth", CLK_OPS_PARENT_ENABLE |
  1748. CLK_SET_RATE_NO_REPARENT, RCC_ETHCKSELR, 4, 4, 0),
  1749. /* RTC clock */
  1750. COMPOSITE(RTC, "ck_rtc", rtc_src, CLK_OPS_PARENT_ENABLE,
  1751. _GATE(RCC_BDCR, 20, 0),
  1752. _MUX(RCC_BDCR, 16, 2, 0),
  1753. _DIV_RTC(RCC_RTCDIVR, 0, 6, 0, NULL)),
  1754. /* MCO clocks */
  1755. COMPOSITE(CK_MCO1, "ck_mco1", mco1_src, CLK_OPS_PARENT_ENABLE |
  1756. CLK_SET_RATE_NO_REPARENT,
  1757. _GATE(RCC_MCO1CFGR, 12, 0),
  1758. _MUX(RCC_MCO1CFGR, 0, 3, 0),
  1759. _DIV(RCC_MCO1CFGR, 4, 4, 0, NULL)),
  1760. COMPOSITE(CK_MCO2, "ck_mco2", mco2_src, CLK_OPS_PARENT_ENABLE |
  1761. CLK_SET_RATE_NO_REPARENT,
  1762. _GATE(RCC_MCO2CFGR, 12, 0),
  1763. _MUX(RCC_MCO2CFGR, 0, 3, 0),
  1764. _DIV(RCC_MCO2CFGR, 4, 4, 0, NULL)),
  1765. /* Debug clocks */
  1766. GATE(CK_DBG, "ck_sys_dbg", "ck_axi", CLK_IGNORE_UNUSED,
  1767. RCC_DBGCFGR, 8, 0),
  1768. COMPOSITE(CK_TRACE, "ck_trace", ck_trace_src, CLK_OPS_PARENT_ENABLE,
  1769. _GATE(RCC_DBGCFGR, 9, 0),
  1770. _NO_MUX,
  1771. _DIV(RCC_DBGCFGR, 0, 3, 0, ck_trace_div_table)),
  1772. };
  1773. static const u32 stm32mp1_clock_secured[] = {
  1774. CK_HSE,
  1775. CK_HSI,
  1776. CK_CSI,
  1777. CK_LSI,
  1778. CK_LSE,
  1779. PLL1,
  1780. PLL2,
  1781. PLL1_P,
  1782. PLL2_P,
  1783. PLL2_Q,
  1784. PLL2_R,
  1785. CK_MPU,
  1786. CK_AXI,
  1787. SPI6,
  1788. I2C4,
  1789. I2C6,
  1790. USART1,
  1791. RTCAPB,
  1792. TZC1,
  1793. TZC2,
  1794. TZPC,
  1795. IWDG1,
  1796. BSEC,
  1797. STGEN,
  1798. GPIOZ,
  1799. CRYP1,
  1800. HASH1,
  1801. RNG1,
  1802. BKPSRAM,
  1803. RNG1_K,
  1804. STGEN_K,
  1805. SPI6_K,
  1806. I2C4_K,
  1807. I2C6_K,
  1808. USART1_K,
  1809. RTC,
  1810. };
  1811. static bool stm32_check_security(const struct clock_config *cfg)
  1812. {
  1813. int i;
  1814. for (i = 0; i < ARRAY_SIZE(stm32mp1_clock_secured); i++)
  1815. if (cfg->id == stm32mp1_clock_secured[i])
  1816. return true;
  1817. return false;
  1818. }
  1819. struct stm32_rcc_match_data {
  1820. const struct clock_config *cfg;
  1821. unsigned int num;
  1822. unsigned int maxbinding;
  1823. u32 clear_offset;
  1824. bool (*check_security)(const struct clock_config *cfg);
  1825. };
  1826. static struct stm32_rcc_match_data stm32mp1_data = {
  1827. .cfg = stm32mp1_clock_cfg,
  1828. .num = ARRAY_SIZE(stm32mp1_clock_cfg),
  1829. .maxbinding = STM32MP1_LAST_CLK,
  1830. .clear_offset = RCC_CLR,
  1831. };
  1832. static struct stm32_rcc_match_data stm32mp1_data_secure = {
  1833. .cfg = stm32mp1_clock_cfg,
  1834. .num = ARRAY_SIZE(stm32mp1_clock_cfg),
  1835. .maxbinding = STM32MP1_LAST_CLK,
  1836. .clear_offset = RCC_CLR,
  1837. .check_security = &stm32_check_security
  1838. };
  1839. static const struct of_device_id stm32mp1_match_data[] = {
  1840. {
  1841. .compatible = "st,stm32mp1-rcc",
  1842. .data = &stm32mp1_data,
  1843. },
  1844. {
  1845. .compatible = "st,stm32mp1-rcc-secure",
  1846. .data = &stm32mp1_data_secure,
  1847. },
  1848. { }
  1849. };
  1850. MODULE_DEVICE_TABLE(of, stm32mp1_match_data);
  1851. static int stm32_register_hw_clk(struct device *dev,
  1852. struct clk_hw_onecell_data *clk_data,
  1853. void __iomem *base, spinlock_t *lock,
  1854. const struct clock_config *cfg)
  1855. {
  1856. struct clk_hw **hws;
  1857. struct clk_hw *hw = ERR_PTR(-ENOENT);
  1858. hws = clk_data->hws;
  1859. if (cfg->func)
  1860. hw = (*cfg->func)(dev, clk_data, base, lock, cfg);
  1861. if (IS_ERR(hw)) {
  1862. pr_err("Unable to register %s\n", cfg->name);
  1863. return PTR_ERR(hw);
  1864. }
  1865. if (cfg->id != NO_ID)
  1866. hws[cfg->id] = hw;
  1867. return 0;
  1868. }
  1869. #define STM32_RESET_ID_MASK GENMASK(15, 0)
  1870. struct stm32_reset_data {
  1871. /* reset lock */
  1872. spinlock_t lock;
  1873. struct reset_controller_dev rcdev;
  1874. void __iomem *membase;
  1875. u32 clear_offset;
  1876. };
  1877. static inline struct stm32_reset_data *
  1878. to_stm32_reset_data(struct reset_controller_dev *rcdev)
  1879. {
  1880. return container_of(rcdev, struct stm32_reset_data, rcdev);
  1881. }
  1882. static int stm32_reset_update(struct reset_controller_dev *rcdev,
  1883. unsigned long id, bool assert)
  1884. {
  1885. struct stm32_reset_data *data = to_stm32_reset_data(rcdev);
  1886. int reg_width = sizeof(u32);
  1887. int bank = id / (reg_width * BITS_PER_BYTE);
  1888. int offset = id % (reg_width * BITS_PER_BYTE);
  1889. if (data->clear_offset) {
  1890. void __iomem *addr;
  1891. addr = data->membase + (bank * reg_width);
  1892. if (!assert)
  1893. addr += data->clear_offset;
  1894. writel(BIT(offset), addr);
  1895. } else {
  1896. unsigned long flags;
  1897. u32 reg;
  1898. spin_lock_irqsave(&data->lock, flags);
  1899. reg = readl(data->membase + (bank * reg_width));
  1900. if (assert)
  1901. reg |= BIT(offset);
  1902. else
  1903. reg &= ~BIT(offset);
  1904. writel(reg, data->membase + (bank * reg_width));
  1905. spin_unlock_irqrestore(&data->lock, flags);
  1906. }
  1907. return 0;
  1908. }
  1909. static int stm32_reset_assert(struct reset_controller_dev *rcdev,
  1910. unsigned long id)
  1911. {
  1912. return stm32_reset_update(rcdev, id, true);
  1913. }
  1914. static int stm32_reset_deassert(struct reset_controller_dev *rcdev,
  1915. unsigned long id)
  1916. {
  1917. return stm32_reset_update(rcdev, id, false);
  1918. }
  1919. static int stm32_reset_status(struct reset_controller_dev *rcdev,
  1920. unsigned long id)
  1921. {
  1922. struct stm32_reset_data *data = to_stm32_reset_data(rcdev);
  1923. int reg_width = sizeof(u32);
  1924. int bank = id / (reg_width * BITS_PER_BYTE);
  1925. int offset = id % (reg_width * BITS_PER_BYTE);
  1926. u32 reg;
  1927. reg = readl(data->membase + (bank * reg_width));
  1928. return !!(reg & BIT(offset));
  1929. }
  1930. static const struct reset_control_ops stm32_reset_ops = {
  1931. .assert = stm32_reset_assert,
  1932. .deassert = stm32_reset_deassert,
  1933. .status = stm32_reset_status,
  1934. };
  1935. static int stm32_rcc_reset_init(struct device *dev, void __iomem *base,
  1936. const struct of_device_id *match)
  1937. {
  1938. const struct stm32_rcc_match_data *data = match->data;
  1939. struct stm32_reset_data *reset_data = NULL;
  1940. reset_data = kzalloc(sizeof(*reset_data), GFP_KERNEL);
  1941. if (!reset_data)
  1942. return -ENOMEM;
  1943. spin_lock_init(&reset_data->lock);
  1944. reset_data->membase = base;
  1945. reset_data->rcdev.owner = THIS_MODULE;
  1946. reset_data->rcdev.ops = &stm32_reset_ops;
  1947. reset_data->rcdev.of_node = dev_of_node(dev);
  1948. reset_data->rcdev.nr_resets = STM32_RESET_ID_MASK;
  1949. reset_data->clear_offset = data->clear_offset;
  1950. return reset_controller_register(&reset_data->rcdev);
  1951. }
  1952. static int stm32_rcc_clock_init(struct device *dev, void __iomem *base,
  1953. const struct of_device_id *match)
  1954. {
  1955. const struct stm32_rcc_match_data *data = match->data;
  1956. struct clk_hw_onecell_data *clk_data;
  1957. struct clk_hw **hws;
  1958. int err, n, max_binding;
  1959. max_binding = data->maxbinding;
  1960. clk_data = devm_kzalloc(dev, struct_size(clk_data, hws, max_binding),
  1961. GFP_KERNEL);
  1962. if (!clk_data)
  1963. return -ENOMEM;
  1964. clk_data->num = max_binding;
  1965. hws = clk_data->hws;
  1966. for (n = 0; n < max_binding; n++)
  1967. hws[n] = ERR_PTR(-ENOENT);
  1968. for (n = 0; n < data->num; n++) {
  1969. if (data->check_security && data->check_security(&data->cfg[n]))
  1970. continue;
  1971. err = stm32_register_hw_clk(dev, clk_data, base, &rlock,
  1972. &data->cfg[n]);
  1973. if (err) {
  1974. dev_err(dev, "Can't register clk %s: %d\n",
  1975. data->cfg[n].name, err);
  1976. return err;
  1977. }
  1978. }
  1979. return of_clk_add_hw_provider(dev_of_node(dev), of_clk_hw_onecell_get, clk_data);
  1980. }
  1981. static int stm32_rcc_init(struct device *dev, void __iomem *base,
  1982. const struct of_device_id *match_data)
  1983. {
  1984. const struct of_device_id *match;
  1985. int err;
  1986. match = of_match_node(match_data, dev_of_node(dev));
  1987. if (!match) {
  1988. dev_err(dev, "match data not found\n");
  1989. return -ENODEV;
  1990. }
  1991. /* RCC Reset Configuration */
  1992. err = stm32_rcc_reset_init(dev, base, match);
  1993. if (err) {
  1994. pr_err("stm32mp1 reset failed to initialize\n");
  1995. return err;
  1996. }
  1997. /* RCC Clock Configuration */
  1998. err = stm32_rcc_clock_init(dev, base, match);
  1999. if (err) {
  2000. pr_err("stm32mp1 clock failed to initialize\n");
  2001. return err;
  2002. }
  2003. return 0;
  2004. }
  2005. static int stm32mp1_rcc_init(struct device *dev)
  2006. {
  2007. void __iomem *base;
  2008. int ret;
  2009. base = of_iomap(dev_of_node(dev), 0);
  2010. if (!base) {
  2011. pr_err("%pOFn: unable to map resource", dev_of_node(dev));
  2012. ret = -ENOMEM;
  2013. goto out;
  2014. }
  2015. ret = stm32_rcc_init(dev, base, stm32mp1_match_data);
  2016. out:
  2017. if (ret) {
  2018. if (base)
  2019. iounmap(base);
  2020. of_node_put(dev_of_node(dev));
  2021. }
  2022. return ret;
  2023. }
  2024. static int get_clock_deps(struct device *dev)
  2025. {
  2026. static const char * const clock_deps_name[] = {
  2027. "hsi", "hse", "csi", "lsi", "lse",
  2028. };
  2029. size_t deps_size = sizeof(struct clk *) * ARRAY_SIZE(clock_deps_name);
  2030. struct clk **clk_deps;
  2031. int i;
  2032. clk_deps = devm_kzalloc(dev, deps_size, GFP_KERNEL);
  2033. if (!clk_deps)
  2034. return -ENOMEM;
  2035. for (i = 0; i < ARRAY_SIZE(clock_deps_name); i++) {
  2036. struct clk *clk = of_clk_get_by_name(dev_of_node(dev),
  2037. clock_deps_name[i]);
  2038. if (IS_ERR(clk)) {
  2039. if (PTR_ERR(clk) != -EINVAL && PTR_ERR(clk) != -ENOENT)
  2040. return PTR_ERR(clk);
  2041. } else {
  2042. /* Device gets a reference count on the clock */
  2043. clk_deps[i] = devm_clk_get(dev, __clk_get_name(clk));
  2044. clk_put(clk);
  2045. }
  2046. }
  2047. return 0;
  2048. }
  2049. static int stm32mp1_rcc_clocks_probe(struct platform_device *pdev)
  2050. {
  2051. struct device *dev = &pdev->dev;
  2052. int ret = get_clock_deps(dev);
  2053. if (!ret)
  2054. ret = stm32mp1_rcc_init(dev);
  2055. return ret;
  2056. }
  2057. static int stm32mp1_rcc_clocks_remove(struct platform_device *pdev)
  2058. {
  2059. struct device *dev = &pdev->dev;
  2060. struct device_node *child, *np = dev_of_node(dev);
  2061. for_each_available_child_of_node(np, child)
  2062. of_clk_del_provider(child);
  2063. return 0;
  2064. }
  2065. static struct platform_driver stm32mp1_rcc_clocks_driver = {
  2066. .driver = {
  2067. .name = "stm32mp1_rcc",
  2068. .of_match_table = stm32mp1_match_data,
  2069. },
  2070. .probe = stm32mp1_rcc_clocks_probe,
  2071. .remove = stm32mp1_rcc_clocks_remove,
  2072. };
  2073. static int __init stm32mp1_clocks_init(void)
  2074. {
  2075. return platform_driver_register(&stm32mp1_rcc_clocks_driver);
  2076. }
  2077. core_initcall(stm32mp1_clocks_init);