clk-si5351.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * clk-si5351.c: Skyworks / Silicon Labs Si5351A/B/C I2C Clock Generator
  4. *
  5. * Sebastian Hesselbarth <[email protected]>
  6. * Rabeeh Khoury <[email protected]>
  7. *
  8. * References:
  9. * [1] "Si5351A/B/C Data Sheet"
  10. * https://www.skyworksinc.com/-/media/Skyworks/SL/documents/public/data-sheets/Si5351-B.pdf
  11. * [2] "AN619: Manually Generating an Si5351 Register Map"
  12. * https://www.skyworksinc.com/-/media/Skyworks/SL/documents/public/application-notes/AN619.pdf
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/clk.h>
  17. #include <linux/clk-provider.h>
  18. #include <linux/delay.h>
  19. #include <linux/err.h>
  20. #include <linux/errno.h>
  21. #include <linux/rational.h>
  22. #include <linux/i2c.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/platform_data/si5351.h>
  25. #include <linux/regmap.h>
  26. #include <linux/slab.h>
  27. #include <linux/string.h>
  28. #include <asm/div64.h>
  29. #include "clk-si5351.h"
  30. struct si5351_driver_data;
  31. struct si5351_parameters {
  32. unsigned long p1;
  33. unsigned long p2;
  34. unsigned long p3;
  35. int valid;
  36. };
  37. struct si5351_hw_data {
  38. struct clk_hw hw;
  39. struct si5351_driver_data *drvdata;
  40. struct si5351_parameters params;
  41. unsigned char num;
  42. };
  43. struct si5351_driver_data {
  44. enum si5351_variant variant;
  45. struct i2c_client *client;
  46. struct regmap *regmap;
  47. struct clk *pxtal;
  48. const char *pxtal_name;
  49. struct clk_hw xtal;
  50. struct clk *pclkin;
  51. const char *pclkin_name;
  52. struct clk_hw clkin;
  53. struct si5351_hw_data pll[2];
  54. struct si5351_hw_data *msynth;
  55. struct si5351_hw_data *clkout;
  56. size_t num_clkout;
  57. };
  58. static const char * const si5351_input_names[] = {
  59. "xtal", "clkin"
  60. };
  61. static const char * const si5351_pll_names[] = {
  62. "si5351_plla", "si5351_pllb", "si5351_vxco"
  63. };
  64. static const char * const si5351_msynth_names[] = {
  65. "ms0", "ms1", "ms2", "ms3", "ms4", "ms5", "ms6", "ms7"
  66. };
  67. static const char * const si5351_clkout_names[] = {
  68. "clk0", "clk1", "clk2", "clk3", "clk4", "clk5", "clk6", "clk7"
  69. };
  70. /*
  71. * Si5351 i2c regmap
  72. */
  73. static inline u8 si5351_reg_read(struct si5351_driver_data *drvdata, u8 reg)
  74. {
  75. u32 val;
  76. int ret;
  77. ret = regmap_read(drvdata->regmap, reg, &val);
  78. if (ret) {
  79. dev_err(&drvdata->client->dev,
  80. "unable to read from reg%02x\n", reg);
  81. return 0;
  82. }
  83. return (u8)val;
  84. }
  85. static inline int si5351_bulk_read(struct si5351_driver_data *drvdata,
  86. u8 reg, u8 count, u8 *buf)
  87. {
  88. return regmap_bulk_read(drvdata->regmap, reg, buf, count);
  89. }
  90. static inline int si5351_reg_write(struct si5351_driver_data *drvdata,
  91. u8 reg, u8 val)
  92. {
  93. return regmap_write(drvdata->regmap, reg, val);
  94. }
  95. static inline int si5351_bulk_write(struct si5351_driver_data *drvdata,
  96. u8 reg, u8 count, const u8 *buf)
  97. {
  98. return regmap_raw_write(drvdata->regmap, reg, buf, count);
  99. }
  100. static inline int si5351_set_bits(struct si5351_driver_data *drvdata,
  101. u8 reg, u8 mask, u8 val)
  102. {
  103. return regmap_update_bits(drvdata->regmap, reg, mask, val);
  104. }
  105. static inline u8 si5351_msynth_params_address(int num)
  106. {
  107. if (num > 5)
  108. return SI5351_CLK6_PARAMETERS + (num - 6);
  109. return SI5351_CLK0_PARAMETERS + (SI5351_PARAMETERS_LENGTH * num);
  110. }
  111. static void si5351_read_parameters(struct si5351_driver_data *drvdata,
  112. u8 reg, struct si5351_parameters *params)
  113. {
  114. u8 buf[SI5351_PARAMETERS_LENGTH];
  115. switch (reg) {
  116. case SI5351_CLK6_PARAMETERS:
  117. case SI5351_CLK7_PARAMETERS:
  118. buf[0] = si5351_reg_read(drvdata, reg);
  119. params->p1 = buf[0];
  120. params->p2 = 0;
  121. params->p3 = 1;
  122. break;
  123. default:
  124. si5351_bulk_read(drvdata, reg, SI5351_PARAMETERS_LENGTH, buf);
  125. params->p1 = ((buf[2] & 0x03) << 16) | (buf[3] << 8) | buf[4];
  126. params->p2 = ((buf[5] & 0x0f) << 16) | (buf[6] << 8) | buf[7];
  127. params->p3 = ((buf[5] & 0xf0) << 12) | (buf[0] << 8) | buf[1];
  128. }
  129. params->valid = 1;
  130. }
  131. static void si5351_write_parameters(struct si5351_driver_data *drvdata,
  132. u8 reg, struct si5351_parameters *params)
  133. {
  134. u8 buf[SI5351_PARAMETERS_LENGTH];
  135. switch (reg) {
  136. case SI5351_CLK6_PARAMETERS:
  137. case SI5351_CLK7_PARAMETERS:
  138. buf[0] = params->p1 & 0xff;
  139. si5351_reg_write(drvdata, reg, buf[0]);
  140. break;
  141. default:
  142. buf[0] = ((params->p3 & 0x0ff00) >> 8) & 0xff;
  143. buf[1] = params->p3 & 0xff;
  144. /* save rdiv and divby4 */
  145. buf[2] = si5351_reg_read(drvdata, reg + 2) & ~0x03;
  146. buf[2] |= ((params->p1 & 0x30000) >> 16) & 0x03;
  147. buf[3] = ((params->p1 & 0x0ff00) >> 8) & 0xff;
  148. buf[4] = params->p1 & 0xff;
  149. buf[5] = ((params->p3 & 0xf0000) >> 12) |
  150. ((params->p2 & 0xf0000) >> 16);
  151. buf[6] = ((params->p2 & 0x0ff00) >> 8) & 0xff;
  152. buf[7] = params->p2 & 0xff;
  153. si5351_bulk_write(drvdata, reg, SI5351_PARAMETERS_LENGTH, buf);
  154. }
  155. }
  156. static bool si5351_regmap_is_volatile(struct device *dev, unsigned int reg)
  157. {
  158. switch (reg) {
  159. case SI5351_DEVICE_STATUS:
  160. case SI5351_INTERRUPT_STATUS:
  161. case SI5351_PLL_RESET:
  162. return true;
  163. }
  164. return false;
  165. }
  166. static bool si5351_regmap_is_writeable(struct device *dev, unsigned int reg)
  167. {
  168. /* reserved registers */
  169. if (reg >= 4 && reg <= 8)
  170. return false;
  171. if (reg >= 10 && reg <= 14)
  172. return false;
  173. if (reg >= 173 && reg <= 176)
  174. return false;
  175. if (reg >= 178 && reg <= 182)
  176. return false;
  177. /* read-only */
  178. if (reg == SI5351_DEVICE_STATUS)
  179. return false;
  180. return true;
  181. }
  182. static const struct regmap_config si5351_regmap_config = {
  183. .reg_bits = 8,
  184. .val_bits = 8,
  185. .cache_type = REGCACHE_RBTREE,
  186. .max_register = 187,
  187. .writeable_reg = si5351_regmap_is_writeable,
  188. .volatile_reg = si5351_regmap_is_volatile,
  189. };
  190. /*
  191. * Si5351 xtal clock input
  192. */
  193. static int si5351_xtal_prepare(struct clk_hw *hw)
  194. {
  195. struct si5351_driver_data *drvdata =
  196. container_of(hw, struct si5351_driver_data, xtal);
  197. si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
  198. SI5351_XTAL_ENABLE, SI5351_XTAL_ENABLE);
  199. return 0;
  200. }
  201. static void si5351_xtal_unprepare(struct clk_hw *hw)
  202. {
  203. struct si5351_driver_data *drvdata =
  204. container_of(hw, struct si5351_driver_data, xtal);
  205. si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
  206. SI5351_XTAL_ENABLE, 0);
  207. }
  208. static const struct clk_ops si5351_xtal_ops = {
  209. .prepare = si5351_xtal_prepare,
  210. .unprepare = si5351_xtal_unprepare,
  211. };
  212. /*
  213. * Si5351 clkin clock input (Si5351C only)
  214. */
  215. static int si5351_clkin_prepare(struct clk_hw *hw)
  216. {
  217. struct si5351_driver_data *drvdata =
  218. container_of(hw, struct si5351_driver_data, clkin);
  219. si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
  220. SI5351_CLKIN_ENABLE, SI5351_CLKIN_ENABLE);
  221. return 0;
  222. }
  223. static void si5351_clkin_unprepare(struct clk_hw *hw)
  224. {
  225. struct si5351_driver_data *drvdata =
  226. container_of(hw, struct si5351_driver_data, clkin);
  227. si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
  228. SI5351_CLKIN_ENABLE, 0);
  229. }
  230. /*
  231. * CMOS clock source constraints:
  232. * The input frequency range of the PLL is 10Mhz to 40MHz.
  233. * If CLKIN is >40MHz, the input divider must be used.
  234. */
  235. static unsigned long si5351_clkin_recalc_rate(struct clk_hw *hw,
  236. unsigned long parent_rate)
  237. {
  238. struct si5351_driver_data *drvdata =
  239. container_of(hw, struct si5351_driver_data, clkin);
  240. unsigned long rate;
  241. unsigned char idiv;
  242. rate = parent_rate;
  243. if (parent_rate > 160000000) {
  244. idiv = SI5351_CLKIN_DIV_8;
  245. rate /= 8;
  246. } else if (parent_rate > 80000000) {
  247. idiv = SI5351_CLKIN_DIV_4;
  248. rate /= 4;
  249. } else if (parent_rate > 40000000) {
  250. idiv = SI5351_CLKIN_DIV_2;
  251. rate /= 2;
  252. } else {
  253. idiv = SI5351_CLKIN_DIV_1;
  254. }
  255. si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE,
  256. SI5351_CLKIN_DIV_MASK, idiv);
  257. dev_dbg(&drvdata->client->dev, "%s - clkin div = %d, rate = %lu\n",
  258. __func__, (1 << (idiv >> 6)), rate);
  259. return rate;
  260. }
  261. static const struct clk_ops si5351_clkin_ops = {
  262. .prepare = si5351_clkin_prepare,
  263. .unprepare = si5351_clkin_unprepare,
  264. .recalc_rate = si5351_clkin_recalc_rate,
  265. };
  266. /*
  267. * Si5351 vxco clock input (Si5351B only)
  268. */
  269. static int si5351_vxco_prepare(struct clk_hw *hw)
  270. {
  271. struct si5351_hw_data *hwdata =
  272. container_of(hw, struct si5351_hw_data, hw);
  273. dev_warn(&hwdata->drvdata->client->dev, "VXCO currently unsupported\n");
  274. return 0;
  275. }
  276. static void si5351_vxco_unprepare(struct clk_hw *hw)
  277. {
  278. }
  279. static unsigned long si5351_vxco_recalc_rate(struct clk_hw *hw,
  280. unsigned long parent_rate)
  281. {
  282. return 0;
  283. }
  284. static int si5351_vxco_set_rate(struct clk_hw *hw, unsigned long rate,
  285. unsigned long parent)
  286. {
  287. return 0;
  288. }
  289. static const struct clk_ops si5351_vxco_ops = {
  290. .prepare = si5351_vxco_prepare,
  291. .unprepare = si5351_vxco_unprepare,
  292. .recalc_rate = si5351_vxco_recalc_rate,
  293. .set_rate = si5351_vxco_set_rate,
  294. };
  295. /*
  296. * Si5351 pll a/b
  297. *
  298. * Feedback Multisynth Divider Equations [2]
  299. *
  300. * fVCO = fIN * (a + b/c)
  301. *
  302. * with 15 + 0/1048575 <= (a + b/c) <= 90 + 0/1048575 and
  303. * fIN = fXTAL or fIN = fCLKIN/CLKIN_DIV
  304. *
  305. * Feedback Multisynth Register Equations
  306. *
  307. * (1) MSNx_P1[17:0] = 128 * a + floor(128 * b/c) - 512
  308. * (2) MSNx_P2[19:0] = 128 * b - c * floor(128 * b/c) = (128*b) mod c
  309. * (3) MSNx_P3[19:0] = c
  310. *
  311. * Transposing (2) yields: (4) floor(128 * b/c) = (128 * b / MSNx_P2)/c
  312. *
  313. * Using (4) on (1) yields:
  314. * MSNx_P1 = 128 * a + (128 * b/MSNx_P2)/c - 512
  315. * MSNx_P1 + 512 + MSNx_P2/c = 128 * a + 128 * b/c
  316. *
  317. * a + b/c = (MSNx_P1 + MSNx_P2/MSNx_P3 + 512)/128
  318. * = (MSNx_P1*MSNx_P3 + MSNx_P2 + 512*MSNx_P3)/(128*MSNx_P3)
  319. *
  320. */
  321. static int _si5351_pll_reparent(struct si5351_driver_data *drvdata,
  322. int num, enum si5351_pll_src parent)
  323. {
  324. u8 mask = (num == 0) ? SI5351_PLLA_SOURCE : SI5351_PLLB_SOURCE;
  325. if (parent == SI5351_PLL_SRC_DEFAULT)
  326. return 0;
  327. if (num > 2)
  328. return -EINVAL;
  329. if (drvdata->variant != SI5351_VARIANT_C &&
  330. parent != SI5351_PLL_SRC_XTAL)
  331. return -EINVAL;
  332. si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE, mask,
  333. (parent == SI5351_PLL_SRC_XTAL) ? 0 : mask);
  334. return 0;
  335. }
  336. static unsigned char si5351_pll_get_parent(struct clk_hw *hw)
  337. {
  338. struct si5351_hw_data *hwdata =
  339. container_of(hw, struct si5351_hw_data, hw);
  340. u8 mask = (hwdata->num == 0) ? SI5351_PLLA_SOURCE : SI5351_PLLB_SOURCE;
  341. u8 val;
  342. val = si5351_reg_read(hwdata->drvdata, SI5351_PLL_INPUT_SOURCE);
  343. return (val & mask) ? 1 : 0;
  344. }
  345. static int si5351_pll_set_parent(struct clk_hw *hw, u8 index)
  346. {
  347. struct si5351_hw_data *hwdata =
  348. container_of(hw, struct si5351_hw_data, hw);
  349. if (hwdata->drvdata->variant != SI5351_VARIANT_C &&
  350. index > 0)
  351. return -EPERM;
  352. if (index > 1)
  353. return -EINVAL;
  354. return _si5351_pll_reparent(hwdata->drvdata, hwdata->num,
  355. (index == 0) ? SI5351_PLL_SRC_XTAL :
  356. SI5351_PLL_SRC_CLKIN);
  357. }
  358. static unsigned long si5351_pll_recalc_rate(struct clk_hw *hw,
  359. unsigned long parent_rate)
  360. {
  361. struct si5351_hw_data *hwdata =
  362. container_of(hw, struct si5351_hw_data, hw);
  363. u8 reg = (hwdata->num == 0) ? SI5351_PLLA_PARAMETERS :
  364. SI5351_PLLB_PARAMETERS;
  365. unsigned long long rate;
  366. if (!hwdata->params.valid)
  367. si5351_read_parameters(hwdata->drvdata, reg, &hwdata->params);
  368. if (hwdata->params.p3 == 0)
  369. return parent_rate;
  370. /* fVCO = fIN * (P1*P3 + 512*P3 + P2)/(128*P3) */
  371. rate = hwdata->params.p1 * hwdata->params.p3;
  372. rate += 512 * hwdata->params.p3;
  373. rate += hwdata->params.p2;
  374. rate *= parent_rate;
  375. do_div(rate, 128 * hwdata->params.p3);
  376. dev_dbg(&hwdata->drvdata->client->dev,
  377. "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, parent_rate = %lu, rate = %lu\n",
  378. __func__, clk_hw_get_name(hw),
  379. hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
  380. parent_rate, (unsigned long)rate);
  381. return (unsigned long)rate;
  382. }
  383. static long si5351_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  384. unsigned long *parent_rate)
  385. {
  386. struct si5351_hw_data *hwdata =
  387. container_of(hw, struct si5351_hw_data, hw);
  388. unsigned long rfrac, denom, a, b, c;
  389. unsigned long long lltmp;
  390. if (rate < SI5351_PLL_VCO_MIN)
  391. rate = SI5351_PLL_VCO_MIN;
  392. if (rate > SI5351_PLL_VCO_MAX)
  393. rate = SI5351_PLL_VCO_MAX;
  394. /* determine integer part of feedback equation */
  395. a = rate / *parent_rate;
  396. if (a < SI5351_PLL_A_MIN)
  397. rate = *parent_rate * SI5351_PLL_A_MIN;
  398. if (a > SI5351_PLL_A_MAX)
  399. rate = *parent_rate * SI5351_PLL_A_MAX;
  400. /* find best approximation for b/c = fVCO mod fIN */
  401. denom = 1000 * 1000;
  402. lltmp = rate % (*parent_rate);
  403. lltmp *= denom;
  404. do_div(lltmp, *parent_rate);
  405. rfrac = (unsigned long)lltmp;
  406. b = 0;
  407. c = 1;
  408. if (rfrac)
  409. rational_best_approximation(rfrac, denom,
  410. SI5351_PLL_B_MAX, SI5351_PLL_C_MAX, &b, &c);
  411. /* calculate parameters */
  412. hwdata->params.p3 = c;
  413. hwdata->params.p2 = (128 * b) % c;
  414. hwdata->params.p1 = 128 * a;
  415. hwdata->params.p1 += (128 * b / c);
  416. hwdata->params.p1 -= 512;
  417. /* recalculate rate by fIN * (a + b/c) */
  418. lltmp = *parent_rate;
  419. lltmp *= b;
  420. do_div(lltmp, c);
  421. rate = (unsigned long)lltmp;
  422. rate += *parent_rate * a;
  423. dev_dbg(&hwdata->drvdata->client->dev,
  424. "%s - %s: a = %lu, b = %lu, c = %lu, parent_rate = %lu, rate = %lu\n",
  425. __func__, clk_hw_get_name(hw), a, b, c,
  426. *parent_rate, rate);
  427. return rate;
  428. }
  429. static int si5351_pll_set_rate(struct clk_hw *hw, unsigned long rate,
  430. unsigned long parent_rate)
  431. {
  432. struct si5351_hw_data *hwdata =
  433. container_of(hw, struct si5351_hw_data, hw);
  434. u8 reg = (hwdata->num == 0) ? SI5351_PLLA_PARAMETERS :
  435. SI5351_PLLB_PARAMETERS;
  436. /* write multisynth parameters */
  437. si5351_write_parameters(hwdata->drvdata, reg, &hwdata->params);
  438. /* plla/pllb ctrl is in clk6/clk7 ctrl registers */
  439. si5351_set_bits(hwdata->drvdata, SI5351_CLK6_CTRL + hwdata->num,
  440. SI5351_CLK_INTEGER_MODE,
  441. (hwdata->params.p2 == 0) ? SI5351_CLK_INTEGER_MODE : 0);
  442. /* Do a pll soft reset on the affected pll */
  443. si5351_reg_write(hwdata->drvdata, SI5351_PLL_RESET,
  444. hwdata->num == 0 ? SI5351_PLL_RESET_A :
  445. SI5351_PLL_RESET_B);
  446. dev_dbg(&hwdata->drvdata->client->dev,
  447. "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, parent_rate = %lu, rate = %lu\n",
  448. __func__, clk_hw_get_name(hw),
  449. hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
  450. parent_rate, rate);
  451. return 0;
  452. }
  453. static const struct clk_ops si5351_pll_ops = {
  454. .set_parent = si5351_pll_set_parent,
  455. .get_parent = si5351_pll_get_parent,
  456. .recalc_rate = si5351_pll_recalc_rate,
  457. .round_rate = si5351_pll_round_rate,
  458. .set_rate = si5351_pll_set_rate,
  459. };
  460. /*
  461. * Si5351 multisync divider
  462. *
  463. * for fOUT <= 150 MHz:
  464. *
  465. * fOUT = (fIN * (a + b/c)) / CLKOUTDIV
  466. *
  467. * with 6 + 0/1048575 <= (a + b/c) <= 1800 + 0/1048575 and
  468. * fIN = fVCO0, fVCO1
  469. *
  470. * Output Clock Multisynth Register Equations
  471. *
  472. * MSx_P1[17:0] = 128 * a + floor(128 * b/c) - 512
  473. * MSx_P2[19:0] = 128 * b - c * floor(128 * b/c) = (128*b) mod c
  474. * MSx_P3[19:0] = c
  475. *
  476. * MS[6,7] are integer (P1) divide only, P1 = divide value,
  477. * P2 and P3 are not applicable
  478. *
  479. * for 150MHz < fOUT <= 160MHz:
  480. *
  481. * MSx_P1 = 0, MSx_P2 = 0, MSx_P3 = 1, MSx_INT = 1, MSx_DIVBY4 = 11b
  482. */
  483. static int _si5351_msynth_reparent(struct si5351_driver_data *drvdata,
  484. int num, enum si5351_multisynth_src parent)
  485. {
  486. if (parent == SI5351_MULTISYNTH_SRC_DEFAULT)
  487. return 0;
  488. if (num > 8)
  489. return -EINVAL;
  490. si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num, SI5351_CLK_PLL_SELECT,
  491. (parent == SI5351_MULTISYNTH_SRC_VCO0) ? 0 :
  492. SI5351_CLK_PLL_SELECT);
  493. return 0;
  494. }
  495. static unsigned char si5351_msynth_get_parent(struct clk_hw *hw)
  496. {
  497. struct si5351_hw_data *hwdata =
  498. container_of(hw, struct si5351_hw_data, hw);
  499. u8 val;
  500. val = si5351_reg_read(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num);
  501. return (val & SI5351_CLK_PLL_SELECT) ? 1 : 0;
  502. }
  503. static int si5351_msynth_set_parent(struct clk_hw *hw, u8 index)
  504. {
  505. struct si5351_hw_data *hwdata =
  506. container_of(hw, struct si5351_hw_data, hw);
  507. return _si5351_msynth_reparent(hwdata->drvdata, hwdata->num,
  508. (index == 0) ? SI5351_MULTISYNTH_SRC_VCO0 :
  509. SI5351_MULTISYNTH_SRC_VCO1);
  510. }
  511. static unsigned long si5351_msynth_recalc_rate(struct clk_hw *hw,
  512. unsigned long parent_rate)
  513. {
  514. struct si5351_hw_data *hwdata =
  515. container_of(hw, struct si5351_hw_data, hw);
  516. u8 reg = si5351_msynth_params_address(hwdata->num);
  517. unsigned long long rate;
  518. unsigned long m;
  519. if (!hwdata->params.valid)
  520. si5351_read_parameters(hwdata->drvdata, reg, &hwdata->params);
  521. /*
  522. * multisync0-5: fOUT = (128 * P3 * fIN) / (P1*P3 + P2 + 512*P3)
  523. * multisync6-7: fOUT = fIN / P1
  524. */
  525. rate = parent_rate;
  526. if (hwdata->num > 5) {
  527. m = hwdata->params.p1;
  528. } else if (hwdata->params.p3 == 0) {
  529. return parent_rate;
  530. } else if ((si5351_reg_read(hwdata->drvdata, reg + 2) &
  531. SI5351_OUTPUT_CLK_DIVBY4) == SI5351_OUTPUT_CLK_DIVBY4) {
  532. m = 4;
  533. } else {
  534. rate *= 128 * hwdata->params.p3;
  535. m = hwdata->params.p1 * hwdata->params.p3;
  536. m += hwdata->params.p2;
  537. m += 512 * hwdata->params.p3;
  538. }
  539. if (m == 0)
  540. return 0;
  541. do_div(rate, m);
  542. dev_dbg(&hwdata->drvdata->client->dev,
  543. "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, m = %lu, parent_rate = %lu, rate = %lu\n",
  544. __func__, clk_hw_get_name(hw),
  545. hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
  546. m, parent_rate, (unsigned long)rate);
  547. return (unsigned long)rate;
  548. }
  549. static long si5351_msynth_round_rate(struct clk_hw *hw, unsigned long rate,
  550. unsigned long *parent_rate)
  551. {
  552. struct si5351_hw_data *hwdata =
  553. container_of(hw, struct si5351_hw_data, hw);
  554. unsigned long long lltmp;
  555. unsigned long a, b, c;
  556. int divby4;
  557. /* multisync6-7 can only handle freqencies < 150MHz */
  558. if (hwdata->num >= 6 && rate > SI5351_MULTISYNTH67_MAX_FREQ)
  559. rate = SI5351_MULTISYNTH67_MAX_FREQ;
  560. /* multisync frequency is 1MHz .. 160MHz */
  561. if (rate > SI5351_MULTISYNTH_MAX_FREQ)
  562. rate = SI5351_MULTISYNTH_MAX_FREQ;
  563. if (rate < SI5351_MULTISYNTH_MIN_FREQ)
  564. rate = SI5351_MULTISYNTH_MIN_FREQ;
  565. divby4 = 0;
  566. if (rate > SI5351_MULTISYNTH_DIVBY4_FREQ)
  567. divby4 = 1;
  568. /* multisync can set pll */
  569. if (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) {
  570. /*
  571. * find largest integer divider for max
  572. * vco frequency and given target rate
  573. */
  574. if (divby4 == 0) {
  575. lltmp = SI5351_PLL_VCO_MAX;
  576. do_div(lltmp, rate);
  577. a = (unsigned long)lltmp;
  578. } else
  579. a = 4;
  580. b = 0;
  581. c = 1;
  582. *parent_rate = a * rate;
  583. } else if (hwdata->num >= 6) {
  584. /* determine the closest integer divider */
  585. a = DIV_ROUND_CLOSEST(*parent_rate, rate);
  586. if (a < SI5351_MULTISYNTH_A_MIN)
  587. a = SI5351_MULTISYNTH_A_MIN;
  588. if (a > SI5351_MULTISYNTH67_A_MAX)
  589. a = SI5351_MULTISYNTH67_A_MAX;
  590. b = 0;
  591. c = 1;
  592. } else {
  593. unsigned long rfrac, denom;
  594. /* disable divby4 */
  595. if (divby4) {
  596. rate = SI5351_MULTISYNTH_DIVBY4_FREQ;
  597. divby4 = 0;
  598. }
  599. /* determine integer part of divider equation */
  600. a = *parent_rate / rate;
  601. if (a < SI5351_MULTISYNTH_A_MIN)
  602. a = SI5351_MULTISYNTH_A_MIN;
  603. if (a > SI5351_MULTISYNTH_A_MAX)
  604. a = SI5351_MULTISYNTH_A_MAX;
  605. /* find best approximation for b/c = fVCO mod fOUT */
  606. denom = 1000 * 1000;
  607. lltmp = (*parent_rate) % rate;
  608. lltmp *= denom;
  609. do_div(lltmp, rate);
  610. rfrac = (unsigned long)lltmp;
  611. b = 0;
  612. c = 1;
  613. if (rfrac)
  614. rational_best_approximation(rfrac, denom,
  615. SI5351_MULTISYNTH_B_MAX, SI5351_MULTISYNTH_C_MAX,
  616. &b, &c);
  617. }
  618. /* recalculate rate by fOUT = fIN / (a + b/c) */
  619. lltmp = *parent_rate;
  620. lltmp *= c;
  621. do_div(lltmp, a * c + b);
  622. rate = (unsigned long)lltmp;
  623. /* calculate parameters */
  624. if (divby4) {
  625. hwdata->params.p3 = 1;
  626. hwdata->params.p2 = 0;
  627. hwdata->params.p1 = 0;
  628. } else if (hwdata->num >= 6) {
  629. hwdata->params.p3 = 0;
  630. hwdata->params.p2 = 0;
  631. hwdata->params.p1 = a;
  632. } else {
  633. hwdata->params.p3 = c;
  634. hwdata->params.p2 = (128 * b) % c;
  635. hwdata->params.p1 = 128 * a;
  636. hwdata->params.p1 += (128 * b / c);
  637. hwdata->params.p1 -= 512;
  638. }
  639. dev_dbg(&hwdata->drvdata->client->dev,
  640. "%s - %s: a = %lu, b = %lu, c = %lu, divby4 = %d, parent_rate = %lu, rate = %lu\n",
  641. __func__, clk_hw_get_name(hw), a, b, c, divby4,
  642. *parent_rate, rate);
  643. return rate;
  644. }
  645. static int si5351_msynth_set_rate(struct clk_hw *hw, unsigned long rate,
  646. unsigned long parent_rate)
  647. {
  648. struct si5351_hw_data *hwdata =
  649. container_of(hw, struct si5351_hw_data, hw);
  650. u8 reg = si5351_msynth_params_address(hwdata->num);
  651. int divby4 = 0;
  652. /* write multisynth parameters */
  653. si5351_write_parameters(hwdata->drvdata, reg, &hwdata->params);
  654. if (rate > SI5351_MULTISYNTH_DIVBY4_FREQ)
  655. divby4 = 1;
  656. /* enable/disable integer mode and divby4 on multisynth0-5 */
  657. if (hwdata->num < 6) {
  658. si5351_set_bits(hwdata->drvdata, reg + 2,
  659. SI5351_OUTPUT_CLK_DIVBY4,
  660. (divby4) ? SI5351_OUTPUT_CLK_DIVBY4 : 0);
  661. si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
  662. SI5351_CLK_INTEGER_MODE,
  663. (hwdata->params.p2 == 0) ? SI5351_CLK_INTEGER_MODE : 0);
  664. }
  665. dev_dbg(&hwdata->drvdata->client->dev,
  666. "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, divby4 = %d, parent_rate = %lu, rate = %lu\n",
  667. __func__, clk_hw_get_name(hw),
  668. hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
  669. divby4, parent_rate, rate);
  670. return 0;
  671. }
  672. static const struct clk_ops si5351_msynth_ops = {
  673. .set_parent = si5351_msynth_set_parent,
  674. .get_parent = si5351_msynth_get_parent,
  675. .recalc_rate = si5351_msynth_recalc_rate,
  676. .round_rate = si5351_msynth_round_rate,
  677. .set_rate = si5351_msynth_set_rate,
  678. };
  679. /*
  680. * Si5351 clkout divider
  681. */
  682. static int _si5351_clkout_reparent(struct si5351_driver_data *drvdata,
  683. int num, enum si5351_clkout_src parent)
  684. {
  685. u8 val;
  686. if (num > 8)
  687. return -EINVAL;
  688. switch (parent) {
  689. case SI5351_CLKOUT_SRC_MSYNTH_N:
  690. val = SI5351_CLK_INPUT_MULTISYNTH_N;
  691. break;
  692. case SI5351_CLKOUT_SRC_MSYNTH_0_4:
  693. /* clk0/clk4 can only connect to its own multisync */
  694. if (num == 0 || num == 4)
  695. val = SI5351_CLK_INPUT_MULTISYNTH_N;
  696. else
  697. val = SI5351_CLK_INPUT_MULTISYNTH_0_4;
  698. break;
  699. case SI5351_CLKOUT_SRC_XTAL:
  700. val = SI5351_CLK_INPUT_XTAL;
  701. break;
  702. case SI5351_CLKOUT_SRC_CLKIN:
  703. if (drvdata->variant != SI5351_VARIANT_C)
  704. return -EINVAL;
  705. val = SI5351_CLK_INPUT_CLKIN;
  706. break;
  707. default:
  708. return 0;
  709. }
  710. si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num,
  711. SI5351_CLK_INPUT_MASK, val);
  712. return 0;
  713. }
  714. static int _si5351_clkout_set_drive_strength(
  715. struct si5351_driver_data *drvdata, int num,
  716. enum si5351_drive_strength drive)
  717. {
  718. u8 mask;
  719. if (num > 8)
  720. return -EINVAL;
  721. switch (drive) {
  722. case SI5351_DRIVE_2MA:
  723. mask = SI5351_CLK_DRIVE_STRENGTH_2MA;
  724. break;
  725. case SI5351_DRIVE_4MA:
  726. mask = SI5351_CLK_DRIVE_STRENGTH_4MA;
  727. break;
  728. case SI5351_DRIVE_6MA:
  729. mask = SI5351_CLK_DRIVE_STRENGTH_6MA;
  730. break;
  731. case SI5351_DRIVE_8MA:
  732. mask = SI5351_CLK_DRIVE_STRENGTH_8MA;
  733. break;
  734. default:
  735. return 0;
  736. }
  737. si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num,
  738. SI5351_CLK_DRIVE_STRENGTH_MASK, mask);
  739. return 0;
  740. }
  741. static int _si5351_clkout_set_disable_state(
  742. struct si5351_driver_data *drvdata, int num,
  743. enum si5351_disable_state state)
  744. {
  745. u8 reg = (num < 4) ? SI5351_CLK3_0_DISABLE_STATE :
  746. SI5351_CLK7_4_DISABLE_STATE;
  747. u8 shift = (num < 4) ? (2 * num) : (2 * (num-4));
  748. u8 mask = SI5351_CLK_DISABLE_STATE_MASK << shift;
  749. u8 val;
  750. if (num > 8)
  751. return -EINVAL;
  752. switch (state) {
  753. case SI5351_DISABLE_LOW:
  754. val = SI5351_CLK_DISABLE_STATE_LOW;
  755. break;
  756. case SI5351_DISABLE_HIGH:
  757. val = SI5351_CLK_DISABLE_STATE_HIGH;
  758. break;
  759. case SI5351_DISABLE_FLOATING:
  760. val = SI5351_CLK_DISABLE_STATE_FLOAT;
  761. break;
  762. case SI5351_DISABLE_NEVER:
  763. val = SI5351_CLK_DISABLE_STATE_NEVER;
  764. break;
  765. default:
  766. return 0;
  767. }
  768. si5351_set_bits(drvdata, reg, mask, val << shift);
  769. return 0;
  770. }
  771. static void _si5351_clkout_reset_pll(struct si5351_driver_data *drvdata, int num)
  772. {
  773. u8 val = si5351_reg_read(drvdata, SI5351_CLK0_CTRL + num);
  774. u8 mask = val & SI5351_CLK_PLL_SELECT ? SI5351_PLL_RESET_B :
  775. SI5351_PLL_RESET_A;
  776. unsigned int v;
  777. int err;
  778. switch (val & SI5351_CLK_INPUT_MASK) {
  779. case SI5351_CLK_INPUT_XTAL:
  780. case SI5351_CLK_INPUT_CLKIN:
  781. return; /* pll not used, no need to reset */
  782. }
  783. si5351_reg_write(drvdata, SI5351_PLL_RESET, mask);
  784. err = regmap_read_poll_timeout(drvdata->regmap, SI5351_PLL_RESET, v,
  785. !(v & mask), 0, 20000);
  786. if (err < 0)
  787. dev_err(&drvdata->client->dev, "Reset bit didn't clear\n");
  788. dev_dbg(&drvdata->client->dev, "%s - %s: pll = %d\n",
  789. __func__, clk_hw_get_name(&drvdata->clkout[num].hw),
  790. (val & SI5351_CLK_PLL_SELECT) ? 1 : 0);
  791. }
  792. static int si5351_clkout_prepare(struct clk_hw *hw)
  793. {
  794. struct si5351_hw_data *hwdata =
  795. container_of(hw, struct si5351_hw_data, hw);
  796. struct si5351_platform_data *pdata =
  797. hwdata->drvdata->client->dev.platform_data;
  798. si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
  799. SI5351_CLK_POWERDOWN, 0);
  800. /*
  801. * Do a pll soft reset on the parent pll -- needed to get a
  802. * deterministic phase relationship between the output clocks.
  803. */
  804. if (pdata->clkout[hwdata->num].pll_reset)
  805. _si5351_clkout_reset_pll(hwdata->drvdata, hwdata->num);
  806. si5351_set_bits(hwdata->drvdata, SI5351_OUTPUT_ENABLE_CTRL,
  807. (1 << hwdata->num), 0);
  808. return 0;
  809. }
  810. static void si5351_clkout_unprepare(struct clk_hw *hw)
  811. {
  812. struct si5351_hw_data *hwdata =
  813. container_of(hw, struct si5351_hw_data, hw);
  814. si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
  815. SI5351_CLK_POWERDOWN, SI5351_CLK_POWERDOWN);
  816. si5351_set_bits(hwdata->drvdata, SI5351_OUTPUT_ENABLE_CTRL,
  817. (1 << hwdata->num), (1 << hwdata->num));
  818. }
  819. static u8 si5351_clkout_get_parent(struct clk_hw *hw)
  820. {
  821. struct si5351_hw_data *hwdata =
  822. container_of(hw, struct si5351_hw_data, hw);
  823. int index = 0;
  824. unsigned char val;
  825. val = si5351_reg_read(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num);
  826. switch (val & SI5351_CLK_INPUT_MASK) {
  827. case SI5351_CLK_INPUT_MULTISYNTH_N:
  828. index = 0;
  829. break;
  830. case SI5351_CLK_INPUT_MULTISYNTH_0_4:
  831. index = 1;
  832. break;
  833. case SI5351_CLK_INPUT_XTAL:
  834. index = 2;
  835. break;
  836. case SI5351_CLK_INPUT_CLKIN:
  837. index = 3;
  838. break;
  839. }
  840. return index;
  841. }
  842. static int si5351_clkout_set_parent(struct clk_hw *hw, u8 index)
  843. {
  844. struct si5351_hw_data *hwdata =
  845. container_of(hw, struct si5351_hw_data, hw);
  846. enum si5351_clkout_src parent = SI5351_CLKOUT_SRC_DEFAULT;
  847. switch (index) {
  848. case 0:
  849. parent = SI5351_CLKOUT_SRC_MSYNTH_N;
  850. break;
  851. case 1:
  852. parent = SI5351_CLKOUT_SRC_MSYNTH_0_4;
  853. break;
  854. case 2:
  855. parent = SI5351_CLKOUT_SRC_XTAL;
  856. break;
  857. case 3:
  858. parent = SI5351_CLKOUT_SRC_CLKIN;
  859. break;
  860. }
  861. return _si5351_clkout_reparent(hwdata->drvdata, hwdata->num, parent);
  862. }
  863. static unsigned long si5351_clkout_recalc_rate(struct clk_hw *hw,
  864. unsigned long parent_rate)
  865. {
  866. struct si5351_hw_data *hwdata =
  867. container_of(hw, struct si5351_hw_data, hw);
  868. unsigned char reg;
  869. unsigned char rdiv;
  870. if (hwdata->num <= 5)
  871. reg = si5351_msynth_params_address(hwdata->num) + 2;
  872. else
  873. reg = SI5351_CLK6_7_OUTPUT_DIVIDER;
  874. rdiv = si5351_reg_read(hwdata->drvdata, reg);
  875. if (hwdata->num == 6) {
  876. rdiv &= SI5351_OUTPUT_CLK6_DIV_MASK;
  877. } else {
  878. rdiv &= SI5351_OUTPUT_CLK_DIV_MASK;
  879. rdiv >>= SI5351_OUTPUT_CLK_DIV_SHIFT;
  880. }
  881. return parent_rate >> rdiv;
  882. }
  883. static long si5351_clkout_round_rate(struct clk_hw *hw, unsigned long rate,
  884. unsigned long *parent_rate)
  885. {
  886. struct si5351_hw_data *hwdata =
  887. container_of(hw, struct si5351_hw_data, hw);
  888. unsigned char rdiv;
  889. /* clkout6/7 can only handle output freqencies < 150MHz */
  890. if (hwdata->num >= 6 && rate > SI5351_CLKOUT67_MAX_FREQ)
  891. rate = SI5351_CLKOUT67_MAX_FREQ;
  892. /* clkout freqency is 8kHz - 160MHz */
  893. if (rate > SI5351_CLKOUT_MAX_FREQ)
  894. rate = SI5351_CLKOUT_MAX_FREQ;
  895. if (rate < SI5351_CLKOUT_MIN_FREQ)
  896. rate = SI5351_CLKOUT_MIN_FREQ;
  897. /* request frequency if multisync master */
  898. if (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) {
  899. /* use r divider for frequencies below 1MHz */
  900. rdiv = SI5351_OUTPUT_CLK_DIV_1;
  901. while (rate < SI5351_MULTISYNTH_MIN_FREQ &&
  902. rdiv < SI5351_OUTPUT_CLK_DIV_128) {
  903. rdiv += 1;
  904. rate *= 2;
  905. }
  906. *parent_rate = rate;
  907. } else {
  908. unsigned long new_rate, new_err, err;
  909. /* round to closed rdiv */
  910. rdiv = SI5351_OUTPUT_CLK_DIV_1;
  911. new_rate = *parent_rate;
  912. err = abs(new_rate - rate);
  913. do {
  914. new_rate >>= 1;
  915. new_err = abs(new_rate - rate);
  916. if (new_err > err || rdiv == SI5351_OUTPUT_CLK_DIV_128)
  917. break;
  918. rdiv++;
  919. err = new_err;
  920. } while (1);
  921. }
  922. rate = *parent_rate >> rdiv;
  923. dev_dbg(&hwdata->drvdata->client->dev,
  924. "%s - %s: rdiv = %u, parent_rate = %lu, rate = %lu\n",
  925. __func__, clk_hw_get_name(hw), (1 << rdiv),
  926. *parent_rate, rate);
  927. return rate;
  928. }
  929. static int si5351_clkout_set_rate(struct clk_hw *hw, unsigned long rate,
  930. unsigned long parent_rate)
  931. {
  932. struct si5351_hw_data *hwdata =
  933. container_of(hw, struct si5351_hw_data, hw);
  934. unsigned long new_rate, new_err, err;
  935. unsigned char rdiv;
  936. /* round to closed rdiv */
  937. rdiv = SI5351_OUTPUT_CLK_DIV_1;
  938. new_rate = parent_rate;
  939. err = abs(new_rate - rate);
  940. do {
  941. new_rate >>= 1;
  942. new_err = abs(new_rate - rate);
  943. if (new_err > err || rdiv == SI5351_OUTPUT_CLK_DIV_128)
  944. break;
  945. rdiv++;
  946. err = new_err;
  947. } while (1);
  948. /* write output divider */
  949. switch (hwdata->num) {
  950. case 6:
  951. si5351_set_bits(hwdata->drvdata, SI5351_CLK6_7_OUTPUT_DIVIDER,
  952. SI5351_OUTPUT_CLK6_DIV_MASK, rdiv);
  953. break;
  954. case 7:
  955. si5351_set_bits(hwdata->drvdata, SI5351_CLK6_7_OUTPUT_DIVIDER,
  956. SI5351_OUTPUT_CLK_DIV_MASK,
  957. rdiv << SI5351_OUTPUT_CLK_DIV_SHIFT);
  958. break;
  959. default:
  960. si5351_set_bits(hwdata->drvdata,
  961. si5351_msynth_params_address(hwdata->num) + 2,
  962. SI5351_OUTPUT_CLK_DIV_MASK,
  963. rdiv << SI5351_OUTPUT_CLK_DIV_SHIFT);
  964. }
  965. /* powerup clkout */
  966. si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
  967. SI5351_CLK_POWERDOWN, 0);
  968. dev_dbg(&hwdata->drvdata->client->dev,
  969. "%s - %s: rdiv = %u, parent_rate = %lu, rate = %lu\n",
  970. __func__, clk_hw_get_name(hw), (1 << rdiv),
  971. parent_rate, rate);
  972. return 0;
  973. }
  974. static const struct clk_ops si5351_clkout_ops = {
  975. .prepare = si5351_clkout_prepare,
  976. .unprepare = si5351_clkout_unprepare,
  977. .set_parent = si5351_clkout_set_parent,
  978. .get_parent = si5351_clkout_get_parent,
  979. .recalc_rate = si5351_clkout_recalc_rate,
  980. .round_rate = si5351_clkout_round_rate,
  981. .set_rate = si5351_clkout_set_rate,
  982. };
  983. /*
  984. * Si5351 i2c probe and DT
  985. */
  986. #ifdef CONFIG_OF
  987. static const struct of_device_id si5351_dt_ids[] = {
  988. { .compatible = "silabs,si5351a", .data = (void *)SI5351_VARIANT_A, },
  989. { .compatible = "silabs,si5351a-msop",
  990. .data = (void *)SI5351_VARIANT_A3, },
  991. { .compatible = "silabs,si5351b", .data = (void *)SI5351_VARIANT_B, },
  992. { .compatible = "silabs,si5351c", .data = (void *)SI5351_VARIANT_C, },
  993. { }
  994. };
  995. MODULE_DEVICE_TABLE(of, si5351_dt_ids);
  996. static int si5351_dt_parse(struct i2c_client *client,
  997. enum si5351_variant variant)
  998. {
  999. struct device_node *child, *np = client->dev.of_node;
  1000. struct si5351_platform_data *pdata;
  1001. struct property *prop;
  1002. const __be32 *p;
  1003. int num = 0;
  1004. u32 val;
  1005. if (np == NULL)
  1006. return 0;
  1007. pdata = devm_kzalloc(&client->dev, sizeof(*pdata), GFP_KERNEL);
  1008. if (!pdata)
  1009. return -ENOMEM;
  1010. /*
  1011. * property silabs,pll-source : <num src>, [<..>]
  1012. * allow to selectively set pll source
  1013. */
  1014. of_property_for_each_u32(np, "silabs,pll-source", prop, p, num) {
  1015. if (num >= 2) {
  1016. dev_err(&client->dev,
  1017. "invalid pll %d on pll-source prop\n", num);
  1018. return -EINVAL;
  1019. }
  1020. p = of_prop_next_u32(prop, p, &val);
  1021. if (!p) {
  1022. dev_err(&client->dev,
  1023. "missing pll-source for pll %d\n", num);
  1024. return -EINVAL;
  1025. }
  1026. switch (val) {
  1027. case 0:
  1028. pdata->pll_src[num] = SI5351_PLL_SRC_XTAL;
  1029. break;
  1030. case 1:
  1031. if (variant != SI5351_VARIANT_C) {
  1032. dev_err(&client->dev,
  1033. "invalid parent %d for pll %d\n",
  1034. val, num);
  1035. return -EINVAL;
  1036. }
  1037. pdata->pll_src[num] = SI5351_PLL_SRC_CLKIN;
  1038. break;
  1039. default:
  1040. dev_err(&client->dev,
  1041. "invalid parent %d for pll %d\n", val, num);
  1042. return -EINVAL;
  1043. }
  1044. }
  1045. /* per clkout properties */
  1046. for_each_child_of_node(np, child) {
  1047. if (of_property_read_u32(child, "reg", &num)) {
  1048. dev_err(&client->dev, "missing reg property of %pOFn\n",
  1049. child);
  1050. goto put_child;
  1051. }
  1052. if (num >= 8 ||
  1053. (variant == SI5351_VARIANT_A3 && num >= 3)) {
  1054. dev_err(&client->dev, "invalid clkout %d\n", num);
  1055. goto put_child;
  1056. }
  1057. if (!of_property_read_u32(child, "silabs,multisynth-source",
  1058. &val)) {
  1059. switch (val) {
  1060. case 0:
  1061. pdata->clkout[num].multisynth_src =
  1062. SI5351_MULTISYNTH_SRC_VCO0;
  1063. break;
  1064. case 1:
  1065. pdata->clkout[num].multisynth_src =
  1066. SI5351_MULTISYNTH_SRC_VCO1;
  1067. break;
  1068. default:
  1069. dev_err(&client->dev,
  1070. "invalid parent %d for multisynth %d\n",
  1071. val, num);
  1072. goto put_child;
  1073. }
  1074. }
  1075. if (!of_property_read_u32(child, "silabs,clock-source", &val)) {
  1076. switch (val) {
  1077. case 0:
  1078. pdata->clkout[num].clkout_src =
  1079. SI5351_CLKOUT_SRC_MSYNTH_N;
  1080. break;
  1081. case 1:
  1082. pdata->clkout[num].clkout_src =
  1083. SI5351_CLKOUT_SRC_MSYNTH_0_4;
  1084. break;
  1085. case 2:
  1086. pdata->clkout[num].clkout_src =
  1087. SI5351_CLKOUT_SRC_XTAL;
  1088. break;
  1089. case 3:
  1090. if (variant != SI5351_VARIANT_C) {
  1091. dev_err(&client->dev,
  1092. "invalid parent %d for clkout %d\n",
  1093. val, num);
  1094. goto put_child;
  1095. }
  1096. pdata->clkout[num].clkout_src =
  1097. SI5351_CLKOUT_SRC_CLKIN;
  1098. break;
  1099. default:
  1100. dev_err(&client->dev,
  1101. "invalid parent %d for clkout %d\n",
  1102. val, num);
  1103. goto put_child;
  1104. }
  1105. }
  1106. if (!of_property_read_u32(child, "silabs,drive-strength",
  1107. &val)) {
  1108. switch (val) {
  1109. case SI5351_DRIVE_2MA:
  1110. case SI5351_DRIVE_4MA:
  1111. case SI5351_DRIVE_6MA:
  1112. case SI5351_DRIVE_8MA:
  1113. pdata->clkout[num].drive = val;
  1114. break;
  1115. default:
  1116. dev_err(&client->dev,
  1117. "invalid drive strength %d for clkout %d\n",
  1118. val, num);
  1119. goto put_child;
  1120. }
  1121. }
  1122. if (!of_property_read_u32(child, "silabs,disable-state",
  1123. &val)) {
  1124. switch (val) {
  1125. case 0:
  1126. pdata->clkout[num].disable_state =
  1127. SI5351_DISABLE_LOW;
  1128. break;
  1129. case 1:
  1130. pdata->clkout[num].disable_state =
  1131. SI5351_DISABLE_HIGH;
  1132. break;
  1133. case 2:
  1134. pdata->clkout[num].disable_state =
  1135. SI5351_DISABLE_FLOATING;
  1136. break;
  1137. case 3:
  1138. pdata->clkout[num].disable_state =
  1139. SI5351_DISABLE_NEVER;
  1140. break;
  1141. default:
  1142. dev_err(&client->dev,
  1143. "invalid disable state %d for clkout %d\n",
  1144. val, num);
  1145. goto put_child;
  1146. }
  1147. }
  1148. if (!of_property_read_u32(child, "clock-frequency", &val))
  1149. pdata->clkout[num].rate = val;
  1150. pdata->clkout[num].pll_master =
  1151. of_property_read_bool(child, "silabs,pll-master");
  1152. pdata->clkout[num].pll_reset =
  1153. of_property_read_bool(child, "silabs,pll-reset");
  1154. }
  1155. client->dev.platform_data = pdata;
  1156. return 0;
  1157. put_child:
  1158. of_node_put(child);
  1159. return -EINVAL;
  1160. }
  1161. static struct clk_hw *
  1162. si53351_of_clk_get(struct of_phandle_args *clkspec, void *data)
  1163. {
  1164. struct si5351_driver_data *drvdata = data;
  1165. unsigned int idx = clkspec->args[0];
  1166. if (idx >= drvdata->num_clkout) {
  1167. pr_err("%s: invalid index %u\n", __func__, idx);
  1168. return ERR_PTR(-EINVAL);
  1169. }
  1170. return &drvdata->clkout[idx].hw;
  1171. }
  1172. #else
  1173. static int si5351_dt_parse(struct i2c_client *client, enum si5351_variant variant)
  1174. {
  1175. return 0;
  1176. }
  1177. static struct clk_hw *
  1178. si53351_of_clk_get(struct of_phandle_args *clkspec, void *data)
  1179. {
  1180. return NULL;
  1181. }
  1182. #endif /* CONFIG_OF */
  1183. static const struct i2c_device_id si5351_i2c_ids[] = {
  1184. { "si5351a", SI5351_VARIANT_A },
  1185. { "si5351a-msop", SI5351_VARIANT_A3 },
  1186. { "si5351b", SI5351_VARIANT_B },
  1187. { "si5351c", SI5351_VARIANT_C },
  1188. { }
  1189. };
  1190. MODULE_DEVICE_TABLE(i2c, si5351_i2c_ids);
  1191. static int si5351_i2c_probe(struct i2c_client *client)
  1192. {
  1193. const struct i2c_device_id *id = i2c_match_id(si5351_i2c_ids, client);
  1194. enum si5351_variant variant = (enum si5351_variant)id->driver_data;
  1195. struct si5351_platform_data *pdata;
  1196. struct si5351_driver_data *drvdata;
  1197. struct clk_init_data init;
  1198. const char *parent_names[4];
  1199. u8 num_parents, num_clocks;
  1200. int ret, n;
  1201. ret = si5351_dt_parse(client, variant);
  1202. if (ret)
  1203. return ret;
  1204. pdata = client->dev.platform_data;
  1205. if (!pdata)
  1206. return -EINVAL;
  1207. drvdata = devm_kzalloc(&client->dev, sizeof(*drvdata), GFP_KERNEL);
  1208. if (!drvdata)
  1209. return -ENOMEM;
  1210. i2c_set_clientdata(client, drvdata);
  1211. drvdata->client = client;
  1212. drvdata->variant = variant;
  1213. drvdata->pxtal = devm_clk_get(&client->dev, "xtal");
  1214. drvdata->pclkin = devm_clk_get(&client->dev, "clkin");
  1215. if (PTR_ERR(drvdata->pxtal) == -EPROBE_DEFER ||
  1216. PTR_ERR(drvdata->pclkin) == -EPROBE_DEFER)
  1217. return -EPROBE_DEFER;
  1218. /*
  1219. * Check for valid parent clock: VARIANT_A and VARIANT_B need XTAL,
  1220. * VARIANT_C can have CLKIN instead.
  1221. */
  1222. if (IS_ERR(drvdata->pxtal) &&
  1223. (drvdata->variant != SI5351_VARIANT_C || IS_ERR(drvdata->pclkin))) {
  1224. dev_err(&client->dev, "missing parent clock\n");
  1225. return -EINVAL;
  1226. }
  1227. drvdata->regmap = devm_regmap_init_i2c(client, &si5351_regmap_config);
  1228. if (IS_ERR(drvdata->regmap)) {
  1229. dev_err(&client->dev, "failed to allocate register map\n");
  1230. return PTR_ERR(drvdata->regmap);
  1231. }
  1232. /* Disable interrupts */
  1233. si5351_reg_write(drvdata, SI5351_INTERRUPT_MASK, 0xf0);
  1234. /* Ensure pll select is on XTAL for Si5351A/B */
  1235. if (drvdata->variant != SI5351_VARIANT_C)
  1236. si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE,
  1237. SI5351_PLLA_SOURCE | SI5351_PLLB_SOURCE, 0);
  1238. /* setup clock configuration */
  1239. for (n = 0; n < 2; n++) {
  1240. ret = _si5351_pll_reparent(drvdata, n, pdata->pll_src[n]);
  1241. if (ret) {
  1242. dev_err(&client->dev,
  1243. "failed to reparent pll %d to %d\n",
  1244. n, pdata->pll_src[n]);
  1245. return ret;
  1246. }
  1247. }
  1248. for (n = 0; n < 8; n++) {
  1249. ret = _si5351_msynth_reparent(drvdata, n,
  1250. pdata->clkout[n].multisynth_src);
  1251. if (ret) {
  1252. dev_err(&client->dev,
  1253. "failed to reparent multisynth %d to %d\n",
  1254. n, pdata->clkout[n].multisynth_src);
  1255. return ret;
  1256. }
  1257. ret = _si5351_clkout_reparent(drvdata, n,
  1258. pdata->clkout[n].clkout_src);
  1259. if (ret) {
  1260. dev_err(&client->dev,
  1261. "failed to reparent clkout %d to %d\n",
  1262. n, pdata->clkout[n].clkout_src);
  1263. return ret;
  1264. }
  1265. ret = _si5351_clkout_set_drive_strength(drvdata, n,
  1266. pdata->clkout[n].drive);
  1267. if (ret) {
  1268. dev_err(&client->dev,
  1269. "failed set drive strength of clkout%d to %d\n",
  1270. n, pdata->clkout[n].drive);
  1271. return ret;
  1272. }
  1273. ret = _si5351_clkout_set_disable_state(drvdata, n,
  1274. pdata->clkout[n].disable_state);
  1275. if (ret) {
  1276. dev_err(&client->dev,
  1277. "failed set disable state of clkout%d to %d\n",
  1278. n, pdata->clkout[n].disable_state);
  1279. return ret;
  1280. }
  1281. }
  1282. /* register xtal input clock gate */
  1283. memset(&init, 0, sizeof(init));
  1284. init.name = si5351_input_names[0];
  1285. init.ops = &si5351_xtal_ops;
  1286. init.flags = 0;
  1287. if (!IS_ERR(drvdata->pxtal)) {
  1288. drvdata->pxtal_name = __clk_get_name(drvdata->pxtal);
  1289. init.parent_names = &drvdata->pxtal_name;
  1290. init.num_parents = 1;
  1291. }
  1292. drvdata->xtal.init = &init;
  1293. ret = devm_clk_hw_register(&client->dev, &drvdata->xtal);
  1294. if (ret) {
  1295. dev_err(&client->dev, "unable to register %s\n", init.name);
  1296. return ret;
  1297. }
  1298. /* register clkin input clock gate */
  1299. if (drvdata->variant == SI5351_VARIANT_C) {
  1300. memset(&init, 0, sizeof(init));
  1301. init.name = si5351_input_names[1];
  1302. init.ops = &si5351_clkin_ops;
  1303. if (!IS_ERR(drvdata->pclkin)) {
  1304. drvdata->pclkin_name = __clk_get_name(drvdata->pclkin);
  1305. init.parent_names = &drvdata->pclkin_name;
  1306. init.num_parents = 1;
  1307. }
  1308. drvdata->clkin.init = &init;
  1309. ret = devm_clk_hw_register(&client->dev, &drvdata->clkin);
  1310. if (ret) {
  1311. dev_err(&client->dev, "unable to register %s\n",
  1312. init.name);
  1313. return ret;
  1314. }
  1315. }
  1316. /* Si5351C allows to mux either xtal or clkin to PLL input */
  1317. num_parents = (drvdata->variant == SI5351_VARIANT_C) ? 2 : 1;
  1318. parent_names[0] = si5351_input_names[0];
  1319. parent_names[1] = si5351_input_names[1];
  1320. /* register PLLA */
  1321. drvdata->pll[0].num = 0;
  1322. drvdata->pll[0].drvdata = drvdata;
  1323. drvdata->pll[0].hw.init = &init;
  1324. memset(&init, 0, sizeof(init));
  1325. init.name = si5351_pll_names[0];
  1326. init.ops = &si5351_pll_ops;
  1327. init.flags = 0;
  1328. init.parent_names = parent_names;
  1329. init.num_parents = num_parents;
  1330. ret = devm_clk_hw_register(&client->dev, &drvdata->pll[0].hw);
  1331. if (ret) {
  1332. dev_err(&client->dev, "unable to register %s\n", init.name);
  1333. return ret;
  1334. }
  1335. /* register PLLB or VXCO (Si5351B) */
  1336. drvdata->pll[1].num = 1;
  1337. drvdata->pll[1].drvdata = drvdata;
  1338. drvdata->pll[1].hw.init = &init;
  1339. memset(&init, 0, sizeof(init));
  1340. if (drvdata->variant == SI5351_VARIANT_B) {
  1341. init.name = si5351_pll_names[2];
  1342. init.ops = &si5351_vxco_ops;
  1343. init.flags = 0;
  1344. init.parent_names = NULL;
  1345. init.num_parents = 0;
  1346. } else {
  1347. init.name = si5351_pll_names[1];
  1348. init.ops = &si5351_pll_ops;
  1349. init.flags = 0;
  1350. init.parent_names = parent_names;
  1351. init.num_parents = num_parents;
  1352. }
  1353. ret = devm_clk_hw_register(&client->dev, &drvdata->pll[1].hw);
  1354. if (ret) {
  1355. dev_err(&client->dev, "unable to register %s\n", init.name);
  1356. return ret;
  1357. }
  1358. /* register clk multisync and clk out divider */
  1359. num_clocks = (drvdata->variant == SI5351_VARIANT_A3) ? 3 : 8;
  1360. parent_names[0] = si5351_pll_names[0];
  1361. if (drvdata->variant == SI5351_VARIANT_B)
  1362. parent_names[1] = si5351_pll_names[2];
  1363. else
  1364. parent_names[1] = si5351_pll_names[1];
  1365. drvdata->msynth = devm_kcalloc(&client->dev, num_clocks,
  1366. sizeof(*drvdata->msynth), GFP_KERNEL);
  1367. drvdata->clkout = devm_kcalloc(&client->dev, num_clocks,
  1368. sizeof(*drvdata->clkout), GFP_KERNEL);
  1369. drvdata->num_clkout = num_clocks;
  1370. if (WARN_ON(!drvdata->msynth || !drvdata->clkout)) {
  1371. ret = -ENOMEM;
  1372. return ret;
  1373. }
  1374. for (n = 0; n < num_clocks; n++) {
  1375. drvdata->msynth[n].num = n;
  1376. drvdata->msynth[n].drvdata = drvdata;
  1377. drvdata->msynth[n].hw.init = &init;
  1378. memset(&init, 0, sizeof(init));
  1379. init.name = si5351_msynth_names[n];
  1380. init.ops = &si5351_msynth_ops;
  1381. init.flags = 0;
  1382. if (pdata->clkout[n].pll_master)
  1383. init.flags |= CLK_SET_RATE_PARENT;
  1384. init.parent_names = parent_names;
  1385. init.num_parents = 2;
  1386. ret = devm_clk_hw_register(&client->dev,
  1387. &drvdata->msynth[n].hw);
  1388. if (ret) {
  1389. dev_err(&client->dev, "unable to register %s\n",
  1390. init.name);
  1391. return ret;
  1392. }
  1393. }
  1394. num_parents = (drvdata->variant == SI5351_VARIANT_C) ? 4 : 3;
  1395. parent_names[2] = si5351_input_names[0];
  1396. parent_names[3] = si5351_input_names[1];
  1397. for (n = 0; n < num_clocks; n++) {
  1398. parent_names[0] = si5351_msynth_names[n];
  1399. parent_names[1] = (n < 4) ? si5351_msynth_names[0] :
  1400. si5351_msynth_names[4];
  1401. drvdata->clkout[n].num = n;
  1402. drvdata->clkout[n].drvdata = drvdata;
  1403. drvdata->clkout[n].hw.init = &init;
  1404. memset(&init, 0, sizeof(init));
  1405. init.name = si5351_clkout_names[n];
  1406. init.ops = &si5351_clkout_ops;
  1407. init.flags = 0;
  1408. if (pdata->clkout[n].clkout_src == SI5351_CLKOUT_SRC_MSYNTH_N)
  1409. init.flags |= CLK_SET_RATE_PARENT;
  1410. init.parent_names = parent_names;
  1411. init.num_parents = num_parents;
  1412. ret = devm_clk_hw_register(&client->dev,
  1413. &drvdata->clkout[n].hw);
  1414. if (ret) {
  1415. dev_err(&client->dev, "unable to register %s\n",
  1416. init.name);
  1417. return ret;
  1418. }
  1419. /* set initial clkout rate */
  1420. if (pdata->clkout[n].rate != 0) {
  1421. int ret;
  1422. ret = clk_set_rate(drvdata->clkout[n].hw.clk,
  1423. pdata->clkout[n].rate);
  1424. if (ret != 0) {
  1425. dev_err(&client->dev, "Cannot set rate : %d\n",
  1426. ret);
  1427. }
  1428. }
  1429. }
  1430. ret = of_clk_add_hw_provider(client->dev.of_node, si53351_of_clk_get,
  1431. drvdata);
  1432. if (ret) {
  1433. dev_err(&client->dev, "unable to add clk provider\n");
  1434. return ret;
  1435. }
  1436. return 0;
  1437. }
  1438. static void si5351_i2c_remove(struct i2c_client *client)
  1439. {
  1440. of_clk_del_provider(client->dev.of_node);
  1441. }
  1442. static struct i2c_driver si5351_driver = {
  1443. .driver = {
  1444. .name = "si5351",
  1445. .of_match_table = of_match_ptr(si5351_dt_ids),
  1446. },
  1447. .probe_new = si5351_i2c_probe,
  1448. .remove = si5351_i2c_remove,
  1449. .id_table = si5351_i2c_ids,
  1450. };
  1451. module_i2c_driver(si5351_driver);
  1452. MODULE_AUTHOR("Sebastian Hesselbarth <[email protected]");
  1453. MODULE_DESCRIPTION("Silicon Labs Si5351A/B/C clock generator driver");
  1454. MODULE_LICENSE("GPL");