clk-divider.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2011 Sascha Hauer, Pengutronix <[email protected]>
  4. * Copyright (C) 2011 Richard Zhao, Linaro <[email protected]>
  5. * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <[email protected]>
  6. *
  7. * Adjustable divider clock implementation
  8. */
  9. #include <linux/clk-provider.h>
  10. #include <linux/device.h>
  11. #include <linux/module.h>
  12. #include <linux/slab.h>
  13. #include <linux/io.h>
  14. #include <linux/err.h>
  15. #include <linux/string.h>
  16. #include <linux/log2.h>
  17. /*
  18. * DOC: basic adjustable divider clock that cannot gate
  19. *
  20. * Traits of this clock:
  21. * prepare - clk_prepare only ensures that parents are prepared
  22. * enable - clk_enable only ensures that parents are enabled
  23. * rate - rate is adjustable. clk->rate = ceiling(parent->rate / divisor)
  24. * parent - fixed parent. No clk_set_parent support
  25. */
  26. static inline u32 clk_div_readl(struct clk_divider *divider)
  27. {
  28. if (divider->flags & CLK_DIVIDER_BIG_ENDIAN)
  29. return ioread32be(divider->reg);
  30. return readl(divider->reg);
  31. }
  32. static inline void clk_div_writel(struct clk_divider *divider, u32 val)
  33. {
  34. if (divider->flags & CLK_DIVIDER_BIG_ENDIAN)
  35. iowrite32be(val, divider->reg);
  36. else
  37. writel(val, divider->reg);
  38. }
  39. static unsigned int _get_table_maxdiv(const struct clk_div_table *table,
  40. u8 width)
  41. {
  42. unsigned int maxdiv = 0, mask = clk_div_mask(width);
  43. const struct clk_div_table *clkt;
  44. for (clkt = table; clkt->div; clkt++)
  45. if (clkt->div > maxdiv && clkt->val <= mask)
  46. maxdiv = clkt->div;
  47. return maxdiv;
  48. }
  49. static unsigned int _get_table_mindiv(const struct clk_div_table *table)
  50. {
  51. unsigned int mindiv = UINT_MAX;
  52. const struct clk_div_table *clkt;
  53. for (clkt = table; clkt->div; clkt++)
  54. if (clkt->div < mindiv)
  55. mindiv = clkt->div;
  56. return mindiv;
  57. }
  58. static unsigned int _get_maxdiv(const struct clk_div_table *table, u8 width,
  59. unsigned long flags)
  60. {
  61. if (flags & CLK_DIVIDER_ONE_BASED)
  62. return clk_div_mask(width);
  63. if (flags & CLK_DIVIDER_POWER_OF_TWO)
  64. return 1 << clk_div_mask(width);
  65. if (table)
  66. return _get_table_maxdiv(table, width);
  67. return clk_div_mask(width) + 1;
  68. }
  69. static unsigned int _get_table_div(const struct clk_div_table *table,
  70. unsigned int val)
  71. {
  72. const struct clk_div_table *clkt;
  73. for (clkt = table; clkt->div; clkt++)
  74. if (clkt->val == val)
  75. return clkt->div;
  76. return 0;
  77. }
  78. static unsigned int _get_div(const struct clk_div_table *table,
  79. unsigned int val, unsigned long flags, u8 width)
  80. {
  81. if (flags & CLK_DIVIDER_ONE_BASED)
  82. return val;
  83. if (flags & CLK_DIVIDER_POWER_OF_TWO)
  84. return 1 << val;
  85. if (flags & CLK_DIVIDER_MAX_AT_ZERO)
  86. return val ? val : clk_div_mask(width) + 1;
  87. if (table)
  88. return _get_table_div(table, val);
  89. return val + 1;
  90. }
  91. static unsigned int _get_table_val(const struct clk_div_table *table,
  92. unsigned int div)
  93. {
  94. const struct clk_div_table *clkt;
  95. for (clkt = table; clkt->div; clkt++)
  96. if (clkt->div == div)
  97. return clkt->val;
  98. return 0;
  99. }
  100. static unsigned int _get_val(const struct clk_div_table *table,
  101. unsigned int div, unsigned long flags, u8 width)
  102. {
  103. if (flags & CLK_DIVIDER_ONE_BASED)
  104. return div;
  105. if (flags & CLK_DIVIDER_POWER_OF_TWO)
  106. return __ffs(div);
  107. if (flags & CLK_DIVIDER_MAX_AT_ZERO)
  108. return (div == clk_div_mask(width) + 1) ? 0 : div;
  109. if (table)
  110. return _get_table_val(table, div);
  111. return div - 1;
  112. }
  113. unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
  114. unsigned int val,
  115. const struct clk_div_table *table,
  116. unsigned long flags, unsigned long width)
  117. {
  118. unsigned int div;
  119. div = _get_div(table, val, flags, width);
  120. if (!div) {
  121. WARN(!(flags & CLK_DIVIDER_ALLOW_ZERO),
  122. "%s: Zero divisor and CLK_DIVIDER_ALLOW_ZERO not set\n",
  123. clk_hw_get_name(hw));
  124. return parent_rate;
  125. }
  126. return DIV_ROUND_UP_ULL((u64)parent_rate, div);
  127. }
  128. EXPORT_SYMBOL_GPL(divider_recalc_rate);
  129. static unsigned long clk_divider_recalc_rate(struct clk_hw *hw,
  130. unsigned long parent_rate)
  131. {
  132. struct clk_divider *divider = to_clk_divider(hw);
  133. unsigned int val;
  134. val = clk_div_readl(divider) >> divider->shift;
  135. val &= clk_div_mask(divider->width);
  136. return divider_recalc_rate(hw, parent_rate, val, divider->table,
  137. divider->flags, divider->width);
  138. }
  139. static bool _is_valid_table_div(const struct clk_div_table *table,
  140. unsigned int div)
  141. {
  142. const struct clk_div_table *clkt;
  143. for (clkt = table; clkt->div; clkt++)
  144. if (clkt->div == div)
  145. return true;
  146. return false;
  147. }
  148. static bool _is_valid_div(const struct clk_div_table *table, unsigned int div,
  149. unsigned long flags)
  150. {
  151. if (flags & CLK_DIVIDER_POWER_OF_TWO)
  152. return is_power_of_2(div);
  153. if (table)
  154. return _is_valid_table_div(table, div);
  155. return true;
  156. }
  157. static int _round_up_table(const struct clk_div_table *table, int div)
  158. {
  159. const struct clk_div_table *clkt;
  160. int up = INT_MAX;
  161. for (clkt = table; clkt->div; clkt++) {
  162. if (clkt->div == div)
  163. return clkt->div;
  164. else if (clkt->div < div)
  165. continue;
  166. if ((clkt->div - div) < (up - div))
  167. up = clkt->div;
  168. }
  169. return up;
  170. }
  171. static int _round_down_table(const struct clk_div_table *table, int div)
  172. {
  173. const struct clk_div_table *clkt;
  174. int down = _get_table_mindiv(table);
  175. for (clkt = table; clkt->div; clkt++) {
  176. if (clkt->div == div)
  177. return clkt->div;
  178. else if (clkt->div > div)
  179. continue;
  180. if ((div - clkt->div) < (div - down))
  181. down = clkt->div;
  182. }
  183. return down;
  184. }
  185. static int _div_round_up(const struct clk_div_table *table,
  186. unsigned long parent_rate, unsigned long rate,
  187. unsigned long flags)
  188. {
  189. int div = DIV_ROUND_UP_ULL((u64)parent_rate, rate);
  190. if (flags & CLK_DIVIDER_POWER_OF_TWO)
  191. div = __roundup_pow_of_two(div);
  192. if (table)
  193. div = _round_up_table(table, div);
  194. return div;
  195. }
  196. static int _div_round_closest(const struct clk_div_table *table,
  197. unsigned long parent_rate, unsigned long rate,
  198. unsigned long flags)
  199. {
  200. int up, down;
  201. unsigned long up_rate, down_rate;
  202. up = DIV_ROUND_UP_ULL((u64)parent_rate, rate);
  203. down = parent_rate / rate;
  204. if (flags & CLK_DIVIDER_POWER_OF_TWO) {
  205. up = __roundup_pow_of_two(up);
  206. down = __rounddown_pow_of_two(down);
  207. } else if (table) {
  208. up = _round_up_table(table, up);
  209. down = _round_down_table(table, down);
  210. }
  211. up_rate = DIV_ROUND_UP_ULL((u64)parent_rate, up);
  212. down_rate = DIV_ROUND_UP_ULL((u64)parent_rate, down);
  213. return (rate - up_rate) <= (down_rate - rate) ? up : down;
  214. }
  215. static int _div_round(const struct clk_div_table *table,
  216. unsigned long parent_rate, unsigned long rate,
  217. unsigned long flags)
  218. {
  219. if (flags & CLK_DIVIDER_ROUND_CLOSEST)
  220. return _div_round_closest(table, parent_rate, rate, flags);
  221. return _div_round_up(table, parent_rate, rate, flags);
  222. }
  223. static bool _is_best_div(unsigned long rate, unsigned long now,
  224. unsigned long best, unsigned long flags)
  225. {
  226. if (flags & CLK_DIVIDER_ROUND_CLOSEST)
  227. return abs(rate - now) < abs(rate - best);
  228. return now <= rate && now > best;
  229. }
  230. static int _next_div(const struct clk_div_table *table, int div,
  231. unsigned long flags)
  232. {
  233. div++;
  234. if (flags & CLK_DIVIDER_POWER_OF_TWO)
  235. return __roundup_pow_of_two(div);
  236. if (table)
  237. return _round_up_table(table, div);
  238. return div;
  239. }
  240. static int clk_divider_bestdiv(struct clk_hw *hw, struct clk_hw *parent,
  241. unsigned long rate,
  242. unsigned long *best_parent_rate,
  243. const struct clk_div_table *table, u8 width,
  244. unsigned long flags)
  245. {
  246. int i, bestdiv = 0;
  247. unsigned long parent_rate, best = 0, now, maxdiv;
  248. unsigned long parent_rate_saved = *best_parent_rate;
  249. if (!rate)
  250. rate = 1;
  251. maxdiv = _get_maxdiv(table, width, flags);
  252. if (!(clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT)) {
  253. parent_rate = *best_parent_rate;
  254. bestdiv = _div_round(table, parent_rate, rate, flags);
  255. bestdiv = bestdiv == 0 ? 1 : bestdiv;
  256. bestdiv = bestdiv > maxdiv ? maxdiv : bestdiv;
  257. return bestdiv;
  258. }
  259. /*
  260. * The maximum divider we can use without overflowing
  261. * unsigned long in rate * i below
  262. */
  263. maxdiv = min(ULONG_MAX / rate, maxdiv);
  264. for (i = _next_div(table, 0, flags); i <= maxdiv;
  265. i = _next_div(table, i, flags)) {
  266. if (rate * i == parent_rate_saved) {
  267. /*
  268. * It's the most ideal case if the requested rate can be
  269. * divided from parent clock without needing to change
  270. * parent rate, so return the divider immediately.
  271. */
  272. *best_parent_rate = parent_rate_saved;
  273. return i;
  274. }
  275. parent_rate = clk_hw_round_rate(parent, rate * i);
  276. now = DIV_ROUND_UP_ULL((u64)parent_rate, i);
  277. if (_is_best_div(rate, now, best, flags)) {
  278. bestdiv = i;
  279. best = now;
  280. *best_parent_rate = parent_rate;
  281. }
  282. }
  283. if (!bestdiv) {
  284. bestdiv = _get_maxdiv(table, width, flags);
  285. *best_parent_rate = clk_hw_round_rate(parent, 1);
  286. }
  287. return bestdiv;
  288. }
  289. int divider_determine_rate(struct clk_hw *hw, struct clk_rate_request *req,
  290. const struct clk_div_table *table, u8 width,
  291. unsigned long flags)
  292. {
  293. int div;
  294. div = clk_divider_bestdiv(hw, req->best_parent_hw, req->rate,
  295. &req->best_parent_rate, table, width, flags);
  296. req->rate = DIV_ROUND_UP_ULL((u64)req->best_parent_rate, div);
  297. return 0;
  298. }
  299. EXPORT_SYMBOL_GPL(divider_determine_rate);
  300. int divider_ro_determine_rate(struct clk_hw *hw, struct clk_rate_request *req,
  301. const struct clk_div_table *table, u8 width,
  302. unsigned long flags, unsigned int val)
  303. {
  304. int div;
  305. div = _get_div(table, val, flags, width);
  306. /* Even a read-only clock can propagate a rate change */
  307. if (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) {
  308. if (!req->best_parent_hw)
  309. return -EINVAL;
  310. req->best_parent_rate = clk_hw_round_rate(req->best_parent_hw,
  311. req->rate * div);
  312. }
  313. req->rate = DIV_ROUND_UP_ULL((u64)req->best_parent_rate, div);
  314. return 0;
  315. }
  316. EXPORT_SYMBOL_GPL(divider_ro_determine_rate);
  317. long divider_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent,
  318. unsigned long rate, unsigned long *prate,
  319. const struct clk_div_table *table,
  320. u8 width, unsigned long flags)
  321. {
  322. struct clk_rate_request req;
  323. int ret;
  324. clk_hw_init_rate_request(hw, &req, rate);
  325. req.best_parent_rate = *prate;
  326. req.best_parent_hw = parent;
  327. ret = divider_determine_rate(hw, &req, table, width, flags);
  328. if (ret)
  329. return ret;
  330. *prate = req.best_parent_rate;
  331. return req.rate;
  332. }
  333. EXPORT_SYMBOL_GPL(divider_round_rate_parent);
  334. long divider_ro_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent,
  335. unsigned long rate, unsigned long *prate,
  336. const struct clk_div_table *table, u8 width,
  337. unsigned long flags, unsigned int val)
  338. {
  339. struct clk_rate_request req;
  340. int ret;
  341. clk_hw_init_rate_request(hw, &req, rate);
  342. req.best_parent_rate = *prate;
  343. req.best_parent_hw = parent;
  344. ret = divider_ro_determine_rate(hw, &req, table, width, flags, val);
  345. if (ret)
  346. return ret;
  347. *prate = req.best_parent_rate;
  348. return req.rate;
  349. }
  350. EXPORT_SYMBOL_GPL(divider_ro_round_rate_parent);
  351. static long clk_divider_round_rate(struct clk_hw *hw, unsigned long rate,
  352. unsigned long *prate)
  353. {
  354. struct clk_divider *divider = to_clk_divider(hw);
  355. /* if read only, just return current value */
  356. if (divider->flags & CLK_DIVIDER_READ_ONLY) {
  357. u32 val;
  358. val = clk_div_readl(divider) >> divider->shift;
  359. val &= clk_div_mask(divider->width);
  360. return divider_ro_round_rate(hw, rate, prate, divider->table,
  361. divider->width, divider->flags,
  362. val);
  363. }
  364. return divider_round_rate(hw, rate, prate, divider->table,
  365. divider->width, divider->flags);
  366. }
  367. static int clk_divider_determine_rate(struct clk_hw *hw,
  368. struct clk_rate_request *req)
  369. {
  370. struct clk_divider *divider = to_clk_divider(hw);
  371. /* if read only, just return current value */
  372. if (divider->flags & CLK_DIVIDER_READ_ONLY) {
  373. u32 val;
  374. val = clk_div_readl(divider) >> divider->shift;
  375. val &= clk_div_mask(divider->width);
  376. return divider_ro_determine_rate(hw, req, divider->table,
  377. divider->width,
  378. divider->flags, val);
  379. }
  380. return divider_determine_rate(hw, req, divider->table, divider->width,
  381. divider->flags);
  382. }
  383. int divider_get_val(unsigned long rate, unsigned long parent_rate,
  384. const struct clk_div_table *table, u8 width,
  385. unsigned long flags)
  386. {
  387. unsigned int div, value;
  388. div = DIV_ROUND_UP_ULL((u64)parent_rate, rate);
  389. if (!_is_valid_div(table, div, flags))
  390. return -EINVAL;
  391. value = _get_val(table, div, flags, width);
  392. return min_t(unsigned int, value, clk_div_mask(width));
  393. }
  394. EXPORT_SYMBOL_GPL(divider_get_val);
  395. static int clk_divider_set_rate(struct clk_hw *hw, unsigned long rate,
  396. unsigned long parent_rate)
  397. {
  398. struct clk_divider *divider = to_clk_divider(hw);
  399. int value;
  400. unsigned long flags = 0;
  401. u32 val;
  402. value = divider_get_val(rate, parent_rate, divider->table,
  403. divider->width, divider->flags);
  404. if (value < 0)
  405. return value;
  406. if (divider->lock)
  407. spin_lock_irqsave(divider->lock, flags);
  408. else
  409. __acquire(divider->lock);
  410. if (divider->flags & CLK_DIVIDER_HIWORD_MASK) {
  411. val = clk_div_mask(divider->width) << (divider->shift + 16);
  412. } else {
  413. val = clk_div_readl(divider);
  414. val &= ~(clk_div_mask(divider->width) << divider->shift);
  415. }
  416. val |= (u32)value << divider->shift;
  417. clk_div_writel(divider, val);
  418. if (divider->lock)
  419. spin_unlock_irqrestore(divider->lock, flags);
  420. else
  421. __release(divider->lock);
  422. return 0;
  423. }
  424. const struct clk_ops clk_divider_ops = {
  425. .recalc_rate = clk_divider_recalc_rate,
  426. .round_rate = clk_divider_round_rate,
  427. .determine_rate = clk_divider_determine_rate,
  428. .set_rate = clk_divider_set_rate,
  429. };
  430. EXPORT_SYMBOL_GPL(clk_divider_ops);
  431. const struct clk_ops clk_divider_ro_ops = {
  432. .recalc_rate = clk_divider_recalc_rate,
  433. .round_rate = clk_divider_round_rate,
  434. .determine_rate = clk_divider_determine_rate,
  435. };
  436. EXPORT_SYMBOL_GPL(clk_divider_ro_ops);
  437. struct clk_hw *__clk_hw_register_divider(struct device *dev,
  438. struct device_node *np, const char *name,
  439. const char *parent_name, const struct clk_hw *parent_hw,
  440. const struct clk_parent_data *parent_data, unsigned long flags,
  441. void __iomem *reg, u8 shift, u8 width, u8 clk_divider_flags,
  442. const struct clk_div_table *table, spinlock_t *lock)
  443. {
  444. struct clk_divider *div;
  445. struct clk_hw *hw;
  446. struct clk_init_data init = {};
  447. int ret;
  448. if (clk_divider_flags & CLK_DIVIDER_HIWORD_MASK) {
  449. if (width + shift > 16) {
  450. pr_warn("divider value exceeds LOWORD field\n");
  451. return ERR_PTR(-EINVAL);
  452. }
  453. }
  454. /* allocate the divider */
  455. div = kzalloc(sizeof(*div), GFP_KERNEL);
  456. if (!div)
  457. return ERR_PTR(-ENOMEM);
  458. init.name = name;
  459. if (clk_divider_flags & CLK_DIVIDER_READ_ONLY)
  460. init.ops = &clk_divider_ro_ops;
  461. else
  462. init.ops = &clk_divider_ops;
  463. init.flags = flags;
  464. init.parent_names = parent_name ? &parent_name : NULL;
  465. init.parent_hws = parent_hw ? &parent_hw : NULL;
  466. init.parent_data = parent_data;
  467. if (parent_name || parent_hw || parent_data)
  468. init.num_parents = 1;
  469. else
  470. init.num_parents = 0;
  471. /* struct clk_divider assignments */
  472. div->reg = reg;
  473. div->shift = shift;
  474. div->width = width;
  475. div->flags = clk_divider_flags;
  476. div->lock = lock;
  477. div->hw.init = &init;
  478. div->table = table;
  479. /* register the clock */
  480. hw = &div->hw;
  481. ret = clk_hw_register(dev, hw);
  482. if (ret) {
  483. kfree(div);
  484. hw = ERR_PTR(ret);
  485. }
  486. return hw;
  487. }
  488. EXPORT_SYMBOL_GPL(__clk_hw_register_divider);
  489. /**
  490. * clk_register_divider_table - register a table based divider clock with
  491. * the clock framework
  492. * @dev: device registering this clock
  493. * @name: name of this clock
  494. * @parent_name: name of clock's parent
  495. * @flags: framework-specific flags
  496. * @reg: register address to adjust divider
  497. * @shift: number of bits to shift the bitfield
  498. * @width: width of the bitfield
  499. * @clk_divider_flags: divider-specific flags for this clock
  500. * @table: array of divider/value pairs ending with a div set to 0
  501. * @lock: shared register lock for this clock
  502. */
  503. struct clk *clk_register_divider_table(struct device *dev, const char *name,
  504. const char *parent_name, unsigned long flags,
  505. void __iomem *reg, u8 shift, u8 width,
  506. u8 clk_divider_flags, const struct clk_div_table *table,
  507. spinlock_t *lock)
  508. {
  509. struct clk_hw *hw;
  510. hw = __clk_hw_register_divider(dev, NULL, name, parent_name, NULL,
  511. NULL, flags, reg, shift, width, clk_divider_flags,
  512. table, lock);
  513. if (IS_ERR(hw))
  514. return ERR_CAST(hw);
  515. return hw->clk;
  516. }
  517. EXPORT_SYMBOL_GPL(clk_register_divider_table);
  518. void clk_unregister_divider(struct clk *clk)
  519. {
  520. struct clk_divider *div;
  521. struct clk_hw *hw;
  522. hw = __clk_get_hw(clk);
  523. if (!hw)
  524. return;
  525. div = to_clk_divider(hw);
  526. clk_unregister(clk);
  527. kfree(div);
  528. }
  529. EXPORT_SYMBOL_GPL(clk_unregister_divider);
  530. /**
  531. * clk_hw_unregister_divider - unregister a clk divider
  532. * @hw: hardware-specific clock data to unregister
  533. */
  534. void clk_hw_unregister_divider(struct clk_hw *hw)
  535. {
  536. struct clk_divider *div;
  537. div = to_clk_divider(hw);
  538. clk_hw_unregister(hw);
  539. kfree(div);
  540. }
  541. EXPORT_SYMBOL_GPL(clk_hw_unregister_divider);
  542. static void devm_clk_hw_release_divider(struct device *dev, void *res)
  543. {
  544. clk_hw_unregister_divider(*(struct clk_hw **)res);
  545. }
  546. struct clk_hw *__devm_clk_hw_register_divider(struct device *dev,
  547. struct device_node *np, const char *name,
  548. const char *parent_name, const struct clk_hw *parent_hw,
  549. const struct clk_parent_data *parent_data, unsigned long flags,
  550. void __iomem *reg, u8 shift, u8 width, u8 clk_divider_flags,
  551. const struct clk_div_table *table, spinlock_t *lock)
  552. {
  553. struct clk_hw **ptr, *hw;
  554. ptr = devres_alloc(devm_clk_hw_release_divider, sizeof(*ptr), GFP_KERNEL);
  555. if (!ptr)
  556. return ERR_PTR(-ENOMEM);
  557. hw = __clk_hw_register_divider(dev, np, name, parent_name, parent_hw,
  558. parent_data, flags, reg, shift, width,
  559. clk_divider_flags, table, lock);
  560. if (!IS_ERR(hw)) {
  561. *ptr = hw;
  562. devres_add(dev, ptr);
  563. } else {
  564. devres_free(ptr);
  565. }
  566. return hw;
  567. }
  568. EXPORT_SYMBOL_GPL(__devm_clk_hw_register_divider);