clk-bd718x7.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. // SPDX-License-Identifier: GPL-2.0
  2. // Copyright (C) 2018 ROHM Semiconductors
  3. #include <linux/kernel.h>
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/err.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/slab.h>
  9. #include <linux/mfd/rohm-generic.h>
  10. #include <linux/clk-provider.h>
  11. #include <linux/clkdev.h>
  12. #include <linux/regmap.h>
  13. /* clk control registers */
  14. /* BD71815 */
  15. #define BD71815_REG_OUT32K 0x1d
  16. /* BD71828 */
  17. #define BD71828_REG_OUT32K 0x4B
  18. /* BD71837 and BD71847 */
  19. #define BD718XX_REG_OUT32K 0x2E
  20. /*
  21. * BD71837, BD71847, and BD71828 all use bit [0] to clk output control
  22. */
  23. #define CLK_OUT_EN_MASK BIT(0)
  24. struct bd718xx_clk {
  25. struct clk_hw hw;
  26. u8 reg;
  27. u8 mask;
  28. struct platform_device *pdev;
  29. struct regmap *regmap;
  30. };
  31. static int bd71837_clk_set(struct bd718xx_clk *c, unsigned int status)
  32. {
  33. return regmap_update_bits(c->regmap, c->reg, c->mask, status);
  34. }
  35. static void bd71837_clk_disable(struct clk_hw *hw)
  36. {
  37. int rv;
  38. struct bd718xx_clk *c = container_of(hw, struct bd718xx_clk, hw);
  39. rv = bd71837_clk_set(c, 0);
  40. if (rv)
  41. dev_dbg(&c->pdev->dev, "Failed to disable 32K clk (%d)\n", rv);
  42. }
  43. static int bd71837_clk_enable(struct clk_hw *hw)
  44. {
  45. struct bd718xx_clk *c = container_of(hw, struct bd718xx_clk, hw);
  46. return bd71837_clk_set(c, 0xffffffff);
  47. }
  48. static int bd71837_clk_is_enabled(struct clk_hw *hw)
  49. {
  50. int enabled;
  51. int rval;
  52. struct bd718xx_clk *c = container_of(hw, struct bd718xx_clk, hw);
  53. rval = regmap_read(c->regmap, c->reg, &enabled);
  54. if (rval)
  55. return rval;
  56. return enabled & c->mask;
  57. }
  58. static const struct clk_ops bd71837_clk_ops = {
  59. .prepare = &bd71837_clk_enable,
  60. .unprepare = &bd71837_clk_disable,
  61. .is_prepared = &bd71837_clk_is_enabled,
  62. };
  63. static int bd71837_clk_probe(struct platform_device *pdev)
  64. {
  65. struct bd718xx_clk *c;
  66. int rval = -ENOMEM;
  67. const char *parent_clk;
  68. struct device *parent = pdev->dev.parent;
  69. struct clk_init_data init = {
  70. .name = "bd718xx-32k-out",
  71. .ops = &bd71837_clk_ops,
  72. };
  73. enum rohm_chip_type chip = platform_get_device_id(pdev)->driver_data;
  74. c = devm_kzalloc(&pdev->dev, sizeof(*c), GFP_KERNEL);
  75. if (!c)
  76. return -ENOMEM;
  77. c->regmap = dev_get_regmap(pdev->dev.parent, NULL);
  78. if (!c->regmap)
  79. return -ENODEV;
  80. init.num_parents = 1;
  81. parent_clk = of_clk_get_parent_name(parent->of_node, 0);
  82. init.parent_names = &parent_clk;
  83. if (!parent_clk) {
  84. dev_err(&pdev->dev, "No parent clk found\n");
  85. return -EINVAL;
  86. }
  87. switch (chip) {
  88. case ROHM_CHIP_TYPE_BD71837:
  89. case ROHM_CHIP_TYPE_BD71847:
  90. c->reg = BD718XX_REG_OUT32K;
  91. c->mask = CLK_OUT_EN_MASK;
  92. break;
  93. case ROHM_CHIP_TYPE_BD71828:
  94. c->reg = BD71828_REG_OUT32K;
  95. c->mask = CLK_OUT_EN_MASK;
  96. break;
  97. case ROHM_CHIP_TYPE_BD71815:
  98. c->reg = BD71815_REG_OUT32K;
  99. c->mask = CLK_OUT_EN_MASK;
  100. break;
  101. default:
  102. dev_err(&pdev->dev, "Unknown clk chip\n");
  103. return -EINVAL;
  104. }
  105. c->pdev = pdev;
  106. c->hw.init = &init;
  107. of_property_read_string_index(parent->of_node,
  108. "clock-output-names", 0, &init.name);
  109. rval = devm_clk_hw_register(&pdev->dev, &c->hw);
  110. if (rval) {
  111. dev_err(&pdev->dev, "failed to register 32K clk");
  112. return rval;
  113. }
  114. rval = devm_of_clk_add_hw_provider(&pdev->dev, of_clk_hw_simple_get,
  115. &c->hw);
  116. if (rval)
  117. dev_err(&pdev->dev, "adding clk provider failed\n");
  118. return rval;
  119. }
  120. static const struct platform_device_id bd718x7_clk_id[] = {
  121. { "bd71837-clk", ROHM_CHIP_TYPE_BD71837 },
  122. { "bd71847-clk", ROHM_CHIP_TYPE_BD71847 },
  123. { "bd71828-clk", ROHM_CHIP_TYPE_BD71828 },
  124. { "bd71815-clk", ROHM_CHIP_TYPE_BD71815 },
  125. { },
  126. };
  127. MODULE_DEVICE_TABLE(platform, bd718x7_clk_id);
  128. static struct platform_driver bd71837_clk = {
  129. .driver = {
  130. .name = "bd718xx-clk",
  131. },
  132. .probe = bd71837_clk_probe,
  133. .id_table = bd718x7_clk_id,
  134. };
  135. module_platform_driver(bd71837_clk);
  136. MODULE_AUTHOR("Matti Vaittinen <[email protected]>");
  137. MODULE_DESCRIPTION("BD718(15/18/28/37/47/50) and chip clk driver");
  138. MODULE_LICENSE("GPL");
  139. MODULE_ALIAS("platform:bd718xx-clk");