exynos-trng.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * RNG driver for Exynos TRNGs
  4. *
  5. * Author: Łukasz Stelmach <[email protected]>
  6. *
  7. * Copyright 2017 (c) Samsung Electronics Software, Inc.
  8. *
  9. * Based on the Exynos PRNG driver drivers/crypto/exynos-rng by
  10. * Krzysztof Kozłowski <[email protected]>
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/crypto.h>
  14. #include <linux/delay.h>
  15. #include <linux/err.h>
  16. #include <linux/hw_random.h>
  17. #include <linux/io.h>
  18. #include <linux/iopoll.h>
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/mod_devicetable.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/pm_runtime.h>
  24. #define EXYNOS_TRNG_CLKDIV (0x0)
  25. #define EXYNOS_TRNG_CTRL (0x20)
  26. #define EXYNOS_TRNG_CTRL_RNGEN BIT(31)
  27. #define EXYNOS_TRNG_POST_CTRL (0x30)
  28. #define EXYNOS_TRNG_ONLINE_CTRL (0x40)
  29. #define EXYNOS_TRNG_ONLINE_STAT (0x44)
  30. #define EXYNOS_TRNG_ONLINE_MAXCHI2 (0x48)
  31. #define EXYNOS_TRNG_FIFO_CTRL (0x50)
  32. #define EXYNOS_TRNG_FIFO_0 (0x80)
  33. #define EXYNOS_TRNG_FIFO_1 (0x84)
  34. #define EXYNOS_TRNG_FIFO_2 (0x88)
  35. #define EXYNOS_TRNG_FIFO_3 (0x8c)
  36. #define EXYNOS_TRNG_FIFO_4 (0x90)
  37. #define EXYNOS_TRNG_FIFO_5 (0x94)
  38. #define EXYNOS_TRNG_FIFO_6 (0x98)
  39. #define EXYNOS_TRNG_FIFO_7 (0x9c)
  40. #define EXYNOS_TRNG_FIFO_LEN (8)
  41. #define EXYNOS_TRNG_CLOCK_RATE (500000)
  42. struct exynos_trng_dev {
  43. struct device *dev;
  44. void __iomem *mem;
  45. struct clk *clk;
  46. struct hwrng rng;
  47. };
  48. static int exynos_trng_do_read(struct hwrng *rng, void *data, size_t max,
  49. bool wait)
  50. {
  51. struct exynos_trng_dev *trng;
  52. int val;
  53. max = min_t(size_t, max, (EXYNOS_TRNG_FIFO_LEN * 4));
  54. trng = (struct exynos_trng_dev *)rng->priv;
  55. writel_relaxed(max * 8, trng->mem + EXYNOS_TRNG_FIFO_CTRL);
  56. val = readl_poll_timeout(trng->mem + EXYNOS_TRNG_FIFO_CTRL, val,
  57. val == 0, 200, 1000000);
  58. if (val < 0)
  59. return val;
  60. memcpy_fromio(data, trng->mem + EXYNOS_TRNG_FIFO_0, max);
  61. return max;
  62. }
  63. static int exynos_trng_init(struct hwrng *rng)
  64. {
  65. struct exynos_trng_dev *trng = (struct exynos_trng_dev *)rng->priv;
  66. unsigned long sss_rate;
  67. u32 val;
  68. sss_rate = clk_get_rate(trng->clk);
  69. /*
  70. * For most TRNG circuits the clock frequency of under 500 kHz
  71. * is safe.
  72. */
  73. val = sss_rate / (EXYNOS_TRNG_CLOCK_RATE * 2);
  74. if (val > 0x7fff) {
  75. dev_err(trng->dev, "clock divider too large: %d", val);
  76. return -ERANGE;
  77. }
  78. val = val << 1;
  79. writel_relaxed(val, trng->mem + EXYNOS_TRNG_CLKDIV);
  80. /* Enable the generator. */
  81. val = EXYNOS_TRNG_CTRL_RNGEN;
  82. writel_relaxed(val, trng->mem + EXYNOS_TRNG_CTRL);
  83. /*
  84. * Disable post-processing. /dev/hwrng is supposed to deliver
  85. * unprocessed data.
  86. */
  87. writel_relaxed(0, trng->mem + EXYNOS_TRNG_POST_CTRL);
  88. return 0;
  89. }
  90. static int exynos_trng_probe(struct platform_device *pdev)
  91. {
  92. struct exynos_trng_dev *trng;
  93. int ret = -ENOMEM;
  94. trng = devm_kzalloc(&pdev->dev, sizeof(*trng), GFP_KERNEL);
  95. if (!trng)
  96. return ret;
  97. trng->rng.name = devm_kstrdup(&pdev->dev, dev_name(&pdev->dev),
  98. GFP_KERNEL);
  99. if (!trng->rng.name)
  100. return ret;
  101. trng->rng.init = exynos_trng_init;
  102. trng->rng.read = exynos_trng_do_read;
  103. trng->rng.priv = (unsigned long) trng;
  104. platform_set_drvdata(pdev, trng);
  105. trng->dev = &pdev->dev;
  106. trng->mem = devm_platform_ioremap_resource(pdev, 0);
  107. if (IS_ERR(trng->mem))
  108. return PTR_ERR(trng->mem);
  109. pm_runtime_enable(&pdev->dev);
  110. ret = pm_runtime_resume_and_get(&pdev->dev);
  111. if (ret < 0) {
  112. dev_err(&pdev->dev, "Could not get runtime PM.\n");
  113. goto err_pm_get;
  114. }
  115. trng->clk = devm_clk_get(&pdev->dev, "secss");
  116. if (IS_ERR(trng->clk)) {
  117. ret = PTR_ERR(trng->clk);
  118. dev_err(&pdev->dev, "Could not get clock.\n");
  119. goto err_clock;
  120. }
  121. ret = clk_prepare_enable(trng->clk);
  122. if (ret) {
  123. dev_err(&pdev->dev, "Could not enable the clk.\n");
  124. goto err_clock;
  125. }
  126. ret = devm_hwrng_register(&pdev->dev, &trng->rng);
  127. if (ret) {
  128. dev_err(&pdev->dev, "Could not register hwrng device.\n");
  129. goto err_register;
  130. }
  131. dev_info(&pdev->dev, "Exynos True Random Number Generator.\n");
  132. return 0;
  133. err_register:
  134. clk_disable_unprepare(trng->clk);
  135. err_clock:
  136. pm_runtime_put_noidle(&pdev->dev);
  137. err_pm_get:
  138. pm_runtime_disable(&pdev->dev);
  139. return ret;
  140. }
  141. static int exynos_trng_remove(struct platform_device *pdev)
  142. {
  143. struct exynos_trng_dev *trng = platform_get_drvdata(pdev);
  144. clk_disable_unprepare(trng->clk);
  145. pm_runtime_put_sync(&pdev->dev);
  146. pm_runtime_disable(&pdev->dev);
  147. return 0;
  148. }
  149. static int __maybe_unused exynos_trng_suspend(struct device *dev)
  150. {
  151. pm_runtime_put_sync(dev);
  152. return 0;
  153. }
  154. static int __maybe_unused exynos_trng_resume(struct device *dev)
  155. {
  156. int ret;
  157. ret = pm_runtime_resume_and_get(dev);
  158. if (ret < 0) {
  159. dev_err(dev, "Could not get runtime PM.\n");
  160. return ret;
  161. }
  162. return 0;
  163. }
  164. static SIMPLE_DEV_PM_OPS(exynos_trng_pm_ops, exynos_trng_suspend,
  165. exynos_trng_resume);
  166. static const struct of_device_id exynos_trng_dt_match[] = {
  167. {
  168. .compatible = "samsung,exynos5250-trng",
  169. },
  170. { },
  171. };
  172. MODULE_DEVICE_TABLE(of, exynos_trng_dt_match);
  173. static struct platform_driver exynos_trng_driver = {
  174. .driver = {
  175. .name = "exynos-trng",
  176. .pm = &exynos_trng_pm_ops,
  177. .of_match_table = exynos_trng_dt_match,
  178. },
  179. .probe = exynos_trng_probe,
  180. .remove = exynos_trng_remove,
  181. };
  182. module_platform_driver(exynos_trng_driver);
  183. MODULE_AUTHOR("Łukasz Stelmach");
  184. MODULE_DESCRIPTION("H/W TRNG driver for Exynos chips");
  185. MODULE_LICENSE("GPL v2");